blob: 1acca982ac141c7e3208cc1c0f69f16196da29c4 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070018 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070019 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 */
25
26/*
27 * TODO
28 * - coalescing setting?
Stephen Hemminger793b8832005-09-14 16:06:14 -070029 * - vlan support
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070030 *
31 * TOTEST
Stephen Hemminger793b8832005-09-14 16:06:14 -070032 * - variable ring size
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070033 * - speed setting
34 * - power management
Stephen Hemminger793b8832005-09-14 16:06:14 -070035 * - netpoll
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070036 */
37
38#include <linux/config.h>
Stephen Hemminger793b8832005-09-14 16:06:14 -070039#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070040#include <linux/kernel.h>
41#include <linux/version.h>
42#include <linux/module.h>
43#include <linux/netdevice.h>
44#include <linux/etherdevice.h>
45#include <linux/ethtool.h>
46#include <linux/pci.h>
47#include <linux/ip.h>
48#include <linux/tcp.h>
49#include <linux/in.h>
50#include <linux/delay.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070051
52#include <asm/irq.h>
53
54#include "sky2.h"
55
56#define DRV_NAME "sky2"
Stephen Hemminger793b8832005-09-14 16:06:14 -070057#define DRV_VERSION "0.4"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070058#define PFX DRV_NAME " "
59
60/*
61 * The Yukon II chipset takes 64 bit command blocks (called list elements)
62 * that are organized into three (receive, transmit, status) different rings
63 * similar to Tigon3. A transmit can require several elements;
64 * a receive requires one (or two if using 64 bit dma).
65 */
66
67#ifdef CONFIG_SKY2_EC_A1
68#define is_ec_a1(hw) \
69 ((hw)->chip_id == CHIP_ID_YUKON_EC && \
70 (hw)->chip_rev == CHIP_REV_YU_EC_A1)
71#else
72#define is_ec_a1(hw) 0
73#endif
74
Stephen Hemminger793b8832005-09-14 16:06:14 -070075#define RX_LE_SIZE 256
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger793b8832005-09-14 16:06:14 -070077#define RX_MAX_PENDING (RX_LE_SIZE/2 - 1)
78#define RX_DEF_PENDING 128
Stephen Hemminger79e57d32005-09-19 15:42:33 -070079#define RX_COPY_THRESHOLD 256
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070080
Stephen Hemminger793b8832005-09-14 16:06:14 -070081#define TX_RING_SIZE 512
82#define TX_DEF_PENDING (TX_RING_SIZE - 1)
83#define TX_MIN_PENDING 64
84#define MAX_SKB_TX_LE (4 + 2*MAX_SKB_FRAGS)
85
86#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070087#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
88#define ETH_JUMBO_MTU 9000
89#define TX_WATCHDOG (5 * HZ)
90#define NAPI_WEIGHT 64
91#define PHY_RETRIES 1000
92
93static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070094 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
95 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
96 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN | NETIF_MSG_INTR;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070097
Stephen Hemminger793b8832005-09-14 16:06:14 -070098static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070099module_param(debug, int, 0);
100MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
101
102static const struct pci_device_id sky2_id_table[] = {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700103 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700104 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) },
105 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) },
106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) },
107 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) },
108 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) },
109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) },
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) },
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) },
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) },
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) },
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) },
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) },
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) },
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) },
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) },
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) },
120 { 0 }
121};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700122
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700123MODULE_DEVICE_TABLE(pci, sky2_id_table);
124
125/* Avoid conditionals by using array */
126static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
127static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
128
Stephen Hemminger793b8832005-09-14 16:06:14 -0700129static const char *yukon_name[] = {
130 [CHIP_ID_YUKON_LITE - CHIP_ID_YUKON] = "Lite", /* 0xb0 */
131 [CHIP_ID_YUKON_LP - CHIP_ID_YUKON] = "LP", /* 0xb2 */
132 [CHIP_ID_YUKON_XL - CHIP_ID_YUKON] = "XL", /* 0xb3 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700133
Stephen Hemminger793b8832005-09-14 16:06:14 -0700134 [CHIP_ID_YUKON_EC - CHIP_ID_YUKON] = "EC", /* 0xb6 */
135 [CHIP_ID_YUKON_FE - CHIP_ID_YUKON] = "FE", /* 0xb7 */
136};
137
138
139/* Access to external PHY */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700140static void gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
141{
142 int i;
143
144 gma_write16(hw, port, GM_SMI_DATA, val);
145 gma_write16(hw, port, GM_SMI_CTRL,
146 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
147
148 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700149 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
Stephen Hemminger793b8832005-09-14 16:06:14 -0700150 return;
151 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700152 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700153 printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700154}
155
156static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
157{
158 int i;
159
Stephen Hemminger793b8832005-09-14 16:06:14 -0700160 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700161 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
162
163 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700164 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
165 goto ready;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700166 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700167 }
168
Stephen Hemminger793b8832005-09-14 16:06:14 -0700169 printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
170ready:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700171 return gma_read16(hw, port, GM_SMI_DATA);
172}
173
174static void sky2_phy_reset(struct sky2_hw *hw, unsigned port)
175{
176 u16 reg;
177
178 /* disable all GMAC IRQ's */
179 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
180 /* disable PHY IRQs */
181 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700182
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700183 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
184 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
185 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
186 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
187
188 reg = gma_read16(hw, port, GM_RX_CTRL);
189 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
190 gma_write16(hw, port, GM_RX_CTRL, reg);
191}
192
193static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
194{
195 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700196 u16 ctrl, ct1000, adv, pg, ledctrl, ledover;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700197
Stephen Hemminger793b8832005-09-14 16:06:14 -0700198 if (sky2->autoneg == AUTONEG_ENABLE && hw->chip_id != CHIP_ID_YUKON_XL) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700199 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
200
201 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700202 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700203 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
204
205 if (hw->chip_id == CHIP_ID_YUKON_EC)
206 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
207 else
208 ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
209
210 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
211 }
212
213 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
214 if (hw->copper) {
215 if (hw->chip_id == CHIP_ID_YUKON_FE) {
216 /* enable automatic crossover */
217 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
218 } else {
219 /* disable energy detect */
220 ctrl &= ~PHY_M_PC_EN_DET_MSK;
221
222 /* enable automatic crossover */
223 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
224
225 if (sky2->autoneg == AUTONEG_ENABLE &&
226 hw->chip_id == CHIP_ID_YUKON_XL) {
227 ctrl &= ~PHY_M_PC_DSC_MSK;
228 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
229 }
230 }
231 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
232 } else {
233 /* workaround for deviation #4.88 (CRC errors) */
234 /* disable Automatic Crossover */
235
236 ctrl &= ~PHY_M_PC_MDIX_MSK;
237 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
238
239 if (hw->chip_id == CHIP_ID_YUKON_XL) {
240 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
241 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
242 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
243 ctrl &= ~PHY_M_MAC_MD_MSK;
244 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
245 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
246
247 /* select page 1 to access Fiber registers */
248 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
249 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700250 }
251
252 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
253 if (sky2->autoneg == AUTONEG_DISABLE)
254 ctrl &= ~PHY_CT_ANE;
255 else
256 ctrl |= PHY_CT_ANE;
257
258 ctrl |= PHY_CT_RESET;
259 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
260
261 ctrl = 0;
262 ct1000 = 0;
263 adv = PHY_AN_CSMA;
264
265 if (sky2->autoneg == AUTONEG_ENABLE) {
266 if (hw->copper) {
267 if (sky2->advertising & ADVERTISED_1000baseT_Full)
268 ct1000 |= PHY_M_1000C_AFD;
269 if (sky2->advertising & ADVERTISED_1000baseT_Half)
270 ct1000 |= PHY_M_1000C_AHD;
271 if (sky2->advertising & ADVERTISED_100baseT_Full)
272 adv |= PHY_M_AN_100_FD;
273 if (sky2->advertising & ADVERTISED_100baseT_Half)
274 adv |= PHY_M_AN_100_HD;
275 if (sky2->advertising & ADVERTISED_10baseT_Full)
276 adv |= PHY_M_AN_10_FD;
277 if (sky2->advertising & ADVERTISED_10baseT_Half)
278 adv |= PHY_M_AN_10_HD;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700279 } else /* special defines for FIBER (88E1011S only) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700280 adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
281
282 /* Set Flow-control capabilities */
283 if (sky2->tx_pause && sky2->rx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700284 adv |= PHY_AN_PAUSE_CAP; /* symmetric */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700285 else if (sky2->rx_pause && !sky2->tx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700286 adv |= PHY_AN_PAUSE_ASYM | PHY_AN_PAUSE_CAP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700287 else if (!sky2->rx_pause && sky2->tx_pause)
288 adv |= PHY_AN_PAUSE_ASYM; /* local */
289
290 /* Restart Auto-negotiation */
291 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
292 } else {
293 /* forced speed/duplex settings */
294 ct1000 = PHY_M_1000C_MSE;
295
296 if (sky2->duplex == DUPLEX_FULL)
297 ctrl |= PHY_CT_DUP_MD;
298
299 switch (sky2->speed) {
300 case SPEED_1000:
301 ctrl |= PHY_CT_SP1000;
302 break;
303 case SPEED_100:
304 ctrl |= PHY_CT_SP100;
305 break;
306 }
307
308 ctrl |= PHY_CT_RESET;
309 }
310
311 if (hw->chip_id != CHIP_ID_YUKON_FE)
312 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
313
314 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
315 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
316
317 /* Setup Phy LED's */
318 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
319 ledover = 0;
320
321 switch (hw->chip_id) {
322 case CHIP_ID_YUKON_FE:
323 /* on 88E3082 these bits are at 11..9 (shifted left) */
324 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
325
326 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
327
328 /* delete ACT LED control bits */
329 ctrl &= ~PHY_M_FELP_LED1_MSK;
330 /* change ACT LED control to blink mode */
331 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
332 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
333 break;
334
335 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700336 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700337
338 /* select page 3 to access LED control register */
339 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
340
341 /* set LED Function Control register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700342 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
343 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
344 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
345 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700346
347 /* set Polarity Control register */
348 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700349 (PHY_M_POLC_LS1_P_MIX(4) |
350 PHY_M_POLC_IS0_P_MIX(4) |
351 PHY_M_POLC_LOS_CTRL(2) |
352 PHY_M_POLC_INIT_CTRL(2) |
353 PHY_M_POLC_STA1_CTRL(2) |
354 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700355
356 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700357 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700358 break;
359
360 default:
361 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
362 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
363 /* turn off the Rx LED (LED_RX) */
364 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
365 }
366
367 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
368
369 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
370 /* turn on 100 Mbps LED (LED_LINK100) */
371 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
372 }
373
374 if (ledover)
375 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
376
377 /* Enable phy interrupt on autonegotiation complete (or link up) */
378 if (sky2->autoneg == AUTONEG_ENABLE)
379 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
380 else
381 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
382}
383
384static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
385{
386 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
387 u16 reg;
388 int i;
389 const u8 *addr = hw->dev[port]->dev_addr;
390
391 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
392 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
393
394 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
395
Stephen Hemminger793b8832005-09-14 16:06:14 -0700396 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700397 /* WA DEV_472 -- looks like crossed wires on port 2 */
398 /* clear GMAC 1 Control reset */
399 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
400 do {
401 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
402 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
403 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
404 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
405 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
406 }
407
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700408 if (sky2->autoneg == AUTONEG_DISABLE) {
409 reg = gma_read16(hw, port, GM_GP_CTRL);
410 reg |= GM_GPCR_AU_ALL_DIS;
411 gma_write16(hw, port, GM_GP_CTRL, reg);
412 gma_read16(hw, port, GM_GP_CTRL);
413
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700414 switch (sky2->speed) {
415 case SPEED_1000:
416 reg |= GM_GPCR_SPEED_1000;
417 /* fallthru */
418 case SPEED_100:
419 reg |= GM_GPCR_SPEED_100;
420 }
421
422 if (sky2->duplex == DUPLEX_FULL)
423 reg |= GM_GPCR_DUP_FULL;
424 } else
425 reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
426
427 if (!sky2->tx_pause && !sky2->rx_pause) {
428 sky2_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700429 reg |=
430 GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
431 } else if (sky2->tx_pause && !sky2->rx_pause) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700432 /* disable Rx flow-control */
433 reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
434 }
435
436 gma_write16(hw, port, GM_GP_CTRL, reg);
437
Stephen Hemminger793b8832005-09-14 16:06:14 -0700438 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700439
440 spin_lock_bh(&hw->phy_lock);
441 sky2_phy_init(hw, port);
442 spin_unlock_bh(&hw->phy_lock);
443
444 /* MIB clear */
445 reg = gma_read16(hw, port, GM_PHY_ADDR);
446 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
447
448 for (i = 0; i < GM_MIB_CNT_SIZE; i++)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700449 gma_read16(hw, port, GM_MIB_CNT_BASE + 8 * i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700450 gma_write16(hw, port, GM_PHY_ADDR, reg);
451
452 /* transmit control */
453 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
454
455 /* receive control reg: unicast + multicast + no FCS */
456 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700457 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700458
459 /* transmit flow control */
460 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
461
462 /* transmit parameter */
463 gma_write16(hw, port, GM_TX_PARAM,
464 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
465 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
466 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
467 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
468
469 /* serial mode register */
470 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700471 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700472
473 if (hw->dev[port]->mtu > 1500)
474 reg |= GM_SMOD_JUMBO_ENA;
475
476 gma_write16(hw, port, GM_SERIAL_MODE, reg);
477
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700478 /* virtual address for data */
479 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
480
Stephen Hemminger793b8832005-09-14 16:06:14 -0700481 /* physical address: used for pause frames */
482 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
483
484 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700485 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
486 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
487 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
488
489 /* Configure Rx MAC FIFO */
490 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700491 sky2_write16(hw, SK_REG(port, RX_GMF_CTRL_T),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700492 GMF_OPER_ON | GMF_RX_F_FL_ON);
493
Stephen Hemminger793b8832005-09-14 16:06:14 -0700494 /* Flush Rx MAC FIFO on any flowcontrol or error */
495 reg = GMR_FS_ANY_ERR;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700496 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev <= 1)
497 reg = 0; /* WA Dev #4115 */
498
499 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), reg);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700500 /* Set threshold to 0xa (64 bytes)
501 * ASF disabled so no need to do WA dev #4.30
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700502 */
503 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF);
504
505 /* Configure Tx MAC FIFO */
506 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
507 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700508}
509
510static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, size_t len)
511{
512 u32 end;
513
514 start /= 8;
515 len /= 8;
516 end = start + len - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700517
518 pr_debug("sky2_ramset start=%d end=%d\n", start, end);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700519
520 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
521 sky2_write32(hw, RB_ADDR(q, RB_START), start);
522 sky2_write32(hw, RB_ADDR(q, RB_END), end);
523 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
524 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
525
526 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700527 u32 rxup, rxlo;
528
529 rxlo = len/2;
530 rxup = rxlo + len/4;
531 pr_debug(" utpp=%d ltpp=%d\n", rxup, rxlo);
532
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700533 /* Set thresholds on receive queue's */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700534 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), rxup);
535 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), rxlo);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700536 } else {
537 /* Enable store & forward on Tx queue's because
538 * Tx FIFO is only 1K on Yukon
539 */
540 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
541 }
542
543 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700544 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700545}
546
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700547/* Setup Bus Memory Interface */
548static void sky2_qset(struct sky2_hw *hw, u16 q, u32 wm)
549{
550 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
551 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
552 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
553 sky2_write32(hw, Q_ADDR(q, Q_WM), wm);
554}
555
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700556/* Setup prefetch unit registers. This is the interface between
557 * hardware and driver list elements
558 */
559static inline void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
560 u64 addr, u32 last)
561{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700562 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
563 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
564 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
565 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
566 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
567 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700568
569 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700570}
571
Stephen Hemminger793b8832005-09-14 16:06:14 -0700572static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
573{
574 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
575
576 sky2->tx_prod = (sky2->tx_prod + 1) % TX_RING_SIZE;
577 return le;
578}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700579
580/*
581 * This is a workaround code taken from syskonnect sk98lin driver
Stephen Hemminger793b8832005-09-14 16:06:14 -0700582 * to deal with chip bug on Yukon EC rev 0 in the wraparound case.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700583 */
584static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q,
585 u16 idx, u16 *last, u16 size)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700586{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700587 if (is_ec_a1(hw) && idx < *last) {
588 u16 hwget = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
589
590 if (hwget == 0) {
591 /* Start prefetching again */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700592 sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 0xe0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700593 goto setnew;
594 }
595
Stephen Hemminger793b8832005-09-14 16:06:14 -0700596 if (hwget == size - 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700597 /* set watermark to one list element */
598 sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 8);
599
600 /* set put index to first list element */
601 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700602 } else /* have hardware go to end of list */
603 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX),
604 size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700605 } else {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700606setnew:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700607 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700608 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700609 *last = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700610}
611
Stephen Hemminger793b8832005-09-14 16:06:14 -0700612
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700613static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
614{
615 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
616 sky2->rx_put = (sky2->rx_put + 1) % RX_LE_SIZE;
617 return le;
618}
619
Stephen Hemminger793b8832005-09-14 16:06:14 -0700620/* Build description to hardware about buffer */
621static inline void sky2_rx_add(struct sky2_port *sky2, struct ring_info *re)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700622{
623 struct sky2_rx_le *le;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700624 u32 hi = (re->mapaddr >> 16) >> 16;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700625
Stephen Hemminger793b8832005-09-14 16:06:14 -0700626 re->idx = sky2->rx_put;
627 if (sky2->rx_addr64 != hi) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700628 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700629 le->addr = cpu_to_le32(hi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700630 le->ctrl = 0;
631 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700632 sky2->rx_addr64 = hi;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700633 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700634
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700635 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700636 le->addr = cpu_to_le32((u32) re->mapaddr);
637 le->length = cpu_to_le16(re->maplen);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700638 le->ctrl = 0;
639 le->opcode = OP_PACKET | HW_OWNER;
640}
641
Stephen Hemminger793b8832005-09-14 16:06:14 -0700642/* Tell receiver about new buffers. */
643static inline void rx_set_put(struct net_device *dev)
644{
645 struct sky2_port *sky2 = netdev_priv(dev);
646
647 if (sky2->rx_last_put != sky2->rx_put)
648 sky2_put_idx(sky2->hw, rxqaddr[sky2->port], sky2->rx_put,
649 &sky2->rx_last_put, RX_LE_SIZE);
650}
651
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700652/* Tell chip where to start receive checksum.
653 * Actually has two checksums, but set both same to avoid possible byte
654 * order problems.
655 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700656static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700657{
658 struct sky2_rx_le *le;
659
Stephen Hemminger793b8832005-09-14 16:06:14 -0700660 le = sky2_next_rx(sky2);
661 le->addr = (ETH_HLEN << 16) | ETH_HLEN;
662 le->ctrl = 0;
663 le->opcode = OP_TCPSTART | HW_OWNER;
664
665 sky2_write16(sky2->hw, Y2_QADDR(rxqaddr[sky2->port],
666 PREF_UNIT_PUT_IDX), sky2->rx_put);
667 sky2_read16(sky2->hw, Y2_QADDR(rxqaddr[sky2->port], PREF_UNIT_PUT_IDX));
668 mdelay(1);
669 sky2_write32(sky2->hw,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700670 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
671 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
672
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700673}
674
Stephen Hemminger793b8832005-09-14 16:06:14 -0700675
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700676/* Cleanout receive buffer area, assumes receiver hardware stopped */
677static void sky2_rx_clean(struct sky2_port *sky2)
678{
679 unsigned i;
680
681 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700682 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700683 struct ring_info *re = sky2->rx_ring + i;
684
685 if (re->skb) {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700686 pci_unmap_single(sky2->hw->pdev,
687 re->mapaddr, re->maplen,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700688 PCI_DMA_FROMDEVICE);
689 kfree_skb(re->skb);
690 re->skb = NULL;
691 }
692 }
693}
694
Stephen Hemminger79e57d32005-09-19 15:42:33 -0700695#define roundup(x, y) ((((x)+((y)-1))/(y))*(y))
696static inline unsigned sky2_rx_size(const struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700697{
Stephen Hemminger79e57d32005-09-19 15:42:33 -0700698 return roundup(sky2->netdev->mtu + ETH_HLEN + 4, 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700699}
700
701/*
702 * Allocate and setup receiver buffer pool.
703 * In case of 64 bit dma, there are 2X as many list elements
704 * available as ring entries
705 * and need to reserve one list element so we don't wrap around.
Stephen Hemminger79e57d32005-09-19 15:42:33 -0700706 *
707 * It appears the hardware has a bug in the FIFO logic that
708 * cause it to hang if the FIFO gets overrun and the receive buffer
709 * is not aligned. This means we can't use skb_reserve to align
710 * the IP header.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700711 */
712static int sky2_rx_fill(struct sky2_port *sky2)
713{
714 unsigned i;
Stephen Hemminger79e57d32005-09-19 15:42:33 -0700715 unsigned size = sky2_rx_size(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700716
Stephen Hemminger79e57d32005-09-19 15:42:33 -0700717 pr_debug("rx_fill size=%d\n", size);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700718 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700719 struct ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700720
Stephen Hemminger79e57d32005-09-19 15:42:33 -0700721 re->skb = dev_alloc_skb(size);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700722 if (!re->skb)
723 goto nomem;
724
Stephen Hemminger793b8832005-09-14 16:06:14 -0700725 re->mapaddr = pci_map_single(sky2->hw->pdev, re->skb->data,
Stephen Hemminger79e57d32005-09-19 15:42:33 -0700726 size, PCI_DMA_FROMDEVICE);
727 re->maplen = size;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700728 sky2_rx_add(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700729 }
730
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700731 return 0;
732nomem:
733 sky2_rx_clean(sky2);
734 return -ENOMEM;
735}
736
737/* Bring up network interface. */
738static int sky2_up(struct net_device *dev)
739{
740 struct sky2_port *sky2 = netdev_priv(dev);
741 struct sky2_hw *hw = sky2->hw;
742 unsigned port = sky2->port;
743 u32 ramsize, rxspace;
744 int err = -ENOMEM;
745
746 if (netif_msg_ifup(sky2))
747 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
748
749 /* must be power of 2 */
750 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700751 TX_RING_SIZE *
752 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700753 &sky2->tx_le_map);
754 if (!sky2->tx_le)
755 goto err_out;
756
757 sky2->tx_ring = kmalloc(TX_RING_SIZE * sizeof(struct ring_info),
758 GFP_KERNEL);
759 if (!sky2->tx_ring)
760 goto err_out;
761 sky2->tx_prod = sky2->tx_cons = 0;
762 memset(sky2->tx_ring, 0, TX_RING_SIZE * sizeof(struct ring_info));
763
764 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
765 &sky2->rx_le_map);
766 if (!sky2->rx_le)
767 goto err_out;
768 memset(sky2->rx_le, 0, RX_LE_BYTES);
769
Stephen Hemminger793b8832005-09-14 16:06:14 -0700770 sky2->rx_ring = kmalloc(sky2->rx_pending * sizeof(struct ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700771 GFP_KERNEL);
772 if (!sky2->rx_ring)
773 goto err_out;
774
775 sky2_mac_init(hw, port);
776
777 /* Configure RAM buffers */
778 if (hw->chip_id == CHIP_ID_YUKON_FE ||
779 (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == 2))
780 ramsize = 4096;
781 else {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700782 u8 e0 = sky2_read8(hw, B2_E_0);
783 ramsize = (e0 == 0) ? (128 * 1024) : (e0 * 4096);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700784 }
785
786 /* 2/3 for Rx */
787 rxspace = (2 * ramsize) / 3;
788 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
789 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
790
Stephen Hemminger793b8832005-09-14 16:06:14 -0700791 /* Make sure SyncQ is disabled */
792 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
793 RB_RST_SET);
794
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700795 sky2_qset(hw, rxqaddr[port], is_pciex(hw) ? 0x80 : 0x600);
796 sky2_qset(hw, txqaddr[port], 0x600);
797
798 sky2->rx_put = sky2->rx_next = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700799 sky2_prefetch_init(hw, rxqaddr[port], sky2->rx_le_map, RX_LE_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700800
Stephen Hemminger793b8832005-09-14 16:06:14 -0700801 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700802
803 err = sky2_rx_fill(sky2);
804 if (err)
805 goto err_out;
806
Stephen Hemminger793b8832005-09-14 16:06:14 -0700807 /* Give buffers to receiver */
808 sky2_write16(sky2->hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX),
809 sky2->rx_put);
810 sky2->rx_last_put = sky2_read16(sky2->hw,
811 Y2_QADDR(rxqaddr[port],
812 PREF_UNIT_PUT_IDX));
813
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700814 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
815 TX_RING_SIZE - 1);
816
817 /* Enable interrupts from phy/mac for port */
818 hw->intr_mask |= (port == 0) ? Y2_IS_PORT_1 : Y2_IS_PORT_2;
819 sky2_write32(hw, B0_IMSK, hw->intr_mask);
820 return 0;
821
822err_out:
823 if (sky2->rx_le)
824 pci_free_consistent(hw->pdev, RX_LE_BYTES,
825 sky2->rx_le, sky2->rx_le_map);
826 if (sky2->tx_le)
827 pci_free_consistent(hw->pdev,
828 TX_RING_SIZE * sizeof(struct sky2_tx_le),
829 sky2->tx_le, sky2->tx_le_map);
830 if (sky2->tx_ring)
831 kfree(sky2->tx_ring);
832 if (sky2->rx_ring)
833 kfree(sky2->rx_ring);
834
835 return err;
836}
837
Stephen Hemminger793b8832005-09-14 16:06:14 -0700838/* Modular subtraction in ring */
839static inline int tx_dist(unsigned tail, unsigned head)
840{
841 return (head >= tail ? head : head + TX_RING_SIZE) - tail;
842}
843
844/* Number of list elements available for next tx */
845static inline int tx_avail(const struct sky2_port *sky2)
846{
847 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
848}
849
850/* Estimate of number of transmit list elements required */
851static inline unsigned tx_le_req(const struct sk_buff *skb)
852{
853 unsigned count;
854
855 count = sizeof(dma_addr_t) / sizeof(u32);
856 count += skb_shinfo(skb)->nr_frags * count;
857
858 if (skb_shinfo(skb)->tso_size)
859 ++count;
860
861 if (skb->ip_summed)
862 ++count;
863
864 return count;
865}
866
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700867/*
Stephen Hemminger793b8832005-09-14 16:06:14 -0700868 * Put one packet in ring for transmit.
869 * A single packet can generate multiple list elements, and
870 * the number of ring elements will probably be less than the number
871 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700872 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700873static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
874{
875 struct sky2_port *sky2 = netdev_priv(dev);
876 struct sky2_hw *hw = sky2->hw;
877 struct sky2_tx_le *le;
878 struct ring_info *re;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700879 unsigned long flags;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700880 unsigned i, len;
881 dma_addr_t mapping;
882 u32 addr64;
883 u16 mss;
884 u8 ctrl;
885
Stephen Hemminger793b8832005-09-14 16:06:14 -0700886 local_irq_save(flags);
887 if (!spin_trylock(&sky2->tx_lock)) {
888 local_irq_restore(flags);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700889 return NETDEV_TX_LOCKED;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700890 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700891
Stephen Hemminger793b8832005-09-14 16:06:14 -0700892 if (unlikely(tx_avail(sky2) < tx_le_req(skb))) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700893 netif_stop_queue(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700894 spin_unlock_irqrestore(&sky2->tx_lock, flags);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700895
896 printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
897 dev->name);
898 return NETDEV_TX_BUSY;
899 }
900
Stephen Hemminger793b8832005-09-14 16:06:14 -0700901 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700902 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
903 dev->name, sky2->tx_prod, skb->len);
904
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700905 len = skb_headlen(skb);
906 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700907 addr64 = (mapping >> 16) >> 16;
908
909 re = sky2->tx_ring + sky2->tx_prod;
910
911 /* Send high bits if changed */
912 if (addr64 != sky2->tx_addr64) {
913 le = get_tx_le(sky2);
914 le->tx.addr = cpu_to_le32(addr64);
915 le->ctrl = 0;
916 le->opcode = OP_ADDR64 | HW_OWNER;
917 sky2->tx_addr64 = addr64;
918 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700919
920 /* Check for TCP Segmentation Offload */
921 mss = skb_shinfo(skb)->tso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700922 if (mss != 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700923 /* just drop the packet if non-linear expansion fails */
924 if (skb_header_cloned(skb) &&
925 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700926 dev_kfree_skb_any(skb);
927 goto out_unlock;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700928 }
929
930 mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
931 mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
932 mss += ETH_HLEN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700933 }
934
Stephen Hemminger793b8832005-09-14 16:06:14 -0700935 if (mss != sky2->tx_last_mss) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700936 le = get_tx_le(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700937 le->tx.tso.size = cpu_to_le16(mss);
938 le->tx.tso.rsvd = 0;
939 le->opcode = OP_LRGLEN | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700940 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700941 sky2->tx_last_mss = mss;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700942 }
943
944 /* Handle TCP checksum offload */
945 ctrl = 0;
946 if (skb->ip_summed == CHECKSUM_HW) {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700947 u16 hdr = skb->h.raw - skb->data;
948 u16 offset = hdr + skb->csum;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700949
950 ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
951 if (skb->nh.iph->protocol == IPPROTO_UDP)
952 ctrl |= UDPTCP;
953
954 le = get_tx_le(sky2);
955 le->tx.csum.start = cpu_to_le16(hdr);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700956 le->tx.csum.offset = cpu_to_le16(offset);
957 le->length = 0; /* initial checksum value */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700958 le->ctrl = 1; /* one packet */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700959 le->opcode = OP_TCPLISW | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700960 }
961
962 le = get_tx_le(sky2);
963 le->tx.addr = cpu_to_le32((u32) mapping);
964 le->length = cpu_to_le16(len);
965 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700966 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700967
Stephen Hemminger793b8832005-09-14 16:06:14 -0700968 /* Record the transmit mapping info */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700969 re->skb = skb;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700970 re->mapaddr = mapping;
971 re->maplen = len;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700972
973 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
974 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemminger793b8832005-09-14 16:06:14 -0700975 struct ring_info *fre;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700976
977 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
978 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700979 addr64 = (mapping >> 16) >> 16;
980 if (addr64 != sky2->tx_addr64) {
981 le = get_tx_le(sky2);
982 le->tx.addr = cpu_to_le32(addr64);
983 le->ctrl = 0;
984 le->opcode = OP_ADDR64 | HW_OWNER;
985 sky2->tx_addr64 = addr64;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700986 }
987
988 le = get_tx_le(sky2);
989 le->tx.addr = cpu_to_le32((u32) mapping);
990 le->length = cpu_to_le16(frag->size);
991 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700992 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700993
Stephen Hemminger793b8832005-09-14 16:06:14 -0700994 fre = sky2->tx_ring
995 + ((re - sky2->tx_ring) + i + 1) % TX_RING_SIZE;
996 fre->skb = NULL;
997 fre->mapaddr = mapping;
998 fre->maplen = frag->size;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700999 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001000 re->idx = sky2->tx_prod;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001001 le->ctrl |= EOP;
1002
1003 sky2_put_idx(sky2->hw, txqaddr[sky2->port], sky2->tx_prod,
1004 &sky2->tx_last_put, TX_RING_SIZE);
1005
Stephen Hemminger793b8832005-09-14 16:06:14 -07001006 if (tx_avail(sky2) < MAX_SKB_TX_LE + 1)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001007 netif_stop_queue(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001008
1009out_unlock:
1010 mmiowb();
1011 spin_unlock_irqrestore(&sky2->tx_lock, flags);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001012
1013 dev->trans_start = jiffies;
1014 return NETDEV_TX_OK;
1015}
1016
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001017/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001018 * Free ring elements from starting at tx_cons until "done"
1019 *
1020 * NB: the hardware will tell us about partial completion of multi-part
1021 * buffers; these are defered until completion.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001022 */
1023static void sky2_tx_complete(struct net_device *dev, u16 done)
1024{
1025 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001026 unsigned i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001027
Stephen Hemminger793b8832005-09-14 16:06:14 -07001028 if (netif_msg_tx_done(sky2))
1029 printk(KERN_DEBUG "%s: tx done, upto %u\n", dev->name, done);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001030
1031 spin_lock(&sky2->tx_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001032
Stephen Hemminger793b8832005-09-14 16:06:14 -07001033 while (sky2->tx_cons != done) {
1034 struct ring_info *re = sky2->tx_ring + sky2->tx_cons;
1035 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001036
Stephen Hemminger793b8832005-09-14 16:06:14 -07001037 /* Check for partial status */
1038 if (tx_dist(sky2->tx_cons, done)
1039 < tx_dist(sky2->tx_cons, re->idx))
1040 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001041
Stephen Hemminger793b8832005-09-14 16:06:14 -07001042 skb = re->skb;
1043 pci_unmap_single(sky2->hw->pdev,
1044 re->mapaddr, re->maplen, PCI_DMA_TODEVICE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001045
Stephen Hemminger793b8832005-09-14 16:06:14 -07001046 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1047 struct ring_info *fre;
1048 fre =
1049 sky2->tx_ring + (sky2->tx_cons + i +
1050 1) % TX_RING_SIZE;
1051 pci_unmap_page(sky2->hw->pdev, fre->mapaddr,
1052 fre->maplen, PCI_DMA_TODEVICE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001053 }
1054
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001055 dev_kfree_skb_any(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001056
Stephen Hemminger793b8832005-09-14 16:06:14 -07001057 sky2->tx_cons = re->idx;
1058 }
1059out:
1060
1061 if (netif_queue_stopped(dev) && tx_avail(sky2) > MAX_SKB_TX_LE)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001062 netif_wake_queue(dev);
1063 spin_unlock(&sky2->tx_lock);
1064}
1065
1066/* Cleanup all untransmitted buffers, assume transmitter not running */
1067static inline void sky2_tx_clean(struct sky2_port *sky2)
1068{
1069 sky2_tx_complete(sky2->netdev, sky2->tx_prod);
1070}
1071
1072/* Network shutdown */
1073static int sky2_down(struct net_device *dev)
1074{
1075 struct sky2_port *sky2 = netdev_priv(dev);
1076 struct sky2_hw *hw = sky2->hw;
1077 unsigned port = sky2->port;
1078 u16 ctrl;
1079 int i;
1080
1081 if (netif_msg_ifdown(sky2))
1082 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1083
1084 netif_stop_queue(dev);
1085
Stephen Hemminger793b8832005-09-14 16:06:14 -07001086 sky2_phy_reset(hw, port);
1087
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001088 /* Stop transmitter */
1089 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1090 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1091
1092 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001093 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001094
1095 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001096 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001097 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1098
1099 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1100
1101 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001102 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1103 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001104 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1105
1106 /* Disable Force Sync bit and Enable Alloc bit */
1107 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1108 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1109
1110 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1111 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1112 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1113
1114 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001115 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1116 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001117
1118 /* Reset the Tx prefetch units */
1119 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1120 PREF_UNIT_RST_SET);
1121
1122 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1123
1124 /*
1125 * The RX Stop command will not work for Yukon-2 if the BMU does not
1126 * reach the end of packet and since we can't make sure that we have
1127 * incoming data, we must reset the BMU while it is not doing a DMA
1128 * transfer. Since it is possible that the RX path is still active,
1129 * the RX RAM buffer will be stopped first, so any possible incoming
1130 * data will not trigger a DMA. After the RAM buffer is stopped, the
1131 * BMU is polled until any DMA in progress is ended and only then it
1132 * will be reset.
1133 */
1134
1135 /* disable the RAM Buffer receive queue */
1136 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_DIS_OP_MD);
1137
1138 for (i = 0; i < 0xffff; i++)
1139 if (sky2_read8(hw, RB_ADDR(rxqaddr[port], Q_RSL))
1140 == sky2_read8(hw, RB_ADDR(rxqaddr[port], Q_RL)))
1141 break;
1142
1143 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR),
1144 BMU_RST_SET | BMU_FIFO_RST);
1145 /* reset the Rx prefetch unit */
1146 sky2_write32(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_CTRL),
1147 PREF_UNIT_RST_SET);
1148
1149 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1150 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1151
1152 /* turn off led's */
1153 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1154
1155 sky2_tx_clean(sky2);
1156 sky2_rx_clean(sky2);
1157
1158 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1159 sky2->rx_le, sky2->rx_le_map);
1160 kfree(sky2->rx_ring);
1161
1162 pci_free_consistent(hw->pdev,
1163 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1164 sky2->tx_le, sky2->tx_le_map);
1165 kfree(sky2->tx_ring);
1166
1167 return 0;
1168}
1169
1170static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1171{
Stephen Hemminger793b8832005-09-14 16:06:14 -07001172 if (!hw->copper)
1173 return SPEED_1000;
1174
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001175 if (hw->chip_id == CHIP_ID_YUKON_FE)
1176 return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
1177
1178 switch (aux & PHY_M_PS_SPEED_MSK) {
1179 case PHY_M_PS_SPEED_1000:
1180 return SPEED_1000;
1181 case PHY_M_PS_SPEED_100:
1182 return SPEED_100;
1183 default:
1184 return SPEED_10;
1185 }
1186}
1187
1188static void sky2_link_up(struct sky2_port *sky2)
1189{
1190 struct sky2_hw *hw = sky2->hw;
1191 unsigned port = sky2->port;
1192 u16 reg;
1193
Stephen Hemminger793b8832005-09-14 16:06:14 -07001194 /* disable Rx GMAC FIFO flush mode */
1195 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RX_F_FL_OFF);
1196
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001197 /* Enable Transmit FIFO Underrun */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001198 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001199
1200 reg = gma_read16(hw, port, GM_GP_CTRL);
1201 if (sky2->duplex == DUPLEX_FULL || sky2->autoneg == AUTONEG_ENABLE)
1202 reg |= GM_GPCR_DUP_FULL;
1203
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001204 /* enable Rx/Tx */
1205 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1206 gma_write16(hw, port, GM_GP_CTRL, reg);
1207 gma_read16(hw, port, GM_GP_CTRL);
1208
1209 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1210
1211 netif_carrier_on(sky2->netdev);
1212 netif_wake_queue(sky2->netdev);
1213
1214 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001215 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001216 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1217
Stephen Hemminger793b8832005-09-14 16:06:14 -07001218 if (hw->chip_id == CHIP_ID_YUKON_XL) {
1219 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
1220
1221 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
1222 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
1223 PHY_M_LEDC_INIT_CTRL(sky2->speed ==
1224 SPEED_10 ? 7 : 0) |
1225 PHY_M_LEDC_STA1_CTRL(sky2->speed ==
1226 SPEED_100 ? 7 : 0) |
1227 PHY_M_LEDC_STA0_CTRL(sky2->speed ==
1228 SPEED_1000 ? 7 : 0));
1229 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
1230 }
1231
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001232 if (netif_msg_link(sky2))
1233 printk(KERN_INFO PFX
1234 "%s: Link is up at %d Mbps, %s duplex, flowcontrol %s\n",
1235 sky2->netdev->name, sky2->speed,
1236 sky2->duplex == DUPLEX_FULL ? "full" : "half",
1237 (sky2->tx_pause && sky2->rx_pause) ? "both" :
Stephen Hemminger793b8832005-09-14 16:06:14 -07001238 sky2->tx_pause ? "tx" : sky2->rx_pause ? "rx" : "none");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001239}
1240
1241static void sky2_link_down(struct sky2_port *sky2)
1242{
1243 struct sky2_hw *hw = sky2->hw;
1244 unsigned port = sky2->port;
1245 u16 reg;
1246
1247 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1248
1249 reg = gma_read16(hw, port, GM_GP_CTRL);
1250 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1251 gma_write16(hw, port, GM_GP_CTRL, reg);
1252 gma_read16(hw, port, GM_GP_CTRL); /* PCI post */
1253
1254 if (sky2->rx_pause && !sky2->tx_pause) {
1255 /* restore Asymmetric Pause bit */
1256 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001257 gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
1258 | PHY_M_AN_ASP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001259 }
1260
1261 sky2_phy_reset(hw, port);
1262
1263 netif_carrier_off(sky2->netdev);
1264 netif_stop_queue(sky2->netdev);
1265
1266 /* Turn on link LED */
1267 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1268
1269 if (netif_msg_link(sky2))
1270 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
1271 sky2_phy_init(hw, port);
1272}
1273
Stephen Hemminger793b8832005-09-14 16:06:14 -07001274static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1275{
1276 struct sky2_hw *hw = sky2->hw;
1277 unsigned port = sky2->port;
1278 u16 lpa;
1279
1280 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
1281
1282 if (lpa & PHY_M_AN_RF) {
1283 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1284 return -1;
1285 }
1286
1287 if (hw->chip_id != CHIP_ID_YUKON_FE &&
1288 gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
1289 printk(KERN_ERR PFX "%s: master/slave fault",
1290 sky2->netdev->name);
1291 return -1;
1292 }
1293
1294 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1295 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1296 sky2->netdev->name);
1297 return -1;
1298 }
1299
1300 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1301
1302 sky2->speed = sky2_phy_speed(hw, aux);
1303
1304 /* Pause bits are offset (9..8) */
1305 if (hw->chip_id == CHIP_ID_YUKON_XL)
1306 aux >>= 6;
1307
1308 sky2->rx_pause = (aux & PHY_M_PS_RX_P_EN) != 0;
1309 sky2->tx_pause = (aux & PHY_M_PS_TX_P_EN) != 0;
1310
1311 if ((sky2->tx_pause || sky2->rx_pause)
1312 && !(sky2->speed < SPEED_1000 && sky2->duplex == DUPLEX_HALF))
1313 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1314 else
1315 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1316
1317 return 0;
1318}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001319
1320/*
1321 * Interrrupt from PHY are handled in tasklet (soft irq)
1322 * because accessing phy registers requires spin wait which might
1323 * cause excess interrupt latency.
1324 */
1325static void sky2_phy_task(unsigned long data)
1326{
Stephen Hemminger793b8832005-09-14 16:06:14 -07001327 struct sky2_port *sky2 = (struct sky2_port *)data;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001328 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001329 u16 istatus, phystat;
1330
Stephen Hemminger793b8832005-09-14 16:06:14 -07001331 spin_lock(&hw->phy_lock);
1332 istatus = gm_phy_read(hw, sky2->port, PHY_MARV_INT_STAT);
1333 phystat = gm_phy_read(hw, sky2->port, PHY_MARV_PHY_STAT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001334
1335 if (netif_msg_intr(sky2))
1336 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1337 sky2->netdev->name, istatus, phystat);
1338
1339 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001340 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001341 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001342 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001343 }
1344
Stephen Hemminger793b8832005-09-14 16:06:14 -07001345 if (istatus & PHY_M_IS_LSP_CHANGE)
1346 sky2->speed = sky2_phy_speed(hw, phystat);
1347
1348 if (istatus & PHY_M_IS_DUP_CHANGE)
1349 sky2->duplex =
1350 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1351
1352 if (istatus & PHY_M_IS_LST_CHANGE) {
1353 if (phystat & PHY_M_PS_LINK_UP)
1354 sky2_link_up(sky2);
1355 else
1356 sky2_link_down(sky2);
1357 }
1358out:
1359 spin_unlock(&hw->phy_lock);
1360
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001361 local_irq_disable();
Stephen Hemminger793b8832005-09-14 16:06:14 -07001362 hw->intr_mask |= (sky2->port == 0) ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001363 sky2_write32(hw, B0_IMSK, hw->intr_mask);
1364 local_irq_enable();
1365}
1366
1367static void sky2_tx_timeout(struct net_device *dev)
1368{
1369 struct sky2_port *sky2 = netdev_priv(dev);
1370
1371 if (netif_msg_timer(sky2))
1372 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1373
1374 sky2_write32(sky2->hw, Q_ADDR(txqaddr[sky2->port], Q_CSR), BMU_STOP);
1375 sky2_read32(sky2->hw, Q_ADDR(txqaddr[sky2->port], Q_CSR));
1376
1377 sky2_tx_clean(sky2);
1378}
1379
1380static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1381{
1382 int err = 0;
1383
1384 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
1385 return -EINVAL;
1386
1387 if (netif_running(dev))
1388 sky2_down(dev);
1389
1390 dev->mtu = new_mtu;
1391
1392 if (netif_running(dev))
1393 err = sky2_up(dev);
1394
1395 return err;
1396}
1397
1398/*
1399 * Receive one packet.
1400 * For small packets or errors, just reuse existing skb.
1401 * For larger pakects, get new buffer.
1402 */
1403static struct sk_buff *sky2_receive(struct sky2_hw *hw, unsigned port,
1404 u16 length, u32 status)
1405{
1406 struct net_device *dev = hw->dev[port];
1407 struct sky2_port *sky2 = netdev_priv(dev);
1408 struct ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001409 struct sk_buff *skb = NULL;
1410 const unsigned int bufsize = sky2_rx_size(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001411
1412 if (unlikely(netif_msg_rx_status(sky2)))
1413 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
1414 dev->name, sky2->rx_next, status, length);
1415
Stephen Hemminger793b8832005-09-14 16:06:14 -07001416 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001417
Stephen Hemminger793b8832005-09-14 16:06:14 -07001418 if (!(status & GMR_FS_RX_OK)
1419 || (status & GMR_FS_ANY_ERR)
1420 || (length << 16) != (status & GMR_FS_LEN)
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001421 || length > bufsize)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001422 goto error;
1423
Stephen Hemminger793b8832005-09-14 16:06:14 -07001424 if (length < RX_COPY_THRESHOLD) {
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001425 skb = alloc_skb(length + 2, GFP_ATOMIC);
1426 if (!skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001427 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001428
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001429 skb_reserve(skb, 2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001430 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->mapaddr,
1431 length, PCI_DMA_FROMDEVICE);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001432 memcpy(skb->data, re->skb->data, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001433 pci_dma_sync_single_for_device(sky2->hw->pdev, re->mapaddr,
1434 length, PCI_DMA_FROMDEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001435 } else {
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001436 struct sk_buff *nskb;
1437
1438 nskb = dev_alloc_skb(bufsize);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001439 if (!nskb)
1440 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001441
Stephen Hemminger793b8832005-09-14 16:06:14 -07001442 skb = re->skb;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001443 re->skb = nskb;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001444 pci_unmap_single(sky2->hw->pdev, re->mapaddr,
1445 re->maplen, PCI_DMA_FROMDEVICE);
1446 prefetch(skb->data);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001447
Stephen Hemminger793b8832005-09-14 16:06:14 -07001448 re->mapaddr = pci_map_single(sky2->hw->pdev, nskb->data,
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001449 bufsize, PCI_DMA_FROMDEVICE);
1450 re->maplen = bufsize;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001451 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001452
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001453 skb->dev = dev;
1454 skb_put(skb, length);
1455 skb->protocol = eth_type_trans(skb, dev);
1456 dev->last_rx = jiffies;
1457
Stephen Hemminger793b8832005-09-14 16:06:14 -07001458resubmit:
Stephen Hemminger793b8832005-09-14 16:06:14 -07001459 sky2_rx_add(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001460
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001461 return skb;
1462
1463error:
Stephen Hemminger793b8832005-09-14 16:06:14 -07001464 if (status & GMR_FS_GOOD_FC)
1465 goto resubmit;
1466
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001467 if (netif_msg_rx_err(sky2))
1468 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
1469 sky2->netdev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001470
1471 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001472 sky2->net_stats.rx_length_errors++;
1473 if (status & GMR_FS_FRAGMENT)
1474 sky2->net_stats.rx_frame_errors++;
1475 if (status & GMR_FS_CRC_ERR)
1476 sky2->net_stats.rx_crc_errors++;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001477 if (status & GMR_FS_RX_FF_OV)
1478 sky2->net_stats.rx_fifo_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001479
Stephen Hemminger793b8832005-09-14 16:06:14 -07001480 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001481}
1482
Stephen Hemminger793b8832005-09-14 16:06:14 -07001483/* Transmit ring index in reported status block is encoded as:
1484 *
1485 * | TXS2 | TXA2 | TXS1 | TXA1
1486 */
1487static inline u16 tx_index(u8 port, u32 status, u16 len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001488{
1489 if (port == 0)
1490 return status & 0xfff;
1491 else
1492 return ((status >> 24) & 0xff) | (len & 0xf) << 8;
1493}
1494
1495/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001496 * Both ports share the same status interrupt, therefore there is only
1497 * one poll routine.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001498 */
1499static int sky2_poll(struct net_device *dev, int *budget)
1500{
1501 struct sky2_port *sky2 = netdev_priv(dev);
1502 struct sky2_hw *hw = sky2->hw;
1503 unsigned int to_do = min(dev->quota, *budget);
1504 unsigned int work_done = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001505 u16 hwidx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001506 unsigned char summed[2] = { CHECKSUM_NONE, CHECKSUM_NONE };
Stephen Hemminger793b8832005-09-14 16:06:14 -07001507 unsigned int csum[2];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001508
Stephen Hemminger793b8832005-09-14 16:06:14 -07001509 hwidx = sky2_read16(hw, STAT_PUT_IDX);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001510 BUG_ON(hwidx >= STATUS_RING_SIZE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001511 rmb();
1512 while (hw->st_idx != hwidx && work_done < to_do) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001513 struct sky2_status_le *le = hw->st_le + hw->st_idx;
1514 struct sk_buff *skb;
1515 u8 port;
1516 u32 status;
1517 u16 length;
1518
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001519 status = le32_to_cpu(le->status);
1520 length = le16_to_cpu(le->length);
1521 port = le->link;
1522
Stephen Hemminger793b8832005-09-14 16:06:14 -07001523 BUG_ON(port >= hw->ports || hw->dev[port] == NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001524
Stephen Hemminger793b8832005-09-14 16:06:14 -07001525 switch (le->opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001526 case OP_RXSTAT:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001527 skb = sky2_receive(hw, port, length, status);
1528 if (likely(skb)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001529 /* Add hw checksum if available */
1530 skb->ip_summed = summed[port];
1531 skb->csum = csum[port];
1532
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001533 netif_receive_skb(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001534 ++work_done;
1535 }
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001536
1537 /* Clear for next packet */
1538 csum[port] = 0;
1539 summed[port] = CHECKSUM_NONE;
1540
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001541 break;
1542
1543 case OP_RXCHKS:
1544 /* Save computed checksum for next rx */
1545 csum[port] = le16_to_cpu(status & 0xffff);
1546 summed[port] = CHECKSUM_HW;
1547 break;
1548
1549 case OP_TXINDEXLE:
1550 sky2_tx_complete(hw->dev[port],
Stephen Hemminger793b8832005-09-14 16:06:14 -07001551 tx_index(port, status, length));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001552 break;
1553
1554 case OP_RXTIMESTAMP:
1555 break;
1556
1557 default:
1558 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07001559 printk(KERN_WARNING PFX
1560 "unknown status opcode 0x%x\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001561 le->opcode);
1562 break;
1563 }
1564
Stephen Hemminger793b8832005-09-14 16:06:14 -07001565 hw->st_idx = (hw->st_idx + 1) % STATUS_RING_SIZE;
1566 if (hw->st_idx == hwidx) {
1567 hwidx = sky2_read16(hw, STAT_PUT_IDX);
1568 rmb();
1569 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001570 }
1571
Stephen Hemminger793b8832005-09-14 16:06:14 -07001572 mmiowb();
1573
1574 if (hw->dev[0])
1575 rx_set_put(hw->dev[0]);
1576
1577 if (hw->dev[1])
1578 rx_set_put(hw->dev[1]);
1579
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001580 *budget -= work_done;
1581 dev->quota -= work_done;
1582 if (work_done < to_do) {
1583 /*
1584 * Another chip workaround, need to restart TX timer if status
1585 * LE was handled. WA_DEV_43_418
1586 */
1587 if (is_ec_a1(hw)) {
1588 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
1589 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
1590 }
1591
1592 hw->intr_mask |= Y2_IS_STAT_BMU;
1593 sky2_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001594 sky2_read32(hw, B0_IMSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001595 netif_rx_complete(dev);
1596 }
1597
1598 return work_done >= to_do;
1599
1600}
1601
1602static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
1603{
1604 struct net_device *dev = hw->dev[port];
1605
1606 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
1607 dev->name, status);
1608
1609 if (status & Y2_IS_PAR_RD1) {
1610 printk(KERN_ERR PFX "%s: ram data read parity error\n",
1611 dev->name);
1612 /* Clear IRQ */
1613 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
1614 }
1615
1616 if (status & Y2_IS_PAR_WR1) {
1617 printk(KERN_ERR PFX "%s: ram data write parity error\n",
1618 dev->name);
1619
1620 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
1621 }
1622
1623 if (status & Y2_IS_PAR_MAC1) {
1624 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
1625 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
1626 }
1627
1628 if (status & Y2_IS_PAR_RX1) {
1629 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
1630 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
1631 }
1632
1633 if (status & Y2_IS_TCP_TXA1) {
1634 printk(KERN_ERR PFX "%s: TCP segmentation error\n", dev->name);
1635 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
1636 }
1637}
1638
1639static void sky2_hw_intr(struct sky2_hw *hw)
1640{
1641 u32 status = sky2_read32(hw, B0_HWE_ISRC);
1642
Stephen Hemminger793b8832005-09-14 16:06:14 -07001643 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001644 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001645
1646 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001647 u16 pci_err;
1648
1649 pci_read_config_word(hw->pdev, PCI_STATUS, &pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001650 printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n",
1651 pci_name(hw->pdev), pci_err);
1652
1653 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001654 pci_write_config_word(hw->pdev, PCI_STATUS,
1655 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001656 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
1657 }
1658
1659 if (status & Y2_IS_PCI_EXP) {
1660 /* PCI-Express uncorrectable Error occured */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001661 u32 pex_err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001662
Stephen Hemminger793b8832005-09-14 16:06:14 -07001663 pci_read_config_dword(hw->pdev, PEX_UNC_ERR_STAT, &pex_err);
1664
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001665 printk(KERN_ERR PFX "%s: pci express error (0x%x)\n",
1666 pci_name(hw->pdev), pex_err);
1667
1668 /* clear the interrupt */
1669 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001670 pci_write_config_dword(hw->pdev, PEX_UNC_ERR_STAT,
1671 0xffffffffUL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001672 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
1673
1674 if (pex_err & PEX_FATAL_ERRORS) {
1675 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
1676 hwmsk &= ~Y2_IS_PCI_EXP;
1677 sky2_write32(hw, B0_HWE_IMSK, hwmsk);
1678 }
1679 }
1680
1681 if (status & Y2_HWE_L1_MASK)
1682 sky2_hw_error(hw, 0, status);
1683 status >>= 8;
1684 if (status & Y2_HWE_L1_MASK)
1685 sky2_hw_error(hw, 1, status);
1686}
1687
1688static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
1689{
1690 struct net_device *dev = hw->dev[port];
1691 struct sky2_port *sky2 = netdev_priv(dev);
1692 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
1693
1694 if (netif_msg_intr(sky2))
1695 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
1696 dev->name, status);
1697
1698 if (status & GM_IS_RX_FF_OR) {
1699 ++sky2->net_stats.rx_fifo_errors;
1700 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
1701 }
1702
1703 if (status & GM_IS_TX_FF_UR) {
1704 ++sky2->net_stats.tx_fifo_errors;
1705 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
1706 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001707}
1708
1709static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
1710{
1711 struct net_device *dev = hw->dev[port];
1712 struct sky2_port *sky2 = netdev_priv(dev);
1713
1714 hw->intr_mask &= ~(port == 0 ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2);
1715 sky2_write32(hw, B0_IMSK, hw->intr_mask);
1716 tasklet_schedule(&sky2->phy_task);
1717}
1718
1719static irqreturn_t sky2_intr(int irq, void *dev_id, struct pt_regs *regs)
1720{
1721 struct sky2_hw *hw = dev_id;
1722 u32 status;
1723
1724 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001725 if (status == 0 || status == ~0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001726 return IRQ_NONE;
1727
1728 if (status & Y2_IS_HW_ERR)
1729 sky2_hw_intr(hw);
1730
Stephen Hemminger793b8832005-09-14 16:06:14 -07001731 /* Do NAPI for Rx and Tx status */
1732 if ((status & Y2_IS_STAT_BMU) && netif_rx_schedule_test(hw->dev[0])) {
1733 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
1734
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001735 hw->intr_mask &= ~Y2_IS_STAT_BMU;
1736 sky2_write32(hw, B0_IMSK, hw->intr_mask);
1737 __netif_rx_schedule(hw->dev[0]);
1738 }
1739
Stephen Hemminger793b8832005-09-14 16:06:14 -07001740 if (status & Y2_IS_IRQ_PHY1)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001741 sky2_phy_intr(hw, 0);
1742
1743 if (status & Y2_IS_IRQ_PHY2)
1744 sky2_phy_intr(hw, 1);
1745
1746 if (status & Y2_IS_IRQ_MAC1)
1747 sky2_mac_intr(hw, 0);
1748
1749 if (status & Y2_IS_IRQ_MAC2)
1750 sky2_mac_intr(hw, 1);
1751
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001752 sky2_write32(hw, B0_Y2_SP_ICR, 2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001753
1754 sky2_read32(hw, B0_IMSK);
1755
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001756 return IRQ_HANDLED;
1757}
1758
1759#ifdef CONFIG_NET_POLL_CONTROLLER
1760static void sky2_netpoll(struct net_device *dev)
1761{
1762 struct sky2_port *sky2 = netdev_priv(dev);
1763
Stephen Hemminger793b8832005-09-14 16:06:14 -07001764 sky2_intr(sky2->hw->pdev->irq, sky2->hw, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001765}
1766#endif
1767
1768/* Chip internal frequency for clock calculations */
1769static inline u32 sky2_khz(const struct sky2_hw *hw)
1770{
Stephen Hemminger793b8832005-09-14 16:06:14 -07001771 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001772 case CHIP_ID_YUKON_EC:
1773 return 125000; /* 125 Mhz */
1774 case CHIP_ID_YUKON_FE:
1775 return 100000; /* 100 Mhz */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001776 default: /* YUKON_XL */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001777 return 156000; /* 156 Mhz */
1778 }
1779}
1780
1781static inline u32 sky2_ms2clk(const struct sky2_hw *hw, u32 ms)
1782{
1783 return sky2_khz(hw) * ms;
1784}
1785
1786static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
1787{
Stephen Hemminger793b8832005-09-14 16:06:14 -07001788 return (sky2_khz(hw) * us) / 1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001789}
1790
1791static int sky2_reset(struct sky2_hw *hw)
1792{
1793 u32 ctst, power;
1794 u16 status;
1795 u8 t8, pmd_type;
1796 int i;
1797
1798 ctst = sky2_read32(hw, B0_CTST);
1799
1800 sky2_write8(hw, B0_CTST, CS_RST_CLR);
1801 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
1802 if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
1803 printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
1804 pci_name(hw->pdev), hw->chip_id);
1805 return -EOPNOTSUPP;
1806 }
1807
Stephen Hemminger793b8832005-09-14 16:06:14 -07001808 /* ring for status responses */
1809 hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
1810 &hw->st_dma);
1811 if (!hw->st_le)
1812 return -ENOMEM;
1813
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001814 /* disable ASF */
1815 if (hw->chip_id <= CHIP_ID_YUKON_EC) {
1816 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
1817 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
1818 }
1819
1820 /* do a SW reset */
1821 sky2_write8(hw, B0_CTST, CS_RST_SET);
1822 sky2_write8(hw, B0_CTST, CS_RST_CLR);
1823
1824 /* clear PCI errors, if any */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001825 pci_read_config_word(hw->pdev, PCI_STATUS, &status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001826 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001827 pci_write_config_word(hw->pdev, PCI_STATUS,
1828 status | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001829
1830 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
1831
1832 /* clear any PEX errors */
1833 if (is_pciex(hw)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001834 u16 lstat;
1835 pci_write_config_dword(hw->pdev, PEX_UNC_ERR_STAT,
1836 0xffffffffUL);
1837 pci_read_config_word(hw->pdev, PEX_LNK_STAT, &lstat);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001838 }
1839
1840 pmd_type = sky2_read8(hw, B2_PMD_TYP);
1841 hw->copper = !(pmd_type == 'L' || pmd_type == 'S');
1842
1843 hw->ports = 1;
1844 t8 = sky2_read8(hw, B2_Y2_HW_RES);
1845 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
1846 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
1847 ++hw->ports;
1848 }
1849 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
1850
1851 /* switch power to VCC (WA for VAUX problem) */
1852 sky2_write8(hw, B0_POWER_CTRL,
1853 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
1854
1855 /* disable Core Clock Division, */
1856 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
1857
1858 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
1859 /* enable bits are inverted */
1860 sky2_write8(hw, B2_Y2_CLK_GATE,
1861 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
1862 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
1863 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001864 else
1865 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001866
1867 /* Turn off phy power saving */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001868 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &power);
1869 power &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001870
Stephen Hemminger793b8832005-09-14 16:06:14 -07001871 /* looks like this xl is back asswards .. */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001872 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1) {
1873 power |= PCI_Y2_PHY1_COMA;
1874 if (hw->ports > 1)
1875 power |= PCI_Y2_PHY2_COMA;
1876 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001877 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, power);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001878
1879 for (i = 0; i < hw->ports; i++) {
1880 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
1881 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
1882 }
1883
1884 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
1885
Stephen Hemminger793b8832005-09-14 16:06:14 -07001886 /* Clear I2C IRQ noise */
1887 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001888
1889 /* turn off hardware timer (unused) */
1890 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
1891 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001892
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001893 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
1894
Stephen Hemminger793b8832005-09-14 16:06:14 -07001895 /* Turn on descriptor polling (every 75us) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001896 sky2_write32(hw, B28_DPT_INI, sky2_us2clk(hw, 75));
1897 sky2_write8(hw, B28_DPT_CTRL, DPT_START);
1898
1899 /* Turn off receive timestamp */
1900 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001901 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001902
1903 /* enable the Tx Arbiters */
1904 for (i = 0; i < hw->ports; i++)
1905 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
1906
1907 /* Initialize ram interface */
1908 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001909 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001910
1911 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
1912 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
1913 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
1914 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
1915 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
1916 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
1917 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
1918 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
1919 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
1920 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
1921 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
1922 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
1923 }
1924
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001925 if (is_pciex(hw)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001926 u16 pctrl;
1927
1928 /* change Max. Read Request Size to 2048 bytes */
1929 pci_read_config_word(hw->pdev, PEX_DEV_CTRL, &pctrl);
1930 pctrl &= ~PEX_DC_MAX_RRS_MSK;
1931 pctrl |= PEX_DC_MAX_RD_RQ_SIZE(4);
1932
1933
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001934 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001935 pci_write_config_word(hw->pdev, PEX_DEV_CTRL, pctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001936 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
1937 }
1938
1939 sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
1940
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001941 spin_lock_bh(&hw->phy_lock);
1942 for (i = 0; i < hw->ports; i++)
1943 sky2_phy_reset(hw, i);
1944 spin_unlock_bh(&hw->phy_lock);
1945
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001946 memset(hw->st_le, 0, STATUS_LE_BYTES);
1947 hw->st_idx = 0;
1948
1949 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
1950 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
1951
1952 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001953 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001954
1955 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001956 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001957
Stephen Hemminger793b8832005-09-14 16:06:14 -07001958 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_ms2clk(hw, 10));
1959
1960 /* These status setup values are copied from SysKonnect's driver */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001961 if (is_ec_a1(hw)) {
1962 /* WA for dev. #4.3 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001963 sky2_write16(hw, STAT_TX_IDX_TH, 0xfff); /* Tx Threshold */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001964
1965 /* set Status-FIFO watermark */
1966 sky2_write8(hw, STAT_FIFO_WM, 0x21); /* WA for dev. #4.18 */
1967
1968 /* set Status-FIFO ISR watermark */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001969 sky2_write8(hw, STAT_FIFO_ISR_WM, 0x07); /* WA for dev. #4.18 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001970
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001971 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001972 sky2_write16(hw, STAT_TX_IDX_TH, 0x000a);
1973
1974 /* set Status-FIFO watermark */
1975 sky2_write8(hw, STAT_FIFO_WM, 0x10);
1976
1977 /* set Status-FIFO ISR watermark */
1978 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
1979 sky2_write8(hw, STAT_FIFO_ISR_WM, 0x10);
1980
Stephen Hemminger793b8832005-09-14 16:06:14 -07001981 else /* WA 4109 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001982 sky2_write8(hw, STAT_FIFO_ISR_WM, 0x04);
1983
1984 sky2_write32(hw, STAT_ISR_TIMER_INI, 0x0190);
1985 }
1986
Stephen Hemminger793b8832005-09-14 16:06:14 -07001987 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001988 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
1989
1990 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
1991 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
1992 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
1993
1994 return 0;
1995}
1996
1997static inline u32 sky2_supported_modes(const struct sky2_hw *hw)
1998{
1999 u32 modes;
2000 if (hw->copper) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002001 modes = SUPPORTED_10baseT_Half
2002 | SUPPORTED_10baseT_Full
2003 | SUPPORTED_100baseT_Half
2004 | SUPPORTED_100baseT_Full
2005 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002006
2007 if (hw->chip_id != CHIP_ID_YUKON_FE)
2008 modes |= SUPPORTED_1000baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002009 | SUPPORTED_1000baseT_Full;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002010 } else
2011 modes = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
Stephen Hemminger793b8832005-09-14 16:06:14 -07002012 | SUPPORTED_Autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002013 return modes;
2014}
2015
Stephen Hemminger793b8832005-09-14 16:06:14 -07002016static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002017{
2018 struct sky2_port *sky2 = netdev_priv(dev);
2019 struct sky2_hw *hw = sky2->hw;
2020
2021 ecmd->transceiver = XCVR_INTERNAL;
2022 ecmd->supported = sky2_supported_modes(hw);
2023 ecmd->phy_address = PHY_ADDR_MARV;
2024 if (hw->copper) {
2025 ecmd->supported = SUPPORTED_10baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002026 | SUPPORTED_10baseT_Full
2027 | SUPPORTED_100baseT_Half
2028 | SUPPORTED_100baseT_Full
2029 | SUPPORTED_1000baseT_Half
2030 | SUPPORTED_1000baseT_Full
2031 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002032 ecmd->port = PORT_TP;
2033 } else
2034 ecmd->port = PORT_FIBRE;
2035
2036 ecmd->advertising = sky2->advertising;
2037 ecmd->autoneg = sky2->autoneg;
2038 ecmd->speed = sky2->speed;
2039 ecmd->duplex = sky2->duplex;
2040 return 0;
2041}
2042
2043static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
2044{
2045 struct sky2_port *sky2 = netdev_priv(dev);
2046 const struct sky2_hw *hw = sky2->hw;
2047 u32 supported = sky2_supported_modes(hw);
2048
2049 if (ecmd->autoneg == AUTONEG_ENABLE) {
2050 ecmd->advertising = supported;
2051 sky2->duplex = -1;
2052 sky2->speed = -1;
2053 } else {
2054 u32 setting;
2055
Stephen Hemminger793b8832005-09-14 16:06:14 -07002056 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002057 case SPEED_1000:
2058 if (ecmd->duplex == DUPLEX_FULL)
2059 setting = SUPPORTED_1000baseT_Full;
2060 else if (ecmd->duplex == DUPLEX_HALF)
2061 setting = SUPPORTED_1000baseT_Half;
2062 else
2063 return -EINVAL;
2064 break;
2065 case SPEED_100:
2066 if (ecmd->duplex == DUPLEX_FULL)
2067 setting = SUPPORTED_100baseT_Full;
2068 else if (ecmd->duplex == DUPLEX_HALF)
2069 setting = SUPPORTED_100baseT_Half;
2070 else
2071 return -EINVAL;
2072 break;
2073
2074 case SPEED_10:
2075 if (ecmd->duplex == DUPLEX_FULL)
2076 setting = SUPPORTED_10baseT_Full;
2077 else if (ecmd->duplex == DUPLEX_HALF)
2078 setting = SUPPORTED_10baseT_Half;
2079 else
2080 return -EINVAL;
2081 break;
2082 default:
2083 return -EINVAL;
2084 }
2085
2086 if ((setting & supported) == 0)
2087 return -EINVAL;
2088
2089 sky2->speed = ecmd->speed;
2090 sky2->duplex = ecmd->duplex;
2091 }
2092
2093 sky2->autoneg = ecmd->autoneg;
2094 sky2->advertising = ecmd->advertising;
2095
2096 if (netif_running(dev)) {
2097 sky2_down(dev);
2098 sky2_up(dev);
2099 }
2100
2101 return 0;
2102}
2103
2104static void sky2_get_drvinfo(struct net_device *dev,
2105 struct ethtool_drvinfo *info)
2106{
2107 struct sky2_port *sky2 = netdev_priv(dev);
2108
2109 strcpy(info->driver, DRV_NAME);
2110 strcpy(info->version, DRV_VERSION);
2111 strcpy(info->fw_version, "N/A");
2112 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
2113}
2114
2115static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002116 char name[ETH_GSTRING_LEN];
2117 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002118} sky2_stats[] = {
2119 { "tx_bytes", GM_TXO_OK_HI },
2120 { "rx_bytes", GM_RXO_OK_HI },
2121 { "tx_broadcast", GM_TXF_BC_OK },
2122 { "rx_broadcast", GM_RXF_BC_OK },
2123 { "tx_multicast", GM_TXF_MC_OK },
2124 { "rx_multicast", GM_RXF_MC_OK },
2125 { "tx_unicast", GM_TXF_UC_OK },
2126 { "rx_unicast", GM_RXF_UC_OK },
2127 { "tx_mac_pause", GM_TXF_MPAUSE },
2128 { "rx_mac_pause", GM_RXF_MPAUSE },
2129 { "collisions", GM_TXF_SNG_COL },
2130 { "late_collision",GM_TXF_LAT_COL },
2131 { "aborted", GM_TXF_ABO_COL },
2132 { "multi_collisions", GM_TXF_MUL_COL },
2133 { "fifo_underrun", GM_TXE_FIFO_UR },
2134 { "fifo_overflow", GM_RXE_FIFO_OV },
2135 { "rx_toolong", GM_RXF_LNG_ERR },
2136 { "rx_jabber", GM_RXF_JAB_PKT },
2137 { "rx_runt", GM_RXE_FRAG },
2138 { "rx_too_long", GM_RXF_LNG_ERR },
2139 { "rx_fcs_error", GM_RXF_FCS_ERR },
2140};
2141
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002142static u32 sky2_get_rx_csum(struct net_device *dev)
2143{
2144 struct sky2_port *sky2 = netdev_priv(dev);
2145
2146 return sky2->rx_csum;
2147}
2148
2149static int sky2_set_rx_csum(struct net_device *dev, u32 data)
2150{
2151 struct sky2_port *sky2 = netdev_priv(dev);
2152
2153 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002154
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002155 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2156 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
2157
2158 return 0;
2159}
2160
2161static u32 sky2_get_msglevel(struct net_device *netdev)
2162{
2163 struct sky2_port *sky2 = netdev_priv(netdev);
2164 return sky2->msg_enable;
2165}
2166
Stephen Hemminger793b8832005-09-14 16:06:14 -07002167static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002168{
2169 struct sky2_hw *hw = sky2->hw;
2170 unsigned port = sky2->port;
2171 int i;
2172
2173 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002174 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002175 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002176 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002177
Stephen Hemminger793b8832005-09-14 16:06:14 -07002178 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002179 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
2180}
2181
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002182static void sky2_set_msglevel(struct net_device *netdev, u32 value)
2183{
2184 struct sky2_port *sky2 = netdev_priv(netdev);
2185 sky2->msg_enable = value;
2186}
2187
2188static int sky2_get_stats_count(struct net_device *dev)
2189{
2190 return ARRAY_SIZE(sky2_stats);
2191}
2192
2193static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002194 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002195{
2196 struct sky2_port *sky2 = netdev_priv(dev);
2197
Stephen Hemminger793b8832005-09-14 16:06:14 -07002198 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002199}
2200
Stephen Hemminger793b8832005-09-14 16:06:14 -07002201static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002202{
2203 int i;
2204
2205 switch (stringset) {
2206 case ETH_SS_STATS:
2207 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
2208 memcpy(data + i * ETH_GSTRING_LEN,
2209 sky2_stats[i].name, ETH_GSTRING_LEN);
2210 break;
2211 }
2212}
2213
2214/* Use hardware MIB variables for critical path statistics and
2215 * transmit feedback not reported at interrupt.
2216 * Other errors are accounted for in interrupt handler.
2217 */
2218static struct net_device_stats *sky2_get_stats(struct net_device *dev)
2219{
2220 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002221 u64 data[13];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002222
Stephen Hemminger793b8832005-09-14 16:06:14 -07002223 sky2_phy_stats(sky2, data, ARRAY_SIZE(data));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002224
2225 sky2->net_stats.tx_bytes = data[0];
2226 sky2->net_stats.rx_bytes = data[1];
2227 sky2->net_stats.tx_packets = data[2] + data[4] + data[6];
2228 sky2->net_stats.rx_packets = data[3] + data[5] + data[7];
2229 sky2->net_stats.multicast = data[5] + data[7];
2230 sky2->net_stats.collisions = data[10];
2231 sky2->net_stats.tx_aborted_errors = data[12];
2232
2233 return &sky2->net_stats;
2234}
2235
2236static int sky2_set_mac_address(struct net_device *dev, void *p)
2237{
2238 struct sky2_port *sky2 = netdev_priv(dev);
2239 struct sockaddr *addr = p;
2240 int err = 0;
2241
2242 if (!is_valid_ether_addr(addr->sa_data))
2243 return -EADDRNOTAVAIL;
2244
2245 sky2_down(dev);
2246 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002247 memcpy_toio(sky2->hw->regs + B2_MAC_1 + sky2->port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002248 dev->dev_addr, ETH_ALEN);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002249 memcpy_toio(sky2->hw->regs + B2_MAC_2 + sky2->port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002250 dev->dev_addr, ETH_ALEN);
2251 if (dev->flags & IFF_UP)
2252 err = sky2_up(dev);
2253 return err;
2254}
2255
2256static void sky2_set_multicast(struct net_device *dev)
2257{
2258 struct sky2_port *sky2 = netdev_priv(dev);
2259 struct sky2_hw *hw = sky2->hw;
2260 unsigned port = sky2->port;
2261 struct dev_mc_list *list = dev->mc_list;
2262 u16 reg;
2263 u8 filter[8];
2264
2265 memset(filter, 0, sizeof(filter));
2266
2267 reg = gma_read16(hw, port, GM_RX_CTRL);
2268 reg |= GM_RXCR_UCF_ENA;
2269
Stephen Hemminger793b8832005-09-14 16:06:14 -07002270 if (dev->flags & IFF_PROMISC) /* promiscious */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002271 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002272 else if ((dev->flags & IFF_ALLMULTI) || dev->mc_count > 16) /* all multicast */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002273 memset(filter, 0xff, sizeof(filter));
Stephen Hemminger793b8832005-09-14 16:06:14 -07002274 else if (dev->mc_count == 0) /* no multicast */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002275 reg &= ~GM_RXCR_MCF_ENA;
2276 else {
2277 int i;
2278 reg |= GM_RXCR_MCF_ENA;
2279
2280 for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
2281 u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002282 filter[bit / 8] |= 1 << (bit % 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002283 }
2284 }
2285
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002286 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002287 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002288 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002289 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002290 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002291 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002292 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002293 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002294
2295 gma_write16(hw, port, GM_RX_CTRL, reg);
2296}
2297
2298/* Can have one global because blinking is controlled by
2299 * ethtool and that is always under RTNL mutex
2300 */
2301static inline void sky2_led(struct sky2_hw *hw, unsigned port, int on)
2302{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002303 u16 pg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002304
Stephen Hemminger793b8832005-09-14 16:06:14 -07002305 spin_lock_bh(&hw->phy_lock);
2306 switch (hw->chip_id) {
2307 case CHIP_ID_YUKON_XL:
2308 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2309 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2310 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
2311 on ? (PHY_M_LEDC_LOS_CTRL(1) |
2312 PHY_M_LEDC_INIT_CTRL(7) |
2313 PHY_M_LEDC_STA1_CTRL(7) |
2314 PHY_M_LEDC_STA0_CTRL(7))
2315 : 0);
2316
2317 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2318 break;
2319
2320 default:
2321 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
2322 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
2323 on ? PHY_M_LED_MO_DUP(MO_LED_ON) |
2324 PHY_M_LED_MO_10(MO_LED_ON) |
2325 PHY_M_LED_MO_100(MO_LED_ON) |
2326 PHY_M_LED_MO_1000(MO_LED_ON) |
2327 PHY_M_LED_MO_RX(MO_LED_ON)
2328 : PHY_M_LED_MO_DUP(MO_LED_OFF) |
2329 PHY_M_LED_MO_10(MO_LED_OFF) |
2330 PHY_M_LED_MO_100(MO_LED_OFF) |
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002331 PHY_M_LED_MO_1000(MO_LED_OFF) |
2332 PHY_M_LED_MO_RX(MO_LED_OFF));
2333
Stephen Hemminger793b8832005-09-14 16:06:14 -07002334 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002335 spin_unlock_bh(&hw->phy_lock);
2336}
2337
2338/* blink LED's for finding board */
2339static int sky2_phys_id(struct net_device *dev, u32 data)
2340{
2341 struct sky2_port *sky2 = netdev_priv(dev);
2342 struct sky2_hw *hw = sky2->hw;
2343 unsigned port = sky2->port;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002344 u16 ledctrl, ledover = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002345 long ms;
2346 int onoff = 1;
2347
Stephen Hemminger793b8832005-09-14 16:06:14 -07002348 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002349 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
2350 else
2351 ms = data * 1000;
2352
2353 /* save initial values */
2354 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002355 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2356 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2357 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2358 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
2359 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2360 } else {
2361 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
2362 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
2363 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002364 spin_unlock_bh(&hw->phy_lock);
2365
2366 while (ms > 0) {
2367 sky2_led(hw, port, onoff);
2368 onoff = !onoff;
2369
2370 if (msleep_interruptible(250))
2371 break; /* interrupted */
2372 ms -= 250;
2373 }
2374
2375 /* resume regularly scheduled programming */
2376 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002377 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2378 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2379 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2380 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
2381 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2382 } else {
2383 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
2384 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
2385 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002386 spin_unlock_bh(&hw->phy_lock);
2387
2388 return 0;
2389}
2390
2391static void sky2_get_pauseparam(struct net_device *dev,
2392 struct ethtool_pauseparam *ecmd)
2393{
2394 struct sky2_port *sky2 = netdev_priv(dev);
2395
2396 ecmd->tx_pause = sky2->tx_pause;
2397 ecmd->rx_pause = sky2->rx_pause;
2398 ecmd->autoneg = sky2->autoneg;
2399}
2400
2401static int sky2_set_pauseparam(struct net_device *dev,
2402 struct ethtool_pauseparam *ecmd)
2403{
2404 struct sky2_port *sky2 = netdev_priv(dev);
2405 int err = 0;
2406
2407 sky2->autoneg = ecmd->autoneg;
2408 sky2->tx_pause = ecmd->tx_pause != 0;
2409 sky2->rx_pause = ecmd->rx_pause != 0;
2410
2411 if (netif_running(dev)) {
2412 sky2_down(dev);
2413 err = sky2_up(dev);
2414 }
2415
2416 return err;
2417}
2418
2419#ifdef CONFIG_PM
2420static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2421{
2422 struct sky2_port *sky2 = netdev_priv(dev);
2423
2424 wol->supported = WAKE_MAGIC;
2425 wol->wolopts = sky2->wol ? WAKE_MAGIC : 0;
2426}
2427
2428static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2429{
2430 struct sky2_port *sky2 = netdev_priv(dev);
2431 struct sky2_hw *hw = sky2->hw;
2432
2433 if (wol->wolopts != WAKE_MAGIC && wol->wolopts != 0)
2434 return -EOPNOTSUPP;
2435
2436 sky2->wol = wol->wolopts == WAKE_MAGIC;
2437
2438 if (sky2->wol) {
2439 memcpy_toio(hw->regs + WOL_MAC_ADDR, dev->dev_addr, ETH_ALEN);
2440
2441 sky2_write16(hw, WOL_CTRL_STAT,
2442 WOL_CTL_ENA_PME_ON_MAGIC_PKT |
2443 WOL_CTL_ENA_MAGIC_PKT_UNIT);
2444 } else
2445 sky2_write16(hw, WOL_CTRL_STAT, WOL_CTL_DEFAULT);
2446
2447 return 0;
2448}
2449#endif
2450
Stephen Hemminger793b8832005-09-14 16:06:14 -07002451static void sky2_get_ringparam(struct net_device *dev,
2452 struct ethtool_ringparam *ering)
2453{
2454 struct sky2_port *sky2 = netdev_priv(dev);
2455
2456 ering->rx_max_pending = RX_MAX_PENDING;
2457 ering->rx_mini_max_pending = 0;
2458 ering->rx_jumbo_max_pending = 0;
2459 ering->tx_max_pending = TX_RING_SIZE - 1;
2460
2461 ering->rx_pending = sky2->rx_pending;
2462 ering->rx_mini_pending = 0;
2463 ering->rx_jumbo_pending = 0;
2464 ering->tx_pending = sky2->tx_pending;
2465}
2466
2467static int sky2_set_ringparam(struct net_device *dev,
2468 struct ethtool_ringparam *ering)
2469{
2470 struct sky2_port *sky2 = netdev_priv(dev);
2471 int err = 0;
2472
2473 if (ering->rx_pending > RX_MAX_PENDING ||
2474 ering->rx_pending < 8 ||
2475 ering->tx_pending < MAX_SKB_TX_LE ||
2476 ering->tx_pending > TX_RING_SIZE - 1)
2477 return -EINVAL;
2478
2479 if (netif_running(dev))
2480 sky2_down(dev);
2481
2482 sky2->rx_pending = ering->rx_pending;
2483 sky2->tx_pending = ering->tx_pending;
2484
2485 if (netif_running(dev))
2486 err = sky2_up(dev);
2487
2488 return err;
2489}
2490
Stephen Hemminger793b8832005-09-14 16:06:14 -07002491static int sky2_get_regs_len(struct net_device *dev)
2492{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002493 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002494}
2495
2496/*
2497 * Returns copy of control register region
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002498 * Note: access to the RAM address register set will cause timeouts.
Stephen Hemminger793b8832005-09-14 16:06:14 -07002499 */
2500static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
2501 void *p)
2502{
2503 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002504 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002505
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002506 BUG_ON(regs->len < B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002507 regs->version = 1;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002508 memset(p, 0, regs->len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002509
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002510 memcpy_fromio(p, io, B3_RAM_ADDR);
2511
2512 memcpy_fromio(p + B3_RI_WTO_R1,
2513 io + B3_RI_WTO_R1,
2514 regs->len - B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002515}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002516
2517static struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002518 .get_settings = sky2_get_settings,
2519 .set_settings = sky2_set_settings,
2520 .get_drvinfo = sky2_get_drvinfo,
2521 .get_msglevel = sky2_get_msglevel,
2522 .set_msglevel = sky2_set_msglevel,
2523 .get_regs_len = sky2_get_regs_len,
2524 .get_regs = sky2_get_regs,
2525 .get_link = ethtool_op_get_link,
2526 .get_sg = ethtool_op_get_sg,
2527 .set_sg = ethtool_op_set_sg,
2528 .get_tx_csum = ethtool_op_get_tx_csum,
2529 .set_tx_csum = ethtool_op_set_tx_csum,
2530 .get_tso = ethtool_op_get_tso,
2531 .set_tso = ethtool_op_set_tso,
2532 .get_rx_csum = sky2_get_rx_csum,
2533 .set_rx_csum = sky2_set_rx_csum,
2534 .get_strings = sky2_get_strings,
2535 .get_ringparam = sky2_get_ringparam,
2536 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002537 .get_pauseparam = sky2_get_pauseparam,
2538 .set_pauseparam = sky2_set_pauseparam,
2539#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07002540 .get_wol = sky2_get_wol,
2541 .set_wol = sky2_set_wol,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002542#endif
Stephen Hemminger793b8832005-09-14 16:06:14 -07002543 .phys_id = sky2_phys_id,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002544 .get_stats_count = sky2_get_stats_count,
2545 .get_ethtool_stats = sky2_get_ethtool_stats,
2546};
2547
2548/* Initialize network device */
2549static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
2550 unsigned port, int highmem)
2551{
2552 struct sky2_port *sky2;
2553 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
2554
2555 if (!dev) {
2556 printk(KERN_ERR "sky2 etherdev alloc failed");
2557 return NULL;
2558 }
2559
2560 SET_MODULE_OWNER(dev);
2561 SET_NETDEV_DEV(dev, &hw->pdev->dev);
2562 dev->open = sky2_up;
2563 dev->stop = sky2_down;
2564 dev->hard_start_xmit = sky2_xmit_frame;
2565 dev->get_stats = sky2_get_stats;
2566 dev->set_multicast_list = sky2_set_multicast;
2567 dev->set_mac_address = sky2_set_mac_address;
2568 dev->change_mtu = sky2_change_mtu;
2569 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
2570 dev->tx_timeout = sky2_tx_timeout;
2571 dev->watchdog_timeo = TX_WATCHDOG;
2572 if (port == 0)
2573 dev->poll = sky2_poll;
2574 dev->weight = NAPI_WEIGHT;
2575#ifdef CONFIG_NET_POLL_CONTROLLER
2576 dev->poll_controller = sky2_netpoll;
2577#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002578
2579 sky2 = netdev_priv(dev);
2580 sky2->netdev = dev;
2581 sky2->hw = hw;
2582 sky2->msg_enable = netif_msg_init(debug, default_msg);
2583
2584 spin_lock_init(&sky2->tx_lock);
2585 /* Auto speed and flow control */
2586 sky2->autoneg = AUTONEG_ENABLE;
2587 sky2->tx_pause = 0;
2588 sky2->rx_pause = 1;
2589 sky2->duplex = -1;
2590 sky2->speed = -1;
2591 sky2->advertising = sky2_supported_modes(hw);
2592 sky2->rx_csum = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002593 tasklet_init(&sky2->phy_task, sky2_phy_task, (unsigned long)sky2);
2594 sky2->tx_pending = TX_DEF_PENDING;
2595 sky2->rx_pending = is_ec_a1(hw) ? 8 : RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002596
2597 hw->dev[port] = dev;
2598
2599 sky2->port = port;
2600
Stephen Hemminger793b8832005-09-14 16:06:14 -07002601 dev->features |= NETIF_F_LLTX | NETIF_F_TSO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002602 if (highmem)
2603 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002604 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002605
2606 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002607 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002608
2609 /* device is off until link detection */
2610 netif_carrier_off(dev);
2611 netif_stop_queue(dev);
2612
2613 return dev;
2614}
2615
2616static inline void sky2_show_addr(struct net_device *dev)
2617{
2618 const struct sky2_port *sky2 = netdev_priv(dev);
2619
2620 if (netif_msg_probe(sky2))
2621 printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
2622 dev->name,
2623 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
2624 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
2625}
2626
2627static int __devinit sky2_probe(struct pci_dev *pdev,
2628 const struct pci_device_id *ent)
2629{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002630 struct net_device *dev, *dev1 = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002631 struct sky2_hw *hw;
2632 int err, using_dac = 0;
2633
Stephen Hemminger793b8832005-09-14 16:06:14 -07002634 err = pci_enable_device(pdev);
2635 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002636 printk(KERN_ERR PFX "%s cannot enable PCI device\n",
2637 pci_name(pdev));
2638 goto err_out;
2639 }
2640
Stephen Hemminger793b8832005-09-14 16:06:14 -07002641 err = pci_request_regions(pdev, DRV_NAME);
2642 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002643 printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
2644 pci_name(pdev));
Stephen Hemminger793b8832005-09-14 16:06:14 -07002645 goto err_out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002646 }
2647
2648 pci_set_master(pdev);
2649
2650 if (sizeof(dma_addr_t) > sizeof(u32)) {
2651 err = pci_set_dma_mask(pdev, DMA_64BIT_MASK);
2652 if (!err)
2653 using_dac = 1;
2654 }
2655
2656 if (!using_dac) {
2657 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
2658 if (err) {
2659 printk(KERN_ERR PFX "%s no usable DMA configuration\n",
2660 pci_name(pdev));
2661 goto err_out_free_regions;
2662 }
2663 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002664#ifdef __BIG_ENDIAN
2665 /* byte swap decriptors in hardware */
2666 {
2667 u32 reg;
2668
2669 pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
2670 reg |= PCI_REV_DESC;
2671 pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
2672 }
2673#endif
2674
2675 err = -ENOMEM;
2676 hw = kmalloc(sizeof(*hw), GFP_KERNEL);
2677 if (!hw) {
2678 printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
2679 pci_name(pdev));
2680 goto err_out_free_regions;
2681 }
2682
2683 memset(hw, 0, sizeof(*hw));
2684 hw->pdev = pdev;
2685 spin_lock_init(&hw->phy_lock);
2686
2687 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
2688 if (!hw->regs) {
2689 printk(KERN_ERR PFX "%s: cannot map device registers\n",
2690 pci_name(pdev));
2691 goto err_out_free_hw;
2692 }
2693
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002694 err = sky2_reset(hw);
2695 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002696 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002697
Stephen Hemminger793b8832005-09-14 16:06:14 -07002698 printk(KERN_INFO PFX "addr 0x%lx irq %d Yukon-%s (0x%x) rev %d\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002699 pci_resource_start(pdev, 0), pdev->irq,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002700 yukon_name[hw->chip_id - CHIP_ID_YUKON],
2701 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002702
Stephen Hemminger793b8832005-09-14 16:06:14 -07002703 dev = sky2_init_netdev(hw, 0, using_dac);
2704 if (!dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002705 goto err_out_free_pci;
2706
Stephen Hemminger793b8832005-09-14 16:06:14 -07002707 err = register_netdev(dev);
2708 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002709 printk(KERN_ERR PFX "%s: cannot register net device\n",
2710 pci_name(pdev));
2711 goto err_out_free_netdev;
2712 }
2713
2714 sky2_show_addr(dev);
2715
2716 if (hw->ports > 1 && (dev1 = sky2_init_netdev(hw, 1, using_dac))) {
2717 if (register_netdev(dev1) == 0)
2718 sky2_show_addr(dev1);
2719 else {
2720 /* Failure to register second port need not be fatal */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002721 printk(KERN_WARNING PFX
2722 "register of second port failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002723 hw->dev[1] = NULL;
2724 free_netdev(dev1);
2725 }
2726 }
2727
Stephen Hemminger793b8832005-09-14 16:06:14 -07002728 err = request_irq(pdev->irq, sky2_intr, SA_SHIRQ, DRV_NAME, hw);
2729 if (err) {
2730 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
2731 pci_name(pdev), pdev->irq);
2732 goto err_out_unregister;
2733 }
2734
2735 hw->intr_mask = Y2_IS_BASE;
2736 sky2_write32(hw, B0_IMSK, hw->intr_mask);
2737
2738 pci_set_drvdata(pdev, hw);
2739
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002740 return 0;
2741
Stephen Hemminger793b8832005-09-14 16:06:14 -07002742err_out_unregister:
2743 if (dev1) {
2744 unregister_netdev(dev1);
2745 free_netdev(dev1);
2746 }
2747 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002748err_out_free_netdev:
2749 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002750err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07002751 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002752 pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
2753err_out_iounmap:
2754 iounmap(hw->regs);
2755err_out_free_hw:
2756 kfree(hw);
2757err_out_free_regions:
2758 pci_release_regions(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002759 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002760err_out:
2761 return err;
2762}
2763
2764static void __devexit sky2_remove(struct pci_dev *pdev)
2765{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002766 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002767 struct net_device *dev0, *dev1;
2768
Stephen Hemminger793b8832005-09-14 16:06:14 -07002769 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002770 return;
2771
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002772 dev0 = hw->dev[0];
Stephen Hemminger793b8832005-09-14 16:06:14 -07002773 dev1 = hw->dev[1];
2774 if (dev1)
2775 unregister_netdev(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002776 unregister_netdev(dev0);
2777
Stephen Hemminger793b8832005-09-14 16:06:14 -07002778 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002779 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002780 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002781
2782 free_irq(pdev->irq, hw);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002783 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002784 pci_release_regions(pdev);
2785 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002786
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002787 if (dev1)
2788 free_netdev(dev1);
2789 free_netdev(dev0);
2790 iounmap(hw->regs);
2791 kfree(hw);
2792 pci_set_drvdata(pdev, NULL);
2793}
2794
2795#ifdef CONFIG_PM
2796static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
2797{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002798 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002799 int i, wol = 0;
2800
2801 for (i = 0; i < 2; i++) {
2802 struct net_device *dev = hw->dev[i];
2803
2804 if (dev) {
2805 struct sky2_port *sky2 = netdev_priv(dev);
2806 if (netif_running(dev)) {
2807 netif_carrier_off(dev);
2808 sky2_down(dev);
2809 }
2810 netif_device_detach(dev);
2811 wol |= sky2->wol;
2812 }
2813 }
2814
2815 pci_save_state(pdev);
2816 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
2817 pci_disable_device(pdev);
2818 pci_set_power_state(pdev, pci_choose_state(pdev, state));
2819
2820 return 0;
2821}
2822
2823static int sky2_resume(struct pci_dev *pdev)
2824{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002825 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002826 int i;
2827
2828 pci_set_power_state(pdev, PCI_D0);
2829 pci_restore_state(pdev);
2830 pci_enable_wake(pdev, PCI_D0, 0);
2831
2832 sky2_reset(hw);
2833
2834 for (i = 0; i < 2; i++) {
2835 struct net_device *dev = hw->dev[i];
2836 if (dev) {
2837 netif_device_attach(dev);
2838 if (netif_running(dev))
2839 sky2_up(dev);
2840 }
2841 }
2842 return 0;
2843}
2844#endif
2845
2846static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002847 .name = DRV_NAME,
2848 .id_table = sky2_id_table,
2849 .probe = sky2_probe,
2850 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002851#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07002852 .suspend = sky2_suspend,
2853 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002854#endif
2855};
2856
2857static int __init sky2_init_module(void)
2858{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002859 return pci_module_init(&sky2_driver);
2860}
2861
2862static void __exit sky2_cleanup_module(void)
2863{
2864 pci_unregister_driver(&sky2_driver);
2865}
2866
2867module_init(sky2_init_module);
2868module_exit(sky2_cleanup_module);
2869
2870MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
2871MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
2872MODULE_LICENSE("GPL");