blob: 7bafc16cf5e0c89202752125773916ce71fb7fee [file] [log] [blame]
Jeff Garzik669a5db2006-08-29 18:12:40 -04001/*
Jeff Garzikfb9f8902007-03-02 18:17:22 -05002 * pata_cmd64x.c - CMD64x PATA for new ATA layer
Jeff Garzik669a5db2006-08-29 18:12:40 -04003 * (C) 2005 Red Hat Inc
Alan Coxab771632008-10-27 15:09:10 +00004 * Alan Cox <alan@lxorguk.ukuu.org.uk>
Bartlomiej Zolnierkiewicza2bd6222010-01-18 18:14:55 +01005 * (C) 2009-2010 Bartlomiej Zolnierkiewicz
Jeff Garzik669a5db2006-08-29 18:12:40 -04006 *
7 * Based upon
8 * linux/drivers/ide/pci/cmd64x.c Version 1.30 Sept 10, 2002
9 *
10 * cmd64x.c: Enable interrupts at initialization time on Ultra/PCI machines.
11 * Note, this driver is not used at all on other systems because
12 * there the "BIOS" has done all of the following already.
13 * Due to massive hardware bugs, UltraDMA is only supported
14 * on the 646U2 and not on the 646U.
15 *
16 * Copyright (C) 1998 Eddie C. Dost (ecd@skynet.be)
17 * Copyright (C) 1998 David S. Miller (davem@redhat.com)
18 *
19 * Copyright (C) 1999-2002 Andre Hedrick <andre@linux-ide.org>
20 *
21 * TODO
22 * Testing work
23 */
Jeff Garzik85cd7252006-08-31 00:03:49 -040024
Jeff Garzik669a5db2006-08-29 18:12:40 -040025#include <linux/kernel.h>
26#include <linux/module.h>
27#include <linux/pci.h>
28#include <linux/init.h>
29#include <linux/blkdev.h>
30#include <linux/delay.h>
31#include <scsi/scsi_host.h>
32#include <linux/libata.h>
33
34#define DRV_NAME "pata_cmd64x"
Jeff Garzik06393af2009-12-20 15:39:55 -050035#define DRV_VERSION "0.2.5"
Jeff Garzik669a5db2006-08-29 18:12:40 -040036
37/*
38 * CMD64x specific registers definition.
39 */
Jeff Garzik85cd7252006-08-31 00:03:49 -040040
Jeff Garzik669a5db2006-08-29 18:12:40 -040041enum {
42 CFR = 0x50,
Bartlomiej Zolnierkiewicz03a849e2010-01-18 18:15:11 +010043 CFR_INTR_CH0 = 0x04,
James Bottomley9281b162011-04-24 14:30:14 -050044 CNTRL = 0x51,
45 CNTRL_CH0 = 0x04,
46 CNTRL_CH1 = 0x08,
Jeff Garzik669a5db2006-08-29 18:12:40 -040047 CMDTIM = 0x52,
48 ARTTIM0 = 0x53,
49 DRWTIM0 = 0x54,
50 ARTTIM1 = 0x55,
51 DRWTIM1 = 0x56,
52 ARTTIM23 = 0x57,
53 ARTTIM23_DIS_RA2 = 0x04,
54 ARTTIM23_DIS_RA3 = 0x08,
55 ARTTIM23_INTR_CH1 = 0x10,
Jeff Garzik669a5db2006-08-29 18:12:40 -040056 DRWTIM2 = 0x58,
57 BRST = 0x59,
58 DRWTIM3 = 0x5b,
59 BMIDECR0 = 0x70,
60 MRDMODE = 0x71,
61 MRDMODE_INTR_CH0 = 0x04,
62 MRDMODE_INTR_CH1 = 0x08,
Jeff Garzik669a5db2006-08-29 18:12:40 -040063 BMIDESR0 = 0x72,
64 UDIDETCR0 = 0x73,
65 DTPR0 = 0x74,
66 BMIDECR1 = 0x78,
67 BMIDECSR = 0x79,
Jeff Garzik669a5db2006-08-29 18:12:40 -040068 UDIDETCR1 = 0x7B,
69 DTPR1 = 0x7C
70};
71
Jeff Garzika73984a2007-03-09 08:37:46 -050072static int cmd648_cable_detect(struct ata_port *ap)
Jeff Garzik669a5db2006-08-29 18:12:40 -040073{
74 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
75 u8 r;
76
77 /* Check cable detect bits */
78 pci_read_config_byte(pdev, BMIDECSR, &r);
79 if (r & (1 << ap->port_no))
Jeff Garzika73984a2007-03-09 08:37:46 -050080 return ATA_CBL_PATA80;
81 return ATA_CBL_PATA40;
Jeff Garzik669a5db2006-08-29 18:12:40 -040082}
83
84/**
Alan Cox05d1eff2007-08-10 13:59:49 -070085 * cmd64x_set_piomode - set PIO and MWDMA timing
Jeff Garzik669a5db2006-08-29 18:12:40 -040086 * @ap: ATA interface
87 * @adev: ATA device
Alan Cox05d1eff2007-08-10 13:59:49 -070088 * @mode: mode
Jeff Garzik669a5db2006-08-29 18:12:40 -040089 *
Alan Cox05d1eff2007-08-10 13:59:49 -070090 * Called to do the PIO and MWDMA mode setup.
Jeff Garzik669a5db2006-08-29 18:12:40 -040091 */
Jeff Garzik85cd7252006-08-31 00:03:49 -040092
Alan Cox05d1eff2007-08-10 13:59:49 -070093static void cmd64x_set_timing(struct ata_port *ap, struct ata_device *adev, u8 mode)
Jeff Garzik669a5db2006-08-29 18:12:40 -040094{
95 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
96 struct ata_timing t;
97 const unsigned long T = 1000000 / 33;
98 const u8 setup_data[] = { 0x40, 0x40, 0x40, 0x80, 0x00 };
Jeff Garzik85cd7252006-08-31 00:03:49 -040099
Jeff Garzik669a5db2006-08-29 18:12:40 -0400100 u8 reg;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400101
Jeff Garzik669a5db2006-08-29 18:12:40 -0400102 /* Port layout is not logical so use a table */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400103 const u8 arttim_port[2][2] = {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400104 { ARTTIM0, ARTTIM1 },
105 { ARTTIM23, ARTTIM23 }
106 };
107 const u8 drwtim_port[2][2] = {
108 { DRWTIM0, DRWTIM1 },
109 { DRWTIM2, DRWTIM3 }
110 };
Jeff Garzik85cd7252006-08-31 00:03:49 -0400111
Jeff Garzik669a5db2006-08-29 18:12:40 -0400112 int arttim = arttim_port[ap->port_no][adev->devno];
113 int drwtim = drwtim_port[ap->port_no][adev->devno];
Jeff Garzik85cd7252006-08-31 00:03:49 -0400114
Alan Cox05d1eff2007-08-10 13:59:49 -0700115 /* ata_timing_compute is smart and will produce timings for MWDMA
116 that don't violate the drives PIO capabilities. */
117 if (ata_timing_compute(adev, mode, &t, T, 0) < 0) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400118 printk(KERN_ERR DRV_NAME ": mode computation failed.\n");
119 return;
120 }
121 if (ap->port_no) {
122 /* Slave has shared address setup */
123 struct ata_device *pair = ata_dev_pair(adev);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400124
Jeff Garzik669a5db2006-08-29 18:12:40 -0400125 if (pair) {
126 struct ata_timing tp;
127 ata_timing_compute(pair, pair->pio_mode, &tp, T, 0);
128 ata_timing_merge(&t, &tp, &t, ATA_TIMING_SETUP);
129 }
130 }
Jeff Garzik85cd7252006-08-31 00:03:49 -0400131
Jeff Garzik669a5db2006-08-29 18:12:40 -0400132 printk(KERN_DEBUG DRV_NAME ": active %d recovery %d setup %d.\n",
133 t.active, t.recover, t.setup);
134 if (t.recover > 16) {
135 t.active += t.recover - 16;
136 t.recover = 16;
137 }
138 if (t.active > 16)
139 t.active = 16;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400140
Jeff Garzik669a5db2006-08-29 18:12:40 -0400141 /* Now convert the clocks into values we can actually stuff into
142 the chip */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400143
Bartlomiej Zolnierkiewicza2bd6222010-01-18 18:14:55 +0100144 if (t.recover == 16)
145 t.recover = 0;
146 else if (t.recover > 1)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400147 t.recover--;
148 else
149 t.recover = 15;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400150
Jeff Garzik669a5db2006-08-29 18:12:40 -0400151 if (t.setup > 4)
152 t.setup = 0xC0;
153 else
154 t.setup = setup_data[t.setup];
Jeff Garzik85cd7252006-08-31 00:03:49 -0400155
Jeff Garzik669a5db2006-08-29 18:12:40 -0400156 t.active &= 0x0F; /* 0 = 16 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400157
Jeff Garzik669a5db2006-08-29 18:12:40 -0400158 /* Load setup timing */
159 pci_read_config_byte(pdev, arttim, &reg);
160 reg &= 0x3F;
161 reg |= t.setup;
162 pci_write_config_byte(pdev, arttim, reg);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400163
Jeff Garzik669a5db2006-08-29 18:12:40 -0400164 /* Load active/recovery */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400165 pci_write_config_byte(pdev, drwtim, (t.active << 4) | t.recover);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400166}
167
168/**
Alan Cox05d1eff2007-08-10 13:59:49 -0700169 * cmd64x_set_piomode - set initial PIO mode data
170 * @ap: ATA interface
171 * @adev: ATA device
172 *
173 * Used when configuring the devices ot set the PIO timings. All the
174 * actual work is done by the PIO/MWDMA setting helper
175 */
176
177static void cmd64x_set_piomode(struct ata_port *ap, struct ata_device *adev)
178{
179 cmd64x_set_timing(ap, adev, adev->pio_mode);
180}
181
182/**
Jeff Garzik669a5db2006-08-29 18:12:40 -0400183 * cmd64x_set_dmamode - set initial DMA mode data
184 * @ap: ATA interface
185 * @adev: ATA device
186 *
187 * Called to do the DMA mode setup.
188 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400189
Jeff Garzik669a5db2006-08-29 18:12:40 -0400190static void cmd64x_set_dmamode(struct ata_port *ap, struct ata_device *adev)
191{
192 static const u8 udma_data[] = {
Alan6a40da02007-01-24 11:49:03 +0000193 0x30, 0x20, 0x10, 0x20, 0x10, 0x00
Jeff Garzik669a5db2006-08-29 18:12:40 -0400194 };
Jeff Garzik85cd7252006-08-31 00:03:49 -0400195
Jeff Garzik669a5db2006-08-29 18:12:40 -0400196 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
197 u8 regU, regD;
198
199 int pciU = UDIDETCR0 + 8 * ap->port_no;
200 int pciD = BMIDESR0 + 8 * ap->port_no;
201 int shift = 2 * adev->devno;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400202
Jeff Garzik669a5db2006-08-29 18:12:40 -0400203 pci_read_config_byte(pdev, pciD, &regD);
204 pci_read_config_byte(pdev, pciU, &regU);
205
Alan6a40da02007-01-24 11:49:03 +0000206 /* DMA bits off */
207 regD &= ~(0x20 << adev->devno);
208 /* DMA control bits */
209 regU &= ~(0x30 << shift);
210 /* DMA timing bits */
211 regU &= ~(0x05 << adev->devno);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400212
Alan6a40da02007-01-24 11:49:03 +0000213 if (adev->dma_mode >= XFER_UDMA_0) {
Adrian Bunk24b7ce92007-10-20 01:02:48 +0200214 /* Merge the timing value */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400215 regU |= udma_data[adev->dma_mode - XFER_UDMA_0] << shift;
Alan6a40da02007-01-24 11:49:03 +0000216 /* Merge the control bits */
217 regU |= 1 << adev->devno; /* UDMA on */
Bartlomiej Zolnierkiewicz509426b2009-12-20 19:22:33 +0100218 if (adev->dma_mode > XFER_UDMA_2) /* 15nS timing */
Alan6a40da02007-01-24 11:49:03 +0000219 regU |= 4 << adev->devno;
Alan Cox05d1eff2007-08-10 13:59:49 -0700220 } else {
221 regU &= ~ (1 << adev->devno); /* UDMA off */
222 cmd64x_set_timing(ap, adev, adev->dma_mode);
223 }
Jeff Garzik669a5db2006-08-29 18:12:40 -0400224
225 regD |= 0x20 << adev->devno;
226
227 pci_write_config_byte(pdev, pciU, regU);
228 pci_write_config_byte(pdev, pciD, regD);
229}
230
231/**
232 * cmd648_dma_stop - DMA stop callback
233 * @qc: Command in progress
234 *
235 * DMA has completed.
236 */
237
238static void cmd648_bmdma_stop(struct ata_queued_cmd *qc)
239{
240 struct ata_port *ap = qc->ap;
241 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
242 u8 dma_intr;
Alan6a40da02007-01-24 11:49:03 +0000243 int dma_mask = ap->port_no ? ARTTIM23_INTR_CH1 : CFR_INTR_CH0;
Bartlomiej Zolnierkiewiczc754d9b62010-01-18 18:15:18 +0100244 int dma_reg = ap->port_no ? ARTTIM23 : CFR;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400245
Jeff Garzik669a5db2006-08-29 18:12:40 -0400246 ata_bmdma_stop(qc);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400247
Jeff Garzik669a5db2006-08-29 18:12:40 -0400248 pci_read_config_byte(pdev, dma_reg, &dma_intr);
249 pci_write_config_byte(pdev, dma_reg, dma_intr | dma_mask);
250}
Jeff Garzik85cd7252006-08-31 00:03:49 -0400251
Jeff Garzik669a5db2006-08-29 18:12:40 -0400252/**
Jeff Garzik06393af2009-12-20 15:39:55 -0500253 * cmd646r1_dma_stop - DMA stop callback
Jeff Garzik669a5db2006-08-29 18:12:40 -0400254 * @qc: Command in progress
255 *
Jeff Garzik06393af2009-12-20 15:39:55 -0500256 * Stub for now while investigating the r1 quirk in the old driver.
Jeff Garzik669a5db2006-08-29 18:12:40 -0400257 */
258
Jeff Garzik06393af2009-12-20 15:39:55 -0500259static void cmd646r1_bmdma_stop(struct ata_queued_cmd *qc)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400260{
261 ata_bmdma_stop(qc);
262}
Jeff Garzik85cd7252006-08-31 00:03:49 -0400263
Jeff Garzik669a5db2006-08-29 18:12:40 -0400264static struct scsi_host_template cmd64x_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900265 ATA_BMDMA_SHT(DRV_NAME),
Jeff Garzik669a5db2006-08-29 18:12:40 -0400266};
267
Tejun Heo029cfd62008-03-25 12:22:49 +0900268static const struct ata_port_operations cmd64x_base_ops = {
269 .inherits = &ata_bmdma_port_ops,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400270 .set_piomode = cmd64x_set_piomode,
271 .set_dmamode = cmd64x_set_dmamode,
Tejun Heo029cfd62008-03-25 12:22:49 +0900272};
Jeff Garzik669a5db2006-08-29 18:12:40 -0400273
Tejun Heo029cfd62008-03-25 12:22:49 +0900274static struct ata_port_operations cmd64x_port_ops = {
275 .inherits = &cmd64x_base_ops,
Jeff Garzika73984a2007-03-09 08:37:46 -0500276 .cable_detect = ata_cable_40wire,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400277};
Jeff Garzik669a5db2006-08-29 18:12:40 -0400278
279static struct ata_port_operations cmd646r1_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900280 .inherits = &cmd64x_base_ops,
Jeff Garzik06393af2009-12-20 15:39:55 -0500281 .bmdma_stop = cmd646r1_bmdma_stop,
Tejun Heo029cfd62008-03-25 12:22:49 +0900282 .cable_detect = ata_cable_40wire,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400283};
Jeff Garzik669a5db2006-08-29 18:12:40 -0400284
285static struct ata_port_operations cmd648_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900286 .inherits = &cmd64x_base_ops,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400287 .bmdma_stop = cmd648_bmdma_stop,
Tejun Heo029cfd62008-03-25 12:22:49 +0900288 .cable_detect = cmd648_cable_detect,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400289};
290
Jeff Garzik669a5db2006-08-29 18:12:40 -0400291static int cmd64x_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
292{
Tejun Heo1626aeb2007-05-04 12:43:58 +0200293 static const struct ata_port_info cmd_info[6] = {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400294 { /* CMD 643 - no UDMA */
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400295 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100296 .pio_mask = ATA_PIO4,
297 .mwdma_mask = ATA_MWDMA2,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400298 .port_ops = &cmd64x_port_ops
299 },
300 { /* CMD 646 with broken UDMA */
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400301 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100302 .pio_mask = ATA_PIO4,
303 .mwdma_mask = ATA_MWDMA2,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400304 .port_ops = &cmd64x_port_ops
305 },
306 { /* CMD 646 with working UDMA */
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400307 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100308 .pio_mask = ATA_PIO4,
309 .mwdma_mask = ATA_MWDMA2,
Alan Coxdbf0c892007-07-26 18:43:01 +0100310 .udma_mask = ATA_UDMA2,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400311 .port_ops = &cmd64x_port_ops
312 },
313 { /* CMD 646 rev 1 */
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400314 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100315 .pio_mask = ATA_PIO4,
316 .mwdma_mask = ATA_MWDMA2,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400317 .port_ops = &cmd646r1_port_ops
318 },
319 { /* CMD 648 */
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400320 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100321 .pio_mask = ATA_PIO4,
322 .mwdma_mask = ATA_MWDMA2,
Alan Coxdbf0c892007-07-26 18:43:01 +0100323 .udma_mask = ATA_UDMA4,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400324 .port_ops = &cmd648_port_ops
325 },
326 { /* CMD 649 */
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400327 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100328 .pio_mask = ATA_PIO4,
329 .mwdma_mask = ATA_MWDMA2,
Alan Coxdbf0c892007-07-26 18:43:01 +0100330 .udma_mask = ATA_UDMA5,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400331 .port_ops = &cmd648_port_ops
332 }
333 };
James Bottomley9281b162011-04-24 14:30:14 -0500334 const struct ata_port_info *ppi[] = {
335 &cmd_info[id->driver_data],
336 &cmd_info[id->driver_data],
337 NULL
338 };
339 u8 mrdmode, reg;
Tejun Heof08048e2008-03-25 12:22:47 +0900340 int rc;
James Bottomley9281b162011-04-24 14:30:14 -0500341 struct pci_dev *bridge = pdev->bus->self;
342 /* mobility split bridges don't report enabled ports correctly */
343 int port_ok = !(bridge && bridge->vendor ==
344 PCI_VENDOR_ID_MOBILITY_ELECTRONICS);
345 /* all (with exceptions below) apart from 643 have CNTRL_CH0 bit */
346 int cntrl_ch0_ok = (id->driver_data != 0);
Tejun Heof08048e2008-03-25 12:22:47 +0900347
348 rc = pcim_enable_device(pdev);
349 if (rc)
350 return rc;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400351
Jeff Garzik669a5db2006-08-29 18:12:40 -0400352 if (id->driver_data == 0) /* 643 */
Tejun Heo9363c382008-04-07 22:47:16 +0900353 ata_pci_bmdma_clear_simplex(pdev);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400354
Jeff Garzik669a5db2006-08-29 18:12:40 -0400355 if (pdev->device == PCI_DEVICE_ID_CMD_646) {
356 /* Does UDMA work ? */
James Bottomley9281b162011-04-24 14:30:14 -0500357 if (pdev->revision > 4) {
Tejun Heo1626aeb2007-05-04 12:43:58 +0200358 ppi[0] = &cmd_info[2];
James Bottomley9281b162011-04-24 14:30:14 -0500359 ppi[1] = &cmd_info[2];
360 }
Jeff Garzik669a5db2006-08-29 18:12:40 -0400361 /* Early rev with other problems ? */
James Bottomley9281b162011-04-24 14:30:14 -0500362 else if (pdev->revision == 1) {
Tejun Heo1626aeb2007-05-04 12:43:58 +0200363 ppi[0] = &cmd_info[3];
James Bottomley9281b162011-04-24 14:30:14 -0500364 ppi[1] = &cmd_info[3];
365 }
366 /* revs 1,2 have no CNTRL_CH0 */
367 if (pdev->revision < 3)
368 cntrl_ch0_ok = 0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400369 }
370
371 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 64);
372 pci_read_config_byte(pdev, MRDMODE, &mrdmode);
373 mrdmode &= ~ 0x30; /* IRQ set up */
374 mrdmode |= 0x02; /* Memory read line enable */
375 pci_write_config_byte(pdev, MRDMODE, mrdmode);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400376
James Bottomley9281b162011-04-24 14:30:14 -0500377 /* check for enabled ports */
378 pci_read_config_byte(pdev, CNTRL, &reg);
379 if (!port_ok)
380 dev_printk(KERN_NOTICE, &pdev->dev, "Mobility Bridge detected, ignoring CNTRL port enable/disable\n");
381 if (port_ok && cntrl_ch0_ok && !(reg & CNTRL_CH0)) {
382 dev_printk(KERN_NOTICE, &pdev->dev, "Primary port is disabled\n");
383 ppi[0] = &ata_dummy_port_info;
384
385 }
386 if (port_ok && !(reg & CNTRL_CH1)) {
387 dev_printk(KERN_NOTICE, &pdev->dev, "Secondary port is disabled\n");
388 ppi[1] = &ata_dummy_port_info;
389 }
390
Jeff Garzik06393af2009-12-20 15:39:55 -0500391 /* Force PIO 0 here.. */
392
Jeff Garzik669a5db2006-08-29 18:12:40 -0400393 /* PPC specific fixup copied from old driver */
394#ifdef CONFIG_PPC
395 pci_write_config_byte(pdev, UDIDETCR0, 0xF0);
396#endif
Jeff Garzik85cd7252006-08-31 00:03:49 -0400397
Tejun Heo1c5afdf2010-05-19 22:10:22 +0200398 return ata_pci_bmdma_init_one(pdev, ppi, &cmd64x_sht, NULL, 0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400399}
400
Tejun Heo438ac6d2007-03-02 17:31:26 +0900401#ifdef CONFIG_PM
Alan7f72a372006-11-22 16:59:07 +0000402static int cmd64x_reinit_one(struct pci_dev *pdev)
403{
Tejun Heof08048e2008-03-25 12:22:47 +0900404 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Alan7f72a372006-11-22 16:59:07 +0000405 u8 mrdmode;
Tejun Heof08048e2008-03-25 12:22:47 +0900406 int rc;
407
408 rc = ata_pci_device_do_resume(pdev);
409 if (rc)
410 return rc;
411
Alan7f72a372006-11-22 16:59:07 +0000412 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 64);
413 pci_read_config_byte(pdev, MRDMODE, &mrdmode);
414 mrdmode &= ~ 0x30; /* IRQ set up */
415 mrdmode |= 0x02; /* Memory read line enable */
416 pci_write_config_byte(pdev, MRDMODE, mrdmode);
417#ifdef CONFIG_PPC
418 pci_write_config_byte(pdev, UDIDETCR0, 0xF0);
419#endif
Tejun Heof08048e2008-03-25 12:22:47 +0900420 ata_host_resume(host);
421 return 0;
Alan7f72a372006-11-22 16:59:07 +0000422}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900423#endif
Alan7f72a372006-11-22 16:59:07 +0000424
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400425static const struct pci_device_id cmd64x[] = {
426 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_643), 0 },
427 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_646), 1 },
428 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_648), 4 },
429 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_649), 5 },
430
431 { },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400432};
433
434static struct pci_driver cmd64x_pci_driver = {
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400435 .name = DRV_NAME,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400436 .id_table = cmd64x,
437 .probe = cmd64x_init_one,
Alan7f72a372006-11-22 16:59:07 +0000438 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900439#ifdef CONFIG_PM
Alan7f72a372006-11-22 16:59:07 +0000440 .suspend = ata_pci_device_suspend,
441 .resume = cmd64x_reinit_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900442#endif
Jeff Garzik669a5db2006-08-29 18:12:40 -0400443};
444
445static int __init cmd64x_init(void)
446{
447 return pci_register_driver(&cmd64x_pci_driver);
448}
449
Jeff Garzik669a5db2006-08-29 18:12:40 -0400450static void __exit cmd64x_exit(void)
451{
452 pci_unregister_driver(&cmd64x_pci_driver);
453}
454
Jeff Garzik669a5db2006-08-29 18:12:40 -0400455MODULE_AUTHOR("Alan Cox");
456MODULE_DESCRIPTION("low-level driver for CMD64x series PATA controllers");
457MODULE_LICENSE("GPL");
458MODULE_DEVICE_TABLE(pci, cmd64x);
459MODULE_VERSION(DRV_VERSION);
460
461module_init(cmd64x_init);
462module_exit(cmd64x_exit);