blob: d770f7406631298d2e400b9b1adee31adce76bad [file] [log] [blame]
Thomas Petazzonif6e916b2012-11-20 23:00:52 +01001config IRQCHIP
2 def_bool y
3 depends on OF_IRQ
4
Rob Herring81243e42012-11-20 21:21:40 -06005config ARM_GIC
6 bool
7 select IRQ_DOMAIN
8 select MULTI_IRQ_HANDLER
9
10config GIC_NON_BANKED
11 bool
12
Uwe Kleine-König292ec082013-06-26 09:18:48 +020013config ARM_NVIC
14 bool
15 select IRQ_DOMAIN
16 select GENERIC_IRQ_CHIP
17
Rob Herring44430ec2012-10-27 17:25:26 -050018config ARM_VIC
19 bool
20 select IRQ_DOMAIN
21 select MULTI_IRQ_HANDLER
22
23config ARM_VIC_NR
24 int
25 default 4 if ARCH_S5PV210
26 default 3 if ARCH_S5PC100
27 default 2
28 depends on ARM_VIC
29 help
30 The maximum number of VICs available in the system, for
31 power management.
32
Sebastian Hesselbarth350d71b92013-09-09 14:01:20 +020033config DW_APB_ICTL
34 bool
35 select IRQ_DOMAIN
36
James Hoganb6ef9162013-04-22 15:43:50 +010037config IMGPDC_IRQ
38 bool
39 select GENERIC_IRQ_CHIP
40 select IRQ_DOMAIN
41
Alexander Shiyanafc98d92014-02-02 12:07:46 +040042config CLPS711X_IRQCHIP
43 bool
44 depends on ARCH_CLPS711X
45 select IRQ_DOMAIN
46 select MULTI_IRQ_HANDLER
47 select SPARSE_IRQ
48 default y
49
Sebastian Hesselbarth9dbd90f2013-06-06 18:27:09 +020050config ORION_IRQCHIP
51 bool
52 select IRQ_DOMAIN
53 select MULTI_IRQ_HANDLER
54
Magnus Damm44358042013-02-18 23:28:34 +090055config RENESAS_INTC_IRQPIN
56 bool
57 select IRQ_DOMAIN
58
Magnus Dammfbc83b72013-02-27 17:15:01 +090059config RENESAS_IRQC
60 bool
61 select IRQ_DOMAIN
62
Christian Ruppertb06eb012013-06-25 18:29:57 +020063config TB10X_IRQC
64 bool
65 select IRQ_DOMAIN
66 select GENERIC_IRQ_CHIP
67
Linus Walleij2389d502012-10-31 22:04:31 +010068config VERSATILE_FPGA_IRQ
69 bool
70 select IRQ_DOMAIN
71
72config VERSATILE_FPGA_IRQ_NR
73 int
74 default 4
75 depends on VERSATILE_FPGA_IRQ
Max Filippov26a8e962013-12-01 12:04:57 +040076
77config XTENSA_MX
78 bool
79 select IRQ_DOMAIN
Sricharan R96ca8482013-12-03 15:57:23 +053080
81config IRQ_CROSSBAR
82 bool
83 help
84 Support for a CROSSBAR ip that preceeds the main interrupt controller.
85 The primary irqchip invokes the crossbar's callback which inturn allocates
86 a free irq and configures the IP. Thus the peripheral interrupts are
87 routed to one of the free irqchip interrupt lines.