blob: b256083aa69ebabbed9ae06079835a704b66ce1a [file] [log] [blame]
Matus Ujhelyi0ca71112012-10-14 19:07:16 +00001/*
2 * drivers/net/phy/at803x.c
3 *
4 * Driver for Atheros 803x PHY
5 *
6 * Author: Matus Ujhelyi <ujhelyi.m@gmail.com>
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2 of the License, or (at your
11 * option) any later version.
12 */
13
14#include <linux/phy.h>
15#include <linux/module.h>
16#include <linux/string.h>
17#include <linux/netdevice.h>
18#include <linux/etherdevice.h>
19
20#define AT803X_INTR_ENABLE 0x12
21#define AT803X_INTR_STATUS 0x13
22#define AT803X_WOL_ENABLE 0x01
23#define AT803X_DEVICE_ADDR 0x03
24#define AT803X_LOC_MAC_ADDR_0_15_OFFSET 0x804C
25#define AT803X_LOC_MAC_ADDR_16_31_OFFSET 0x804B
26#define AT803X_LOC_MAC_ADDR_32_47_OFFSET 0x804A
27#define AT803X_MMD_ACCESS_CONTROL 0x0D
28#define AT803X_MMD_ACCESS_CONTROL_DATA 0x0E
29#define AT803X_FUNC_DATA 0x4003
Zhao Qiang77a99392014-03-28 15:39:41 +080030#define AT803X_INER 0x0012
31#define AT803X_INER_INIT 0xec00
32#define AT803X_INSR 0x0013
Mugunthan V N1ca6d1b2013-06-03 20:10:06 +000033#define AT803X_DEBUG_ADDR 0x1D
34#define AT803X_DEBUG_DATA 0x1E
35#define AT803X_DEBUG_SYSTEM_MODE_CTRL 0x05
36#define AT803X_DEBUG_RGMII_TX_CLK_DLY BIT(8)
Matus Ujhelyi0ca71112012-10-14 19:07:16 +000037
38MODULE_DESCRIPTION("Atheros 803x PHY driver");
39MODULE_AUTHOR("Matus Ujhelyi");
40MODULE_LICENSE("GPL");
41
Mugunthan V Nea13c9e2013-06-03 20:10:05 +000042static int at803x_set_wol(struct phy_device *phydev,
43 struct ethtool_wolinfo *wol)
Matus Ujhelyi0ca71112012-10-14 19:07:16 +000044{
45 struct net_device *ndev = phydev->attached_dev;
46 const u8 *mac;
Mugunthan V Nea13c9e2013-06-03 20:10:05 +000047 int ret;
48 u32 value;
Matus Ujhelyi0ca71112012-10-14 19:07:16 +000049 unsigned int i, offsets[] = {
50 AT803X_LOC_MAC_ADDR_32_47_OFFSET,
51 AT803X_LOC_MAC_ADDR_16_31_OFFSET,
52 AT803X_LOC_MAC_ADDR_0_15_OFFSET,
53 };
54
55 if (!ndev)
Mugunthan V Nea13c9e2013-06-03 20:10:05 +000056 return -ENODEV;
Matus Ujhelyi0ca71112012-10-14 19:07:16 +000057
Mugunthan V Nea13c9e2013-06-03 20:10:05 +000058 if (wol->wolopts & WAKE_MAGIC) {
59 mac = (const u8 *) ndev->dev_addr;
Matus Ujhelyi0ca71112012-10-14 19:07:16 +000060
Mugunthan V Nea13c9e2013-06-03 20:10:05 +000061 if (!is_valid_ether_addr(mac))
62 return -EFAULT;
Matus Ujhelyi0ca71112012-10-14 19:07:16 +000063
Mugunthan V Nea13c9e2013-06-03 20:10:05 +000064 for (i = 0; i < 3; i++) {
65 phy_write(phydev, AT803X_MMD_ACCESS_CONTROL,
Matus Ujhelyi0ca71112012-10-14 19:07:16 +000066 AT803X_DEVICE_ADDR);
Mugunthan V Nea13c9e2013-06-03 20:10:05 +000067 phy_write(phydev, AT803X_MMD_ACCESS_CONTROL_DATA,
Matus Ujhelyi0ca71112012-10-14 19:07:16 +000068 offsets[i]);
Mugunthan V Nea13c9e2013-06-03 20:10:05 +000069 phy_write(phydev, AT803X_MMD_ACCESS_CONTROL,
Matus Ujhelyi0ca71112012-10-14 19:07:16 +000070 AT803X_FUNC_DATA);
Mugunthan V Nea13c9e2013-06-03 20:10:05 +000071 phy_write(phydev, AT803X_MMD_ACCESS_CONTROL_DATA,
Matus Ujhelyi0ca71112012-10-14 19:07:16 +000072 mac[(i * 2) + 1] | (mac[(i * 2)] << 8));
Mugunthan V Nea13c9e2013-06-03 20:10:05 +000073 }
74
75 value = phy_read(phydev, AT803X_INTR_ENABLE);
76 value |= AT803X_WOL_ENABLE;
77 ret = phy_write(phydev, AT803X_INTR_ENABLE, value);
78 if (ret)
79 return ret;
80 value = phy_read(phydev, AT803X_INTR_STATUS);
81 } else {
82 value = phy_read(phydev, AT803X_INTR_ENABLE);
83 value &= (~AT803X_WOL_ENABLE);
84 ret = phy_write(phydev, AT803X_INTR_ENABLE, value);
85 if (ret)
86 return ret;
87 value = phy_read(phydev, AT803X_INTR_STATUS);
Matus Ujhelyi0ca71112012-10-14 19:07:16 +000088 }
Mugunthan V Nea13c9e2013-06-03 20:10:05 +000089
90 return ret;
91}
92
93static void at803x_get_wol(struct phy_device *phydev,
94 struct ethtool_wolinfo *wol)
95{
96 u32 value;
97
98 wol->supported = WAKE_MAGIC;
99 wol->wolopts = 0;
100
101 value = phy_read(phydev, AT803X_INTR_ENABLE);
102 if (value & AT803X_WOL_ENABLE)
103 wol->wolopts |= WAKE_MAGIC;
Matus Ujhelyi0ca71112012-10-14 19:07:16 +0000104}
105
Daniel Mack6229ed12013-09-21 16:53:02 +0200106static int at803x_suspend(struct phy_device *phydev)
107{
108 int value;
109 int wol_enabled;
110
111 mutex_lock(&phydev->lock);
112
113 value = phy_read(phydev, AT803X_INTR_ENABLE);
114 wol_enabled = value & AT803X_WOL_ENABLE;
115
116 value = phy_read(phydev, MII_BMCR);
117
118 if (wol_enabled)
119 value |= BMCR_ISOLATE;
120 else
121 value |= BMCR_PDOWN;
122
123 phy_write(phydev, MII_BMCR, value);
124
125 mutex_unlock(&phydev->lock);
126
127 return 0;
128}
129
130static int at803x_resume(struct phy_device *phydev)
131{
132 int value;
133
134 mutex_lock(&phydev->lock);
135
136 value = phy_read(phydev, MII_BMCR);
137 value &= ~(BMCR_PDOWN | BMCR_ISOLATE);
138 phy_write(phydev, MII_BMCR, value);
139
140 mutex_unlock(&phydev->lock);
141
142 return 0;
143}
144
Matus Ujhelyi0ca71112012-10-14 19:07:16 +0000145static int at803x_config_init(struct phy_device *phydev)
146{
Mugunthan V N1ca6d1b2013-06-03 20:10:06 +0000147 int ret;
Matus Ujhelyi0ca71112012-10-14 19:07:16 +0000148
Daniel Mack6ff01db2014-04-16 17:19:13 +0200149 ret = genphy_config_init(phydev);
150 if (ret < 0)
151 return ret;
Matus Ujhelyi0ca71112012-10-14 19:07:16 +0000152
Mugunthan V N1ca6d1b2013-06-03 20:10:06 +0000153 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) {
154 ret = phy_write(phydev, AT803X_DEBUG_ADDR,
155 AT803X_DEBUG_SYSTEM_MODE_CTRL);
156 if (ret)
157 return ret;
158 ret = phy_write(phydev, AT803X_DEBUG_DATA,
159 AT803X_DEBUG_RGMII_TX_CLK_DLY);
160 if (ret)
161 return ret;
162 }
163
Matus Ujhelyi0ca71112012-10-14 19:07:16 +0000164 return 0;
165}
166
Zhao Qiang77a99392014-03-28 15:39:41 +0800167static int at803x_ack_interrupt(struct phy_device *phydev)
168{
169 int err;
170
171 err = phy_read(phydev, AT803X_INSR);
172
173 return (err < 0) ? err : 0;
174}
175
176static int at803x_config_intr(struct phy_device *phydev)
177{
178 int err;
179 int value;
180
181 value = phy_read(phydev, AT803X_INER);
182
183 if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
184 err = phy_write(phydev, AT803X_INER,
185 value | AT803X_INER_INIT);
186 else
187 err = phy_write(phydev, AT803X_INER, 0);
188
189 return err;
190}
191
Mugunthan V N317420a2013-06-03 20:10:04 +0000192static struct phy_driver at803x_driver[] = {
193{
194 /* ATHEROS 8035 */
Matus Ujhelyi0ca71112012-10-14 19:07:16 +0000195 .phy_id = 0x004dd072,
196 .name = "Atheros 8035 ethernet",
197 .phy_id_mask = 0xffffffef,
198 .config_init = at803x_config_init,
Mugunthan V Nea13c9e2013-06-03 20:10:05 +0000199 .set_wol = at803x_set_wol,
200 .get_wol = at803x_get_wol,
Daniel Mack6229ed12013-09-21 16:53:02 +0200201 .suspend = at803x_suspend,
202 .resume = at803x_resume,
Matus Ujhelyi0ca71112012-10-14 19:07:16 +0000203 .features = PHY_GBIT_FEATURES,
204 .flags = PHY_HAS_INTERRUPT,
Daniel Mack0197ffe2013-09-21 16:53:01 +0200205 .config_aneg = genphy_config_aneg,
206 .read_status = genphy_read_status,
Matus Ujhelyi0ca71112012-10-14 19:07:16 +0000207 .driver = {
208 .owner = THIS_MODULE,
209 },
Mugunthan V N317420a2013-06-03 20:10:04 +0000210}, {
211 /* ATHEROS 8030 */
Matus Ujhelyi0ca71112012-10-14 19:07:16 +0000212 .phy_id = 0x004dd076,
213 .name = "Atheros 8030 ethernet",
214 .phy_id_mask = 0xffffffef,
215 .config_init = at803x_config_init,
Mugunthan V Nea13c9e2013-06-03 20:10:05 +0000216 .set_wol = at803x_set_wol,
217 .get_wol = at803x_get_wol,
Daniel Mack6229ed12013-09-21 16:53:02 +0200218 .suspend = at803x_suspend,
219 .resume = at803x_resume,
Matus Ujhelyi0ca71112012-10-14 19:07:16 +0000220 .features = PHY_GBIT_FEATURES,
221 .flags = PHY_HAS_INTERRUPT,
Daniel Mack0197ffe2013-09-21 16:53:01 +0200222 .config_aneg = genphy_config_aneg,
223 .read_status = genphy_read_status,
Matus Ujhelyi0ca71112012-10-14 19:07:16 +0000224 .driver = {
225 .owner = THIS_MODULE,
226 },
Mugunthan V N05d7cce2013-06-03 20:10:07 +0000227}, {
228 /* ATHEROS 8031 */
229 .phy_id = 0x004dd074,
230 .name = "Atheros 8031 ethernet",
231 .phy_id_mask = 0xffffffef,
232 .config_init = at803x_config_init,
233 .set_wol = at803x_set_wol,
234 .get_wol = at803x_get_wol,
Daniel Mack6229ed12013-09-21 16:53:02 +0200235 .suspend = at803x_suspend,
236 .resume = at803x_resume,
Mugunthan V N05d7cce2013-06-03 20:10:07 +0000237 .features = PHY_GBIT_FEATURES,
238 .flags = PHY_HAS_INTERRUPT,
Daniel Mack0197ffe2013-09-21 16:53:01 +0200239 .config_aneg = genphy_config_aneg,
240 .read_status = genphy_read_status,
Zhao Qiang77a99392014-03-28 15:39:41 +0800241 .ack_interrupt = &at803x_ack_interrupt,
242 .config_intr = &at803x_config_intr,
Mugunthan V N05d7cce2013-06-03 20:10:07 +0000243 .driver = {
244 .owner = THIS_MODULE,
245 },
Mugunthan V N317420a2013-06-03 20:10:04 +0000246} };
Matus Ujhelyi0ca71112012-10-14 19:07:16 +0000247
248static int __init atheros_init(void)
249{
Mugunthan V N317420a2013-06-03 20:10:04 +0000250 return phy_drivers_register(at803x_driver,
251 ARRAY_SIZE(at803x_driver));
Matus Ujhelyi0ca71112012-10-14 19:07:16 +0000252}
253
254static void __exit atheros_exit(void)
255{
Mugunthan V N317420a2013-06-03 20:10:04 +0000256 return phy_drivers_unregister(at803x_driver,
257 ARRAY_SIZE(at803x_driver));
Matus Ujhelyi0ca71112012-10-14 19:07:16 +0000258}
259
260module_init(atheros_init);
261module_exit(atheros_exit);
262
263static struct mdio_device_id __maybe_unused atheros_tbl[] = {
264 { 0x004dd076, 0xffffffef },
Helmut Schaace9a1bf2013-07-11 13:57:34 +0200265 { 0x004dd074, 0xffffffef },
Matus Ujhelyi0ca71112012-10-14 19:07:16 +0000266 { 0x004dd072, 0xffffffef },
267 { }
268};
269
270MODULE_DEVICE_TABLE(mdio, atheros_tbl);