blob: 2ac19a6cbf68d61d6c2b2f6e93055c8c250e0d08 [file] [log] [blame]
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001/*
Ralf Baechle340ee4b2005-08-17 17:44:08 +00002 * This program is free software; you can distribute it and/or modify it
3 * under the terms of the GNU General Public License (Version 2) as
4 * published by the Free Software Foundation.
5 *
6 * This program is distributed in the hope it will be useful, but WITHOUT
7 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
8 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
9 * for more details.
10 *
11 * You should have received a copy of the GNU General Public License along
12 * with this program; if not, write to the Free Software Foundation, Inc.,
13 * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
14 *
Ralf Baechle41c594a2006-04-05 09:45:45 +010015 * Copyright (C) 2004, 05, 06 MIPS Technologies, Inc.
16 * Elizabeth Clarke (beth@mips.com)
17 * Ralf Baechle (ralf@linux-mips.org)
18 * Copyright (C) 2006 Ralf Baechle (ralf@linux-mips.org)
Ralf Baechle340ee4b2005-08-17 17:44:08 +000019 */
20#include <linux/kernel.h>
21#include <linux/sched.h>
22#include <linux/cpumask.h>
23#include <linux/interrupt.h>
24#include <linux/compiler.h>
25
26#include <asm/atomic.h>
Ralf Baechle41c594a2006-04-05 09:45:45 +010027#include <asm/cacheflush.h>
Ralf Baechle340ee4b2005-08-17 17:44:08 +000028#include <asm/cpu.h>
29#include <asm/processor.h>
30#include <asm/system.h>
31#include <asm/hardirq.h>
32#include <asm/mmu_context.h>
33#include <asm/smp.h>
34#include <asm/time.h>
35#include <asm/mipsregs.h>
36#include <asm/mipsmtregs.h>
Ralf Baechle41c594a2006-04-05 09:45:45 +010037#include <asm/mips_mt.h>
38#include <asm/mips-boards/maltaint.h> /* This is f*cking wrong */
Ralf Baechle340ee4b2005-08-17 17:44:08 +000039
40#define MIPS_CPU_IPI_RESCHED_IRQ 0
41#define MIPS_CPU_IPI_CALL_IRQ 1
42
43static int cpu_ipi_resched_irq, cpu_ipi_call_irq;
44
45#if 0
46static void dump_mtregisters(int vpe, int tc)
47{
48 printk("vpe %d tc %d\n", vpe, tc);
49
50 settc(tc);
51
52 printk(" c0 status 0x%lx\n", read_vpe_c0_status());
53 printk(" vpecontrol 0x%lx\n", read_vpe_c0_vpecontrol());
54 printk(" vpeconf0 0x%lx\n", read_vpe_c0_vpeconf0());
55 printk(" tcstatus 0x%lx\n", read_tc_c0_tcstatus());
56 printk(" tcrestart 0x%lx\n", read_tc_c0_tcrestart());
57 printk(" tcbind 0x%lx\n", read_tc_c0_tcbind());
58 printk(" tchalt 0x%lx\n", read_tc_c0_tchalt());
59}
60#endif
61
62void __init sanitize_tlb_entries(void)
63{
64 int i, tlbsiz;
65 unsigned long mvpconf0, ncpu;
66
67 if (!cpu_has_mipsmt)
68 return;
69
Ralf Baechle41c594a2006-04-05 09:45:45 +010070 /* Enable VPC */
Ralf Baechle340ee4b2005-08-17 17:44:08 +000071 set_c0_mvpcontrol(MVPCONTROL_VPC);
72
Ralf Baechlefdc9bb12006-02-10 14:25:16 +000073 back_to_back_c0_hazard();
74
Ralf Baechle340ee4b2005-08-17 17:44:08 +000075 /* Disable TLB sharing */
76 clear_c0_mvpcontrol(MVPCONTROL_STLB);
77
78 mvpconf0 = read_c0_mvpconf0();
79
80 printk(KERN_INFO "MVPConf0 0x%lx TLBS %lx PTLBE %ld\n", mvpconf0,
81 (mvpconf0 & MVPCONF0_TLBS) >> MVPCONF0_TLBS_SHIFT,
82 (mvpconf0 & MVPCONF0_PTLBE) >> MVPCONF0_PTLBE_SHIFT);
83
84 tlbsiz = (mvpconf0 & MVPCONF0_PTLBE) >> MVPCONF0_PTLBE_SHIFT;
85 ncpu = ((mvpconf0 & MVPCONF0_PVPE) >> MVPCONF0_PVPE_SHIFT) + 1;
86
87 printk(" tlbsiz %d ncpu %ld\n", tlbsiz, ncpu);
88
89 if (tlbsiz > 0) {
90 /* share them out across the vpe's */
91 tlbsiz /= ncpu;
92
93 printk(KERN_INFO "setting Config1.MMU_size to %d\n", tlbsiz);
94
95 for (i = 0; i < ncpu; i++) {
96 settc(i);
97
98 if (i == 0)
99 write_c0_config1((read_c0_config1() & ~(0x3f << 25)) | (tlbsiz << 25));
100 else
101 write_vpe_c0_config1((read_vpe_c0_config1() & ~(0x3f << 25)) |
102 (tlbsiz << 25));
103 }
104 }
105
106 clear_c0_mvpcontrol(MVPCONTROL_VPC);
107}
108
Ralf Baechle937a8012006-10-07 19:44:33 +0100109static void ipi_resched_dispatch(void)
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000110{
Ralf Baechle937a8012006-10-07 19:44:33 +0100111 do_IRQ(MIPSCPU_INT_BASE + MIPS_CPU_IPI_RESCHED_IRQ);
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000112}
113
Ralf Baechle937a8012006-10-07 19:44:33 +0100114static void ipi_call_dispatch(void)
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000115{
Ralf Baechle937a8012006-10-07 19:44:33 +0100116 do_IRQ(MIPSCPU_INT_BASE + MIPS_CPU_IPI_CALL_IRQ);
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000117}
118
Ralf Baechle937a8012006-10-07 19:44:33 +0100119static irqreturn_t ipi_resched_interrupt(int irq, void *dev_id)
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000120{
121 return IRQ_HANDLED;
122}
123
Ralf Baechle937a8012006-10-07 19:44:33 +0100124static irqreturn_t ipi_call_interrupt(int irq, void *dev_id)
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000125{
126 smp_call_function_interrupt();
127
128 return IRQ_HANDLED;
129}
130
131static struct irqaction irq_resched = {
132 .handler = ipi_resched_interrupt,
Thomas Gleixnerf40298f2006-07-01 19:29:20 -0700133 .flags = IRQF_DISABLED,
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000134 .name = "IPI_resched"
135};
136
137static struct irqaction irq_call = {
138 .handler = ipi_call_interrupt,
Thomas Gleixnerf40298f2006-07-01 19:29:20 -0700139 .flags = IRQF_DISABLED,
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000140 .name = "IPI_call"
141};
142
Ralf Baechle781b0f82006-10-31 18:25:10 +0000143static void __init smp_copy_vpe_config(void)
144{
145 write_vpe_c0_status(
146 (read_c0_status() & ~(ST0_IM | ST0_IE | ST0_KSU)) | ST0_CU0);
147
148 /* set config to be the same as vpe0, particularly kseg0 coherency alg */
149 write_vpe_c0_config( read_c0_config());
150
151 /* make sure there are no software interrupts pending */
152 write_vpe_c0_cause(0);
153
154 /* Propagate Config7 */
155 write_vpe_c0_config7(read_c0_config7());
Ralf Baechle70e46f42006-10-31 18:33:09 +0000156
157 write_vpe_c0_count(read_c0_count());
Ralf Baechle781b0f82006-10-31 18:25:10 +0000158}
159
160static unsigned int __init smp_vpe_init(unsigned int tc, unsigned int mvpconf0,
161 unsigned int ncpu)
162{
163 if (tc > ((mvpconf0 & MVPCONF0_PVPE) >> MVPCONF0_PVPE_SHIFT))
164 return ncpu;
165
166 /* Deactivate all but VPE 0 */
167 if (tc != 0) {
168 unsigned long tmp = read_vpe_c0_vpeconf0();
169
170 tmp &= ~VPECONF0_VPA;
171
172 /* master VPE */
173 tmp |= VPECONF0_MVP;
174 write_vpe_c0_vpeconf0(tmp);
175
176 /* Record this as available CPU */
177 cpu_set(tc, phys_cpu_present_map);
178 __cpu_number_map[tc] = ++ncpu;
179 __cpu_logical_map[ncpu] = tc;
180 }
181
182 /* Disable multi-threading with TC's */
183 write_vpe_c0_vpecontrol(read_vpe_c0_vpecontrol() & ~VPECONTROL_TE);
184
185 if (tc != 0)
186 smp_copy_vpe_config();
187
188 return ncpu;
189}
190
191static void __init smp_tc_init(unsigned int tc, unsigned int mvpconf0)
192{
193 unsigned long tmp;
194
195 if (!tc)
196 return;
197
198 /* bind a TC to each VPE, May as well put all excess TC's
199 on the last VPE */
200 if (tc >= (((mvpconf0 & MVPCONF0_PVPE) >> MVPCONF0_PVPE_SHIFT)+1))
201 write_tc_c0_tcbind(read_tc_c0_tcbind() | ((mvpconf0 & MVPCONF0_PVPE) >> MVPCONF0_PVPE_SHIFT));
202 else {
203 write_tc_c0_tcbind(read_tc_c0_tcbind() | tc);
204
205 /* and set XTC */
206 write_vpe_c0_vpeconf0(read_vpe_c0_vpeconf0() | (tc << VPECONF0_XTC_SHIFT));
207 }
208
209 tmp = read_tc_c0_tcstatus();
210
211 /* mark not allocated and not dynamically allocatable */
212 tmp &= ~(TCSTATUS_A | TCSTATUS_DA);
213 tmp |= TCSTATUS_IXMT; /* interrupt exempt */
214 write_tc_c0_tcstatus(tmp);
215
216 write_tc_c0_tchalt(TCHALT_H);
217}
218
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000219/*
220 * Common setup before any secondaries are started
221 * Make sure all CPU's are in a sensible state before we boot any of the
222 * secondarys
223 */
Ralf Baechle781b0f82006-10-31 18:25:10 +0000224void __init plat_smp_setup(void)
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000225{
Ralf Baechle781b0f82006-10-31 18:25:10 +0000226 unsigned int mvpconf0, ntc, tc, ncpu = 0;
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000227
Ralf Baechlef088fc82006-04-05 09:45:47 +0100228#ifdef CONFIG_MIPS_MT_FPAFF
229 /* If we have an FPU, enroll ourselves in the FPU-full mask */
230 if (cpu_has_fpu)
231 cpu_set(0, mt_fpu_cpumask);
232#endif /* CONFIG_MIPS_MT_FPAFF */
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000233 if (!cpu_has_mipsmt)
234 return;
235
236 /* disable MT so we can configure */
237 dvpe();
238 dmt();
239
Ralf Baechle41c594a2006-04-05 09:45:45 +0100240 mips_mt_set_cpuoptions();
241
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000242 /* Put MVPE's into 'configuration state' */
243 set_c0_mvpcontrol(MVPCONTROL_VPC);
244
Ralf Baechle781b0f82006-10-31 18:25:10 +0000245 mvpconf0 = read_c0_mvpconf0();
246 ntc = (mvpconf0 & MVPCONF0_PTC) >> MVPCONF0_PTC_SHIFT;
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000247
248 /* we'll always have more TC's than VPE's, so loop setting everything
249 to a sensible state */
Ralf Baechle781b0f82006-10-31 18:25:10 +0000250 for (tc = 0; tc <= ntc; tc++) {
251 settc(tc);
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000252
Ralf Baechle781b0f82006-10-31 18:25:10 +0000253 smp_tc_init(tc, mvpconf0);
254 ncpu = smp_vpe_init(tc, mvpconf0, ncpu);
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000255 }
256
257 /* Release config state */
258 clear_c0_mvpcontrol(MVPCONTROL_VPC);
259
260 /* We'll wait until starting the secondaries before starting MVPE */
261
Ralf Baechle781b0f82006-10-31 18:25:10 +0000262 printk(KERN_INFO "Detected %i available secondary CPU(s)\n", ncpu);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100263}
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000264
Ralf Baechle41c594a2006-04-05 09:45:45 +0100265void __init plat_prepare_cpus(unsigned int max_cpus)
266{
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000267 /* set up ipi interrupts */
268 if (cpu_has_vint) {
Ralf Baechle937a8012006-10-07 19:44:33 +0100269 set_vi_handler(MIPS_CPU_IPI_RESCHED_IRQ, ipi_resched_dispatch);
270 set_vi_handler(MIPS_CPU_IPI_CALL_IRQ, ipi_call_dispatch);
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000271 }
272
273 cpu_ipi_resched_irq = MIPSCPU_INT_BASE + MIPS_CPU_IPI_RESCHED_IRQ;
274 cpu_ipi_call_irq = MIPSCPU_INT_BASE + MIPS_CPU_IPI_CALL_IRQ;
275
276 setup_irq(cpu_ipi_resched_irq, &irq_resched);
277 setup_irq(cpu_ipi_call_irq, &irq_call);
278
279 /* need to mark IPI's as IRQ_PER_CPU */
280 irq_desc[cpu_ipi_resched_irq].status |= IRQ_PER_CPU;
281 irq_desc[cpu_ipi_call_irq].status |= IRQ_PER_CPU;
282}
283
284/*
285 * Setup the PC, SP, and GP of a secondary processor and start it
286 * running!
287 * smp_bootstrap is the place to resume from
288 * __KSTK_TOS(idle) is apparently the stack pointer
289 * (unsigned long)idle->thread_info the gp
290 * assumes a 1:1 mapping of TC => VPE
291 */
292void prom_boot_secondary(int cpu, struct task_struct *idle)
293{
Al Virodc8f6022006-01-12 01:06:07 -0800294 struct thread_info *gp = task_thread_info(idle);
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000295 dvpe();
296 set_c0_mvpcontrol(MVPCONTROL_VPC);
297
298 settc(cpu);
299
300 /* restart */
301 write_tc_c0_tcrestart((unsigned long)&smp_bootstrap);
302
303 /* enable the tc this vpe/cpu will be running */
304 write_tc_c0_tcstatus((read_tc_c0_tcstatus() & ~TCSTATUS_IXMT) | TCSTATUS_A);
305
306 write_tc_c0_tchalt(0);
307
308 /* enable the VPE */
309 write_vpe_c0_vpeconf0(read_vpe_c0_vpeconf0() | VPECONF0_VPA);
310
311 /* stack pointer */
312 write_tc_gpr_sp( __KSTK_TOS(idle));
313
314 /* global pointer */
Al Virodc8f6022006-01-12 01:06:07 -0800315 write_tc_gpr_gp((unsigned long)gp);
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000316
Ralf Baechle41c594a2006-04-05 09:45:45 +0100317 flush_icache_range((unsigned long)gp,
318 (unsigned long)(gp + sizeof(struct thread_info)));
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000319
320 /* finally out of configuration and into chaos */
321 clear_c0_mvpcontrol(MVPCONTROL_VPC);
322
323 evpe(EVPE_ENABLE);
324}
325
326void prom_init_secondary(void)
327{
328 write_c0_status((read_c0_status() & ~ST0_IM ) |
329 (STATUSF_IP0 | STATUSF_IP1 | STATUSF_IP7));
330}
331
332void prom_smp_finish(void)
333{
334 write_c0_compare(read_c0_count() + (8* mips_hpt_frequency/HZ));
335
Ralf Baechlef088fc82006-04-05 09:45:47 +0100336#ifdef CONFIG_MIPS_MT_FPAFF
337 /* If we have an FPU, enroll ourselves in the FPU-full mask */
338 if (cpu_has_fpu)
339 cpu_set(smp_processor_id(), mt_fpu_cpumask);
340#endif /* CONFIG_MIPS_MT_FPAFF */
341
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000342 local_irq_enable();
343}
344
345void prom_cpus_done(void)
346{
347}
348
349void core_send_ipi(int cpu, unsigned int action)
350{
351 int i;
352 unsigned long flags;
353 int vpflags;
354
355 local_irq_save (flags);
356
357 vpflags = dvpe(); /* cant access the other CPU's registers whilst MVPE enabled */
358
359 switch (action) {
360 case SMP_CALL_FUNCTION:
361 i = C_SW1;
362 break;
363
364 case SMP_RESCHEDULE_YOURSELF:
365 default:
366 i = C_SW0;
367 break;
368 }
369
370 /* 1:1 mapping of vpe and tc... */
371 settc(cpu);
372 write_vpe_c0_cause(read_vpe_c0_cause() | i);
373 evpe(vpflags);
374
375 local_irq_restore(flags);
376}