blob: 3d5e57cacf3157d3a7dc03d78c3ad0983ba9d38d [file] [log] [blame]
Jarod Wilson9bdc79e2011-05-25 13:35:13 -03001/*
2 * Driver for Feature Integration Technology Inc. (aka Fintek) LPC CIR
3 *
4 * Copyright (C) 2011 Jarod Wilson <jarod@redhat.com>
5 *
6 * Special thanks to Fintek for providing hardware and spec sheets.
7 * This driver is based upon the nuvoton, ite and ene drivers for
8 * similar hardware.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of the
13 * License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful, but
16 * WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
18 * General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307
23 * USA
24 */
25
Joe Perches563cd5c2012-05-20 18:45:15 -030026#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
27
Jarod Wilson9bdc79e2011-05-25 13:35:13 -030028#include <linux/kernel.h>
29#include <linux/module.h>
30#include <linux/pnp.h>
31#include <linux/io.h>
32#include <linux/interrupt.h>
33#include <linux/sched.h>
34#include <linux/slab.h>
35#include <media/rc-core.h>
36#include <linux/pci_ids.h>
37
38#include "fintek-cir.h"
39
40/* write val to config reg */
41static inline void fintek_cr_write(struct fintek_dev *fintek, u8 val, u8 reg)
42{
43 fit_dbg("%s: reg 0x%02x, val 0x%02x (ip/dp: %02x/%02x)",
44 __func__, reg, val, fintek->cr_ip, fintek->cr_dp);
45 outb(reg, fintek->cr_ip);
46 outb(val, fintek->cr_dp);
47}
48
49/* read val from config reg */
50static inline u8 fintek_cr_read(struct fintek_dev *fintek, u8 reg)
51{
52 u8 val;
53
54 outb(reg, fintek->cr_ip);
55 val = inb(fintek->cr_dp);
56
57 fit_dbg("%s: reg 0x%02x, val 0x%02x (ip/dp: %02x/%02x)",
58 __func__, reg, val, fintek->cr_ip, fintek->cr_dp);
59 return val;
60}
61
62/* update config register bit without changing other bits */
63static inline void fintek_set_reg_bit(struct fintek_dev *fintek, u8 val, u8 reg)
64{
65 u8 tmp = fintek_cr_read(fintek, reg) | val;
66 fintek_cr_write(fintek, tmp, reg);
67}
68
69/* clear config register bit without changing other bits */
70static inline void fintek_clear_reg_bit(struct fintek_dev *fintek, u8 val, u8 reg)
71{
72 u8 tmp = fintek_cr_read(fintek, reg) & ~val;
73 fintek_cr_write(fintek, tmp, reg);
74}
75
76/* enter config mode */
77static inline void fintek_config_mode_enable(struct fintek_dev *fintek)
78{
79 /* Enabling Config Mode explicitly requires writing 2x */
80 outb(CONFIG_REG_ENABLE, fintek->cr_ip);
81 outb(CONFIG_REG_ENABLE, fintek->cr_ip);
82}
83
84/* exit config mode */
85static inline void fintek_config_mode_disable(struct fintek_dev *fintek)
86{
87 outb(CONFIG_REG_DISABLE, fintek->cr_ip);
88}
89
90/*
91 * When you want to address a specific logical device, write its logical
92 * device number to GCR_LOGICAL_DEV_NO
93 */
94static inline void fintek_select_logical_dev(struct fintek_dev *fintek, u8 ldev)
95{
96 fintek_cr_write(fintek, ldev, GCR_LOGICAL_DEV_NO);
97}
98
99/* write val to cir config register */
100static inline void fintek_cir_reg_write(struct fintek_dev *fintek, u8 val, u8 offset)
101{
102 outb(val, fintek->cir_addr + offset);
103}
104
105/* read val from cir config register */
106static u8 fintek_cir_reg_read(struct fintek_dev *fintek, u8 offset)
107{
108 u8 val;
109
110 val = inb(fintek->cir_addr + offset);
111
112 return val;
113}
114
Jarod Wilson9bdc79e2011-05-25 13:35:13 -0300115/* dump current cir register contents */
116static void cir_dump_regs(struct fintek_dev *fintek)
117{
118 fintek_config_mode_enable(fintek);
Mauro Carvalho Chehab83ec8222012-02-14 16:51:56 -0200119 fintek_select_logical_dev(fintek, fintek->logical_dev_cir);
Jarod Wilson9bdc79e2011-05-25 13:35:13 -0300120
Joe Perches563cd5c2012-05-20 18:45:15 -0300121 pr_info("%s: Dump CIR logical device registers:\n", FINTEK_DRIVER_NAME);
122 pr_info(" * CR CIR BASE ADDR: 0x%x\n",
123 (fintek_cr_read(fintek, CIR_CR_BASE_ADDR_HI) << 8) |
Jarod Wilson9bdc79e2011-05-25 13:35:13 -0300124 fintek_cr_read(fintek, CIR_CR_BASE_ADDR_LO));
Joe Perches563cd5c2012-05-20 18:45:15 -0300125 pr_info(" * CR CIR IRQ NUM: 0x%x\n",
126 fintek_cr_read(fintek, CIR_CR_IRQ_SEL));
Jarod Wilson9bdc79e2011-05-25 13:35:13 -0300127
128 fintek_config_mode_disable(fintek);
129
Joe Perches563cd5c2012-05-20 18:45:15 -0300130 pr_info("%s: Dump CIR registers:\n", FINTEK_DRIVER_NAME);
131 pr_info(" * STATUS: 0x%x\n",
132 fintek_cir_reg_read(fintek, CIR_STATUS));
133 pr_info(" * CONTROL: 0x%x\n",
134 fintek_cir_reg_read(fintek, CIR_CONTROL));
135 pr_info(" * RX_DATA: 0x%x\n",
136 fintek_cir_reg_read(fintek, CIR_RX_DATA));
137 pr_info(" * TX_CONTROL: 0x%x\n",
138 fintek_cir_reg_read(fintek, CIR_TX_CONTROL));
139 pr_info(" * TX_DATA: 0x%x\n",
140 fintek_cir_reg_read(fintek, CIR_TX_DATA));
Jarod Wilson9bdc79e2011-05-25 13:35:13 -0300141}
142
143/* detect hardware features */
144static int fintek_hw_detect(struct fintek_dev *fintek)
145{
146 unsigned long flags;
147 u8 chip_major, chip_minor;
148 u8 vendor_major, vendor_minor;
149 u8 portsel, ir_class;
Mauro Carvalho Chehab83ec8222012-02-14 16:51:56 -0200150 u16 vendor, chip;
Jarod Wilson9bdc79e2011-05-25 13:35:13 -0300151 int ret = 0;
152
153 fintek_config_mode_enable(fintek);
154
155 /* Check if we're using config port 0x4e or 0x2e */
156 portsel = fintek_cr_read(fintek, GCR_CONFIG_PORT_SEL);
157 if (portsel == 0xff) {
158 fit_pr(KERN_INFO, "first portsel read was bunk, trying alt");
159 fintek_config_mode_disable(fintek);
160 fintek->cr_ip = CR_INDEX_PORT2;
161 fintek->cr_dp = CR_DATA_PORT2;
162 fintek_config_mode_enable(fintek);
163 portsel = fintek_cr_read(fintek, GCR_CONFIG_PORT_SEL);
164 }
165 fit_dbg("portsel reg: 0x%02x", portsel);
166
167 ir_class = fintek_cir_reg_read(fintek, CIR_CR_CLASS);
168 fit_dbg("ir_class reg: 0x%02x", ir_class);
169
170 switch (ir_class) {
171 case CLASS_RX_2TX:
172 case CLASS_RX_1TX:
173 fintek->hw_tx_capable = true;
174 break;
175 case CLASS_RX_ONLY:
176 default:
177 fintek->hw_tx_capable = false;
178 break;
179 }
180
181 chip_major = fintek_cr_read(fintek, GCR_CHIP_ID_HI);
182 chip_minor = fintek_cr_read(fintek, GCR_CHIP_ID_LO);
Mauro Carvalho Chehab83ec8222012-02-14 16:51:56 -0200183 chip = chip_major << 8 | chip_minor;
Jarod Wilson9bdc79e2011-05-25 13:35:13 -0300184
185 vendor_major = fintek_cr_read(fintek, GCR_VENDOR_ID_HI);
186 vendor_minor = fintek_cr_read(fintek, GCR_VENDOR_ID_LO);
187 vendor = vendor_major << 8 | vendor_minor;
188
189 if (vendor != VENDOR_ID_FINTEK)
190 fit_pr(KERN_WARNING, "Unknown vendor ID: 0x%04x", vendor);
191 else
192 fit_dbg("Read Fintek vendor ID from chip");
193
194 fintek_config_mode_disable(fintek);
195
196 spin_lock_irqsave(&fintek->fintek_lock, flags);
197 fintek->chip_major = chip_major;
198 fintek->chip_minor = chip_minor;
199 fintek->chip_vendor = vendor;
Mauro Carvalho Chehab83ec8222012-02-14 16:51:56 -0200200
201 /*
202 * Newer reviews of this chipset uses port 8 instead of 5
203 */
Dan Carpenter3e1fd472012-04-22 04:06:17 -0300204 if ((chip != 0x0408) && (chip != 0x0804))
Mauro Carvalho Chehab83ec8222012-02-14 16:51:56 -0200205 fintek->logical_dev_cir = LOGICAL_DEV_CIR_REV2;
206 else
207 fintek->logical_dev_cir = LOGICAL_DEV_CIR_REV1;
208
Jarod Wilson9bdc79e2011-05-25 13:35:13 -0300209 spin_unlock_irqrestore(&fintek->fintek_lock, flags);
210
211 return ret;
212}
213
214static void fintek_cir_ldev_init(struct fintek_dev *fintek)
215{
216 /* Select CIR logical device and enable */
Mauro Carvalho Chehab83ec8222012-02-14 16:51:56 -0200217 fintek_select_logical_dev(fintek, fintek->logical_dev_cir);
Jarod Wilson9bdc79e2011-05-25 13:35:13 -0300218 fintek_cr_write(fintek, LOGICAL_DEV_ENABLE, CIR_CR_DEV_EN);
219
220 /* Write allocated CIR address and IRQ information to hardware */
221 fintek_cr_write(fintek, fintek->cir_addr >> 8, CIR_CR_BASE_ADDR_HI);
222 fintek_cr_write(fintek, fintek->cir_addr & 0xff, CIR_CR_BASE_ADDR_LO);
223
224 fintek_cr_write(fintek, fintek->cir_irq, CIR_CR_IRQ_SEL);
225
226 fit_dbg("CIR initialized, base io address: 0x%lx, irq: %d (len: %d)",
227 fintek->cir_addr, fintek->cir_irq, fintek->cir_port_len);
228}
229
230/* enable CIR interrupts */
231static void fintek_enable_cir_irq(struct fintek_dev *fintek)
232{
233 fintek_cir_reg_write(fintek, CIR_STATUS_IRQ_EN, CIR_STATUS);
234}
235
236static void fintek_cir_regs_init(struct fintek_dev *fintek)
237{
238 /* clear any and all stray interrupts */
239 fintek_cir_reg_write(fintek, CIR_STATUS_IRQ_MASK, CIR_STATUS);
240
241 /* and finally, enable interrupts */
242 fintek_enable_cir_irq(fintek);
243}
244
245static void fintek_enable_wake(struct fintek_dev *fintek)
246{
247 fintek_config_mode_enable(fintek);
248 fintek_select_logical_dev(fintek, LOGICAL_DEV_ACPI);
249
250 /* Allow CIR PME's to wake system */
251 fintek_set_reg_bit(fintek, ACPI_WAKE_EN_CIR_BIT, LDEV_ACPI_WAKE_EN_REG);
252 /* Enable CIR PME's */
253 fintek_set_reg_bit(fintek, ACPI_PME_CIR_BIT, LDEV_ACPI_PME_EN_REG);
254 /* Clear CIR PME status register */
255 fintek_set_reg_bit(fintek, ACPI_PME_CIR_BIT, LDEV_ACPI_PME_CLR_REG);
256 /* Save state */
257 fintek_set_reg_bit(fintek, ACPI_STATE_CIR_BIT, LDEV_ACPI_STATE_REG);
258
259 fintek_config_mode_disable(fintek);
260}
261
262static int fintek_cmdsize(u8 cmd, u8 subcmd)
263{
264 int datasize = 0;
265
266 switch (cmd) {
267 case BUF_COMMAND_NULL:
268 if (subcmd == BUF_HW_CMD_HEADER)
269 datasize = 1;
270 break;
271 case BUF_HW_CMD_HEADER:
272 if (subcmd == BUF_CMD_G_REVISION)
273 datasize = 2;
274 break;
275 case BUF_COMMAND_HEADER:
276 switch (subcmd) {
277 case BUF_CMD_S_CARRIER:
278 case BUF_CMD_S_TIMEOUT:
279 case BUF_RSP_PULSE_COUNT:
280 datasize = 2;
281 break;
282 case BUF_CMD_SIG_END:
283 case BUF_CMD_S_TXMASK:
284 case BUF_CMD_S_RXSENSOR:
285 datasize = 1;
286 break;
287 }
288 }
289
290 return datasize;
291}
292
293/* process ir data stored in driver buffer */
294static void fintek_process_rx_ir_data(struct fintek_dev *fintek)
295{
296 DEFINE_IR_RAW_EVENT(rawir);
297 u8 sample;
Sean Youngb83bfd12012-08-13 08:59:47 -0300298 bool event = false;
Jarod Wilson9bdc79e2011-05-25 13:35:13 -0300299 int i;
300
301 for (i = 0; i < fintek->pkts; i++) {
302 sample = fintek->buf[i];
303 switch (fintek->parser_state) {
304 case CMD_HEADER:
305 fintek->cmd = sample;
306 if ((fintek->cmd == BUF_COMMAND_HEADER) ||
307 ((fintek->cmd & BUF_COMMAND_MASK) !=
308 BUF_PULSE_BIT)) {
309 fintek->parser_state = SUBCMD;
310 continue;
311 }
312 fintek->rem = (fintek->cmd & BUF_LEN_MASK);
313 fit_dbg("%s: rem: 0x%02x", __func__, fintek->rem);
314 if (fintek->rem)
315 fintek->parser_state = PARSE_IRDATA;
316 else
317 ir_raw_event_reset(fintek->rdev);
318 break;
319 case SUBCMD:
320 fintek->rem = fintek_cmdsize(fintek->cmd, sample);
321 fintek->parser_state = CMD_DATA;
322 break;
323 case CMD_DATA:
324 fintek->rem--;
325 break;
326 case PARSE_IRDATA:
327 fintek->rem--;
328 init_ir_raw_event(&rawir);
329 rawir.pulse = ((sample & BUF_PULSE_BIT) != 0);
330 rawir.duration = US_TO_NS((sample & BUF_SAMPLE_MASK)
331 * CIR_SAMPLE_PERIOD);
332
333 fit_dbg("Storing %s with duration %d",
334 rawir.pulse ? "pulse" : "space",
335 rawir.duration);
Sean Youngb83bfd12012-08-13 08:59:47 -0300336 if (ir_raw_event_store_with_filter(fintek->rdev,
337 &rawir))
338 event = true;
Jarod Wilson9bdc79e2011-05-25 13:35:13 -0300339 break;
340 }
341
342 if ((fintek->parser_state != CMD_HEADER) && !fintek->rem)
343 fintek->parser_state = CMD_HEADER;
344 }
345
346 fintek->pkts = 0;
347
Sean Youngb83bfd12012-08-13 08:59:47 -0300348 if (event) {
349 fit_dbg("Calling ir_raw_event_handle");
350 ir_raw_event_handle(fintek->rdev);
351 }
Jarod Wilson9bdc79e2011-05-25 13:35:13 -0300352}
353
354/* copy data from hardware rx register into driver buffer */
355static void fintek_get_rx_ir_data(struct fintek_dev *fintek, u8 rx_irqs)
356{
357 unsigned long flags;
358 u8 sample, status;
359
360 spin_lock_irqsave(&fintek->fintek_lock, flags);
361
362 /*
363 * We must read data from CIR_RX_DATA until the hardware IR buffer
364 * is empty and clears the RX_TIMEOUT and/or RX_RECEIVE flags in
365 * the CIR_STATUS register
366 */
367 do {
368 sample = fintek_cir_reg_read(fintek, CIR_RX_DATA);
369 fit_dbg("%s: sample: 0x%02x", __func__, sample);
370
371 fintek->buf[fintek->pkts] = sample;
372 fintek->pkts++;
373
374 status = fintek_cir_reg_read(fintek, CIR_STATUS);
375 if (!(status & CIR_STATUS_IRQ_EN))
376 break;
377 } while (status & rx_irqs);
378
379 fintek_process_rx_ir_data(fintek);
380
381 spin_unlock_irqrestore(&fintek->fintek_lock, flags);
382}
383
384static void fintek_cir_log_irqs(u8 status)
385{
386 fit_pr(KERN_INFO, "IRQ 0x%02x:%s%s%s%s%s", status,
387 status & CIR_STATUS_IRQ_EN ? " IRQEN" : "",
388 status & CIR_STATUS_TX_FINISH ? " TXF" : "",
389 status & CIR_STATUS_TX_UNDERRUN ? " TXU" : "",
390 status & CIR_STATUS_RX_TIMEOUT ? " RXTO" : "",
391 status & CIR_STATUS_RX_RECEIVE ? " RXOK" : "");
392}
393
394/* interrupt service routine for incoming and outgoing CIR data */
395static irqreturn_t fintek_cir_isr(int irq, void *data)
396{
397 struct fintek_dev *fintek = data;
398 u8 status, rx_irqs;
399
400 fit_dbg_verbose("%s firing", __func__);
401
402 fintek_config_mode_enable(fintek);
Mauro Carvalho Chehab83ec8222012-02-14 16:51:56 -0200403 fintek_select_logical_dev(fintek, fintek->logical_dev_cir);
Jarod Wilson9bdc79e2011-05-25 13:35:13 -0300404 fintek_config_mode_disable(fintek);
405
406 /*
407 * Get IR Status register contents. Write 1 to ack/clear
408 *
409 * bit: reg name - description
410 * 3: TX_FINISH - TX is finished
411 * 2: TX_UNDERRUN - TX underrun
412 * 1: RX_TIMEOUT - RX data timeout
413 * 0: RX_RECEIVE - RX data received
414 */
415 status = fintek_cir_reg_read(fintek, CIR_STATUS);
416 if (!(status & CIR_STATUS_IRQ_MASK) || status == 0xff) {
417 fit_dbg_verbose("%s exiting, IRSTS 0x%02x", __func__, status);
418 fintek_cir_reg_write(fintek, CIR_STATUS_IRQ_MASK, CIR_STATUS);
419 return IRQ_RETVAL(IRQ_NONE);
420 }
421
422 if (debug)
423 fintek_cir_log_irqs(status);
424
425 rx_irqs = status & (CIR_STATUS_RX_RECEIVE | CIR_STATUS_RX_TIMEOUT);
426 if (rx_irqs)
427 fintek_get_rx_ir_data(fintek, rx_irqs);
428
429 /* ack/clear all irq flags we've got */
430 fintek_cir_reg_write(fintek, status, CIR_STATUS);
431
432 fit_dbg_verbose("%s done", __func__);
433 return IRQ_RETVAL(IRQ_HANDLED);
434}
435
436static void fintek_enable_cir(struct fintek_dev *fintek)
437{
438 /* set IRQ enabled */
439 fintek_cir_reg_write(fintek, CIR_STATUS_IRQ_EN, CIR_STATUS);
440
441 fintek_config_mode_enable(fintek);
442
443 /* enable the CIR logical device */
Mauro Carvalho Chehab83ec8222012-02-14 16:51:56 -0200444 fintek_select_logical_dev(fintek, fintek->logical_dev_cir);
Jarod Wilson9bdc79e2011-05-25 13:35:13 -0300445 fintek_cr_write(fintek, LOGICAL_DEV_ENABLE, CIR_CR_DEV_EN);
446
447 fintek_config_mode_disable(fintek);
448
449 /* clear all pending interrupts */
450 fintek_cir_reg_write(fintek, CIR_STATUS_IRQ_MASK, CIR_STATUS);
451
452 /* enable interrupts */
453 fintek_enable_cir_irq(fintek);
454}
455
456static void fintek_disable_cir(struct fintek_dev *fintek)
457{
458 fintek_config_mode_enable(fintek);
459
460 /* disable the CIR logical device */
Mauro Carvalho Chehab83ec8222012-02-14 16:51:56 -0200461 fintek_select_logical_dev(fintek, fintek->logical_dev_cir);
Jarod Wilson9bdc79e2011-05-25 13:35:13 -0300462 fintek_cr_write(fintek, LOGICAL_DEV_DISABLE, CIR_CR_DEV_EN);
463
464 fintek_config_mode_disable(fintek);
465}
466
467static int fintek_open(struct rc_dev *dev)
468{
469 struct fintek_dev *fintek = dev->priv;
470 unsigned long flags;
471
472 spin_lock_irqsave(&fintek->fintek_lock, flags);
473 fintek_enable_cir(fintek);
474 spin_unlock_irqrestore(&fintek->fintek_lock, flags);
475
476 return 0;
477}
478
479static void fintek_close(struct rc_dev *dev)
480{
481 struct fintek_dev *fintek = dev->priv;
482 unsigned long flags;
483
484 spin_lock_irqsave(&fintek->fintek_lock, flags);
485 fintek_disable_cir(fintek);
486 spin_unlock_irqrestore(&fintek->fintek_lock, flags);
487}
488
489/* Allocate memory, probe hardware, and initialize everything */
490static int fintek_probe(struct pnp_dev *pdev, const struct pnp_device_id *dev_id)
491{
492 struct fintek_dev *fintek;
493 struct rc_dev *rdev;
494 int ret = -ENOMEM;
495
496 fintek = kzalloc(sizeof(struct fintek_dev), GFP_KERNEL);
497 if (!fintek)
498 return ret;
499
500 /* input device for IR remote (and tx) */
501 rdev = rc_allocate_device();
502 if (!rdev)
Matthijs Kooijman70ef6992012-11-02 09:13:54 -0300503 goto exit_free_dev_rdev;
Jarod Wilson9bdc79e2011-05-25 13:35:13 -0300504
505 ret = -ENODEV;
506 /* validate pnp resources */
507 if (!pnp_port_valid(pdev, 0)) {
508 dev_err(&pdev->dev, "IR PNP Port not valid!\n");
Matthijs Kooijman70ef6992012-11-02 09:13:54 -0300509 goto exit_free_dev_rdev;
Jarod Wilson9bdc79e2011-05-25 13:35:13 -0300510 }
511
512 if (!pnp_irq_valid(pdev, 0)) {
513 dev_err(&pdev->dev, "IR PNP IRQ not valid!\n");
Matthijs Kooijman70ef6992012-11-02 09:13:54 -0300514 goto exit_free_dev_rdev;
Jarod Wilson9bdc79e2011-05-25 13:35:13 -0300515 }
516
517 fintek->cir_addr = pnp_port_start(pdev, 0);
518 fintek->cir_irq = pnp_irq(pdev, 0);
519 fintek->cir_port_len = pnp_port_len(pdev, 0);
520
521 fintek->cr_ip = CR_INDEX_PORT;
522 fintek->cr_dp = CR_DATA_PORT;
523
524 spin_lock_init(&fintek->fintek_lock);
525
Jarod Wilson9bdc79e2011-05-25 13:35:13 -0300526 pnp_set_drvdata(pdev, fintek);
527 fintek->pdev = pdev;
528
529 ret = fintek_hw_detect(fintek);
530 if (ret)
Matthijs Kooijman70ef6992012-11-02 09:13:54 -0300531 goto exit_free_dev_rdev;
Jarod Wilson9bdc79e2011-05-25 13:35:13 -0300532
533 /* Initialize CIR & CIR Wake Logical Devices */
534 fintek_config_mode_enable(fintek);
535 fintek_cir_ldev_init(fintek);
536 fintek_config_mode_disable(fintek);
537
538 /* Initialize CIR & CIR Wake Config Registers */
539 fintek_cir_regs_init(fintek);
540
541 /* Set up the rc device */
542 rdev->priv = fintek;
543 rdev->driver_type = RC_DRIVER_IR_RAW;
David Härdemanc003ab12012-10-11 19:11:54 -0300544 rdev->allowed_protos = RC_BIT_ALL;
Jarod Wilson9bdc79e2011-05-25 13:35:13 -0300545 rdev->open = fintek_open;
546 rdev->close = fintek_close;
547 rdev->input_name = FINTEK_DESCRIPTION;
548 rdev->input_phys = "fintek/cir0";
549 rdev->input_id.bustype = BUS_HOST;
550 rdev->input_id.vendor = VENDOR_ID_FINTEK;
551 rdev->input_id.product = fintek->chip_major;
552 rdev->input_id.version = fintek->chip_minor;
553 rdev->dev.parent = &pdev->dev;
554 rdev->driver_name = FINTEK_DRIVER_NAME;
555 rdev->map_name = RC_MAP_RC6_MCE;
556 rdev->timeout = US_TO_NS(1000);
557 /* rx resolution is hardwired to 50us atm, 1, 25, 100 also possible */
558 rdev->rx_resolution = US_TO_NS(CIR_SAMPLE_PERIOD);
559
Luis Henriques9ef449c2012-04-21 12:25:21 -0300560 ret = -EBUSY;
561 /* now claim resources */
562 if (!request_region(fintek->cir_addr,
563 fintek->cir_port_len, FINTEK_DRIVER_NAME))
Matthijs Kooijman70ef6992012-11-02 09:13:54 -0300564 goto exit_free_dev_rdev;
Luis Henriques9ef449c2012-04-21 12:25:21 -0300565
566 if (request_irq(fintek->cir_irq, fintek_cir_isr, IRQF_SHARED,
567 FINTEK_DRIVER_NAME, (void *)fintek))
Matthijs Kooijman70ef6992012-11-02 09:13:54 -0300568 goto exit_free_cir_addr;
Luis Henriques9ef449c2012-04-21 12:25:21 -0300569
Jarod Wilson9bdc79e2011-05-25 13:35:13 -0300570 ret = rc_register_device(rdev);
571 if (ret)
Matthijs Kooijman70ef6992012-11-02 09:13:54 -0300572 goto exit_free_irq;
Jarod Wilson9bdc79e2011-05-25 13:35:13 -0300573
574 device_init_wakeup(&pdev->dev, true);
575 fintek->rdev = rdev;
576 fit_pr(KERN_NOTICE, "driver has been successfully loaded\n");
577 if (debug)
578 cir_dump_regs(fintek);
579
580 return 0;
581
Matthijs Kooijman70ef6992012-11-02 09:13:54 -0300582exit_free_irq:
Ben Hutchingsf27b8532012-05-14 21:36:00 -0300583 free_irq(fintek->cir_irq, fintek);
Matthijs Kooijman70ef6992012-11-02 09:13:54 -0300584exit_free_cir_addr:
Ben Hutchingsf27b8532012-05-14 21:36:00 -0300585 release_region(fintek->cir_addr, fintek->cir_port_len);
Matthijs Kooijman70ef6992012-11-02 09:13:54 -0300586exit_free_dev_rdev:
Jarod Wilson9bdc79e2011-05-25 13:35:13 -0300587 rc_free_device(rdev);
588 kfree(fintek);
589
590 return ret;
591}
592
593static void __devexit fintek_remove(struct pnp_dev *pdev)
594{
595 struct fintek_dev *fintek = pnp_get_drvdata(pdev);
596 unsigned long flags;
597
598 spin_lock_irqsave(&fintek->fintek_lock, flags);
599 /* disable CIR */
600 fintek_disable_cir(fintek);
601 fintek_cir_reg_write(fintek, CIR_STATUS_IRQ_MASK, CIR_STATUS);
602 /* enable CIR Wake (for IR power-on) */
603 fintek_enable_wake(fintek);
604 spin_unlock_irqrestore(&fintek->fintek_lock, flags);
605
606 /* free resources */
607 free_irq(fintek->cir_irq, fintek);
608 release_region(fintek->cir_addr, fintek->cir_port_len);
609
610 rc_unregister_device(fintek->rdev);
611
612 kfree(fintek);
613}
614
615static int fintek_suspend(struct pnp_dev *pdev, pm_message_t state)
616{
617 struct fintek_dev *fintek = pnp_get_drvdata(pdev);
Jarod Wilson0ae90252011-05-27 17:14:51 -0300618 unsigned long flags;
Jarod Wilson9bdc79e2011-05-25 13:35:13 -0300619
620 fit_dbg("%s called", __func__);
621
Jarod Wilson0ae90252011-05-27 17:14:51 -0300622 spin_lock_irqsave(&fintek->fintek_lock, flags);
623
Jarod Wilson9bdc79e2011-05-25 13:35:13 -0300624 /* disable all CIR interrupts */
625 fintek_cir_reg_write(fintek, CIR_STATUS_IRQ_MASK, CIR_STATUS);
626
Jarod Wilson0ae90252011-05-27 17:14:51 -0300627 spin_unlock_irqrestore(&fintek->fintek_lock, flags);
628
Jarod Wilson9bdc79e2011-05-25 13:35:13 -0300629 fintek_config_mode_enable(fintek);
630
631 /* disable cir logical dev */
Mauro Carvalho Chehab83ec8222012-02-14 16:51:56 -0200632 fintek_select_logical_dev(fintek, fintek->logical_dev_cir);
Jarod Wilson9bdc79e2011-05-25 13:35:13 -0300633 fintek_cr_write(fintek, LOGICAL_DEV_DISABLE, CIR_CR_DEV_EN);
634
635 fintek_config_mode_disable(fintek);
636
637 /* make sure wake is enabled */
638 fintek_enable_wake(fintek);
639
640 return 0;
641}
642
643static int fintek_resume(struct pnp_dev *pdev)
644{
645 int ret = 0;
646 struct fintek_dev *fintek = pnp_get_drvdata(pdev);
647
648 fit_dbg("%s called", __func__);
649
650 /* open interrupt */
651 fintek_enable_cir_irq(fintek);
652
653 /* Enable CIR logical device */
654 fintek_config_mode_enable(fintek);
Mauro Carvalho Chehab83ec8222012-02-14 16:51:56 -0200655 fintek_select_logical_dev(fintek, fintek->logical_dev_cir);
Jarod Wilson9bdc79e2011-05-25 13:35:13 -0300656 fintek_cr_write(fintek, LOGICAL_DEV_ENABLE, CIR_CR_DEV_EN);
657
658 fintek_config_mode_disable(fintek);
659
660 fintek_cir_regs_init(fintek);
661
662 return ret;
663}
664
665static void fintek_shutdown(struct pnp_dev *pdev)
666{
667 struct fintek_dev *fintek = pnp_get_drvdata(pdev);
668 fintek_enable_wake(fintek);
669}
670
671static const struct pnp_device_id fintek_ids[] = {
672 { "FIT0002", 0 }, /* CIR */
673 { "", 0 },
674};
675
676static struct pnp_driver fintek_driver = {
677 .name = FINTEK_DRIVER_NAME,
678 .id_table = fintek_ids,
679 .flags = PNP_DRIVER_RES_DO_NOT_CHANGE,
680 .probe = fintek_probe,
681 .remove = __devexit_p(fintek_remove),
682 .suspend = fintek_suspend,
683 .resume = fintek_resume,
684 .shutdown = fintek_shutdown,
685};
686
Mauro Carvalho Chehaba3faff22012-10-27 18:34:23 -0200687static int fintek_init(void)
Jarod Wilson9bdc79e2011-05-25 13:35:13 -0300688{
689 return pnp_register_driver(&fintek_driver);
690}
691
Mauro Carvalho Chehaba3faff22012-10-27 18:34:23 -0200692static void fintek_exit(void)
Jarod Wilson9bdc79e2011-05-25 13:35:13 -0300693{
694 pnp_unregister_driver(&fintek_driver);
695}
696
697module_param(debug, int, S_IRUGO | S_IWUSR);
698MODULE_PARM_DESC(debug, "Enable debugging output");
699
700MODULE_DEVICE_TABLE(pnp, fintek_ids);
701MODULE_DESCRIPTION(FINTEK_DESCRIPTION " driver");
702
703MODULE_AUTHOR("Jarod Wilson <jarod@redhat.com>");
704MODULE_LICENSE("GPL");
705
706module_init(fintek_init);
707module_exit(fintek_exit);