blob: 9fc865502f0ce0e5a169690a1a44ccb170fe3239 [file] [log] [blame]
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -07001/*
2 * OMAP4 specific common source file.
3 *
4 * Copyright (C) 2010 Texas Instruments, Inc.
5 * Author:
6 * Santosh Shilimkar <santosh.shilimkar@ti.com>
7 *
8 *
9 * This program is free software,you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/kernel.h>
15#include <linux/init.h>
16#include <linux/io.h>
17#include <linux/platform_device.h>
Santosh Shilimkar137d1052011-06-25 18:04:31 -070018#include <linux/memblock.h>
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -070019#include <linux/of_irq.h>
20#include <linux/of_platform.h>
21#include <linux/export.h>
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070022
23#include <asm/hardware/gic.h>
24#include <asm/hardware/cache-l2x0.h>
Santosh Shilimkar137d1052011-06-25 18:04:31 -070025#include <asm/mach/map.h>
Russell King716a3dc2012-01-13 15:00:51 +000026#include <asm/memblock.h>
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070027
Santosh Shilimkar137d1052011-06-25 18:04:31 -070028#include <plat/sram.h>
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +053029#include <plat/omap-secure.h>
Balaji T K1ee47b02012-04-25 17:27:46 +053030#include <plat/mmc.h>
Tony Lindgren741e3a82011-05-17 03:51:26 -070031
Tony Lindgren732231a2012-09-20 11:41:16 -070032#include "omap-wakeupgen.h"
Tony Lindgren4e653312011-11-10 22:45:17 +010033
Tony Lindgrendbc04162012-08-31 10:59:07 -070034#include "soc.h"
Tony Lindgren4e653312011-11-10 22:45:17 +010035#include "common.h"
Balaji T K1ee47b02012-04-25 17:27:46 +053036#include "hsmmc.h"
Santosh Shilimkar501f0c72011-01-01 19:56:04 +053037#include "omap4-sar-layout.h"
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070038
39#ifdef CONFIG_CACHE_L2X0
Santosh Shilimkar02afe8a2011-03-03 18:03:25 +053040static void __iomem *l2cache_base;
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070041#endif
42
Santosh Shilimkar501f0c72011-01-01 19:56:04 +053043static void __iomem *sar_ram_base;
44
Santosh Shilimkar137d1052011-06-25 18:04:31 -070045#ifdef CONFIG_OMAP4_ERRATA_I688
46/* Used to implement memory barrier on DRAM path */
47#define OMAP4_DRAM_BARRIER_VA 0xfe600000
48
49void __iomem *dram_sync, *sram_sync;
50
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +053051static phys_addr_t paddr;
52static u32 size;
53
Santosh Shilimkar137d1052011-06-25 18:04:31 -070054void omap_bus_sync(void)
55{
56 if (dram_sync && sram_sync) {
57 writel_relaxed(readl_relaxed(dram_sync), dram_sync);
58 writel_relaxed(readl_relaxed(sram_sync), sram_sync);
59 isb();
60 }
61}
R Sricharancc4ad902012-03-02 16:31:18 +053062EXPORT_SYMBOL(omap_bus_sync);
Santosh Shilimkar137d1052011-06-25 18:04:31 -070063
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +053064/* Steal one page physical memory for barrier implementation */
65int __init omap_barrier_reserve_memblock(void)
Santosh Shilimkar137d1052011-06-25 18:04:31 -070066{
Santosh Shilimkar137d1052011-06-25 18:04:31 -070067
68 size = ALIGN(PAGE_SIZE, SZ_1M);
Russell King716a3dc2012-01-13 15:00:51 +000069 paddr = arm_memblock_steal(size, SZ_1M);
70
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +053071 return 0;
72}
73
74void __init omap_barriers_init(void)
75{
76 struct map_desc dram_io_desc[1];
77
Santosh Shilimkar137d1052011-06-25 18:04:31 -070078 dram_io_desc[0].virtual = OMAP4_DRAM_BARRIER_VA;
79 dram_io_desc[0].pfn = __phys_to_pfn(paddr);
80 dram_io_desc[0].length = size;
81 dram_io_desc[0].type = MT_MEMORY_SO;
82 iotable_init(dram_io_desc, ARRAY_SIZE(dram_io_desc));
83 dram_sync = (void __iomem *) dram_io_desc[0].virtual;
84 sram_sync = (void __iomem *) OMAP4_SRAM_VA;
85
86 pr_info("OMAP4: Map 0x%08llx to 0x%08lx for dram barrier\n",
87 (long long) paddr, dram_io_desc[0].virtual);
88
Santosh Shilimkar137d1052011-06-25 18:04:31 -070089}
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +053090#else
91void __init omap_barriers_init(void)
92{}
Santosh Shilimkar137d1052011-06-25 18:04:31 -070093#endif
94
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070095void __init gic_init_irq(void)
96{
Marc Zyngierab65be22011-11-15 17:22:45 +000097 void __iomem *omap_irq_base;
98 void __iomem *gic_dist_base_addr;
99
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700100 /* Static mapping, never released */
101 gic_dist_base_addr = ioremap(OMAP44XX_GIC_DIST_BASE, SZ_4K);
102 BUG_ON(!gic_dist_base_addr);
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700103
104 /* Static mapping, never released */
Tony Lindgren741e3a82011-05-17 03:51:26 -0700105 omap_irq_base = ioremap(OMAP44XX_GIC_CPU_BASE, SZ_512);
106 BUG_ON(!omap_irq_base);
Russell Kingb580b892010-12-04 15:55:14 +0000107
Santosh Shilimkarfcf6efa2010-06-16 22:19:47 +0530108 omap_wakeupgen_init();
109
Tony Lindgren741e3a82011-05-17 03:51:26 -0700110 gic_init(0, 29, gic_dist_base_addr, omap_irq_base);
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700111}
112
113#ifdef CONFIG_CACHE_L2X0
Santosh Shilimkar4e803c42010-07-31 21:40:10 +0530114
Santosh Shilimkar02afe8a2011-03-03 18:03:25 +0530115void __iomem *omap4_get_l2cache_base(void)
116{
117 return l2cache_base;
118}
119
Santosh Shilimkar4e803c42010-07-31 21:40:10 +0530120static void omap4_l2x0_disable(void)
121{
122 /* Disable PL310 L2 Cache controller */
123 omap_smc1(0x102, 0x0);
124}
125
Santosh Shilimkar4bdb1572011-02-22 10:00:44 +0100126static void omap4_l2x0_set_debug(unsigned long val)
127{
128 /* Program PL310 L2 Cache controller debug register */
129 omap_smc1(0x100, val);
130}
131
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700132static int __init omap_l2_cache_init(void)
133{
Santosh Shilimkar1773e602010-11-19 23:01:03 +0530134 u32 aux_ctrl = 0;
135
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700136 /*
137 * To avoid code running on other OMAPs in
138 * multi-omap builds
139 */
140 if (!cpu_is_omap44xx())
141 return -ENODEV;
142
143 /* Static mapping, never released */
144 l2cache_base = ioremap(OMAP44XX_L2CACHE_BASE, SZ_4K);
Santosh Shilimkar0db18032011-03-03 17:36:52 +0530145 if (WARN_ON(!l2cache_base))
146 return -ENOMEM;
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700147
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700148 /*
Santosh Shilimkara777b722010-09-16 18:44:47 +0530149 * 16-way associativity, parity disabled
150 * Way size - 32KB (es1.0)
151 * Way size - 64KB (es2.0 +)
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700152 */
Santosh Shilimkar1773e602010-11-19 23:01:03 +0530153 aux_ctrl = ((1 << L2X0_AUX_CTRL_ASSOCIATIVITY_SHIFT) |
154 (0x1 << 25) |
155 (0x1 << L2X0_AUX_CTRL_NS_LOCKDOWN_SHIFT) |
156 (0x1 << L2X0_AUX_CTRL_NS_INT_CTRL_SHIFT));
157
Mans Rullgard11e02642010-11-19 23:01:04 +0530158 if (omap_rev() == OMAP4430_REV_ES1_0) {
Santosh Shilimkar1773e602010-11-19 23:01:03 +0530159 aux_ctrl |= 0x2 << L2X0_AUX_CTRL_WAY_SIZE_SHIFT;
Mans Rullgard11e02642010-11-19 23:01:04 +0530160 } else {
161 aux_ctrl |= ((0x3 << L2X0_AUX_CTRL_WAY_SIZE_SHIFT) |
Santosh Shilimkarb0f20ff2010-11-19 23:01:05 +0530162 (1 << L2X0_AUX_CTRL_SHARE_OVERRIDE_SHIFT) |
Mans Rullgard11e02642010-11-19 23:01:04 +0530163 (1 << L2X0_AUX_CTRL_DATA_PREFETCH_SHIFT) |
Santosh Shilimkarb89cd712010-11-19 23:01:06 +0530164 (1 << L2X0_AUX_CTRL_INSTR_PREFETCH_SHIFT) |
165 (1 << L2X0_AUX_CTRL_EARLY_BRESP_SHIFT));
Mans Rullgard11e02642010-11-19 23:01:04 +0530166 }
167 if (omap_rev() != OMAP4430_REV_ES1_0)
168 omap_smc1(0x109, aux_ctrl);
169
170 /* Enable PL310 L2 Cache controller */
171 omap_smc1(0x102, 0x1);
Santosh Shilimkar1773e602010-11-19 23:01:03 +0530172
173 l2x0_init(l2cache_base, aux_ctrl, L2X0_AUX_CTRL_MASK);
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700174
Santosh Shilimkar4e803c42010-07-31 21:40:10 +0530175 /*
176 * Override default outer_cache.disable with a OMAP4
177 * specific one
178 */
179 outer_cache.disable = omap4_l2x0_disable;
Santosh Shilimkar4bdb1572011-02-22 10:00:44 +0100180 outer_cache.set_debug = omap4_l2x0_set_debug;
Santosh Shilimkar4e803c42010-07-31 21:40:10 +0530181
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700182 return 0;
183}
184early_initcall(omap_l2_cache_init);
185#endif
Santosh Shilimkar501f0c72011-01-01 19:56:04 +0530186
187void __iomem *omap4_get_sar_ram_base(void)
188{
189 return sar_ram_base;
190}
191
192/*
193 * SAR RAM used to save and restore the HW
194 * context in low power modes
195 */
196static int __init omap4_sar_ram_init(void)
197{
198 /*
199 * To avoid code running on other OMAPs in
200 * multi-omap builds
201 */
202 if (!cpu_is_omap44xx())
203 return -ENOMEM;
204
205 /* Static mapping, never released */
206 sar_ram_base = ioremap(OMAP44XX_SAR_RAM_BASE, SZ_16K);
207 if (WARN_ON(!sar_ram_base))
208 return -ENOMEM;
209
210 return 0;
211}
212early_initcall(omap4_sar_ram_init);
Balaji T K1ee47b02012-04-25 17:27:46 +0530213
R Sricharanc4082d42012-06-05 16:31:06 +0530214static struct of_device_id irq_match[] __initdata = {
215 { .compatible = "arm,cortex-a9-gic", .data = gic_of_init, },
R Sricharan0c1b6fa2012-05-09 23:34:56 +0530216 { .compatible = "arm,cortex-a15-gic", .data = gic_of_init, },
R Sricharanc4082d42012-06-05 16:31:06 +0530217 { }
218};
219
220void __init omap_gic_of_init(void)
221{
222 omap_wakeupgen_init();
223 of_irq_init(irq_match);
224}
225
Balaji T K1ee47b02012-04-25 17:27:46 +0530226#if defined(CONFIG_MMC_OMAP_HS) || defined(CONFIG_MMC_OMAP_HS_MODULE)
227static int omap4_twl6030_hsmmc_late_init(struct device *dev)
228{
229 int irq = 0;
230 struct platform_device *pdev = container_of(dev,
231 struct platform_device, dev);
232 struct omap_mmc_platform_data *pdata = dev->platform_data;
233
234 /* Setting MMC1 Card detect Irq */
235 if (pdev->id == 0) {
236 irq = twl6030_mmc_card_detect_config();
237 if (irq < 0) {
238 dev_err(dev, "%s: Error card detect config(%d)\n",
239 __func__, irq);
240 return irq;
241 }
242 pdata->slots[0].card_detect_irq = irq;
243 pdata->slots[0].card_detect = twl6030_mmc_card_detect;
244 }
245 return 0;
246}
247
248static __init void omap4_twl6030_hsmmc_set_late_init(struct device *dev)
249{
250 struct omap_mmc_platform_data *pdata;
251
252 /* dev can be null if CONFIG_MMC_OMAP_HS is not set */
253 if (!dev) {
254 pr_err("Failed %s\n", __func__);
255 return;
256 }
257 pdata = dev->platform_data;
258 pdata->init = omap4_twl6030_hsmmc_late_init;
259}
260
261int __init omap4_twl6030_hsmmc_init(struct omap2_hsmmc_info *controllers)
262{
263 struct omap2_hsmmc_info *c;
264
265 omap_hsmmc_init(controllers);
266 for (c = controllers; c->mmc; c++) {
267 /* pdev can be null if CONFIG_MMC_OMAP_HS is not set */
268 if (!c->pdev)
269 continue;
270 omap4_twl6030_hsmmc_set_late_init(&c->pdev->dev);
271 }
272
273 return 0;
274}
275#else
276int __init omap4_twl6030_hsmmc_init(struct omap2_hsmmc_info *controllers)
277{
278 return 0;
279}
280#endif