blob: 9469564e6888e3a2715f82c21a330ca98759ec45 [file] [log] [blame]
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001/*
2 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
3 * Copyright (C) 2008 Juergen Beisert
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the
16 * Free Software Foundation
17 * 51 Franklin Street, Fifth Floor
18 * Boston, MA 02110-1301, USA.
19 */
20
21#include <linux/clk.h>
22#include <linux/completion.h>
23#include <linux/delay.h>
24#include <linux/err.h>
25#include <linux/gpio.h>
26#include <linux/init.h>
27#include <linux/interrupt.h>
28#include <linux/io.h>
29#include <linux/irq.h>
30#include <linux/kernel.h>
31#include <linux/module.h>
32#include <linux/platform_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070034#include <linux/spi/spi.h>
35#include <linux/spi/spi_bitbang.h>
36#include <linux/types.h>
37
38#include <mach/spi.h>
39
40#define DRIVER_NAME "spi_imx"
41
42#define MXC_CSPIRXDATA 0x00
43#define MXC_CSPITXDATA 0x04
44#define MXC_CSPICTRL 0x08
45#define MXC_CSPIINT 0x0c
46#define MXC_RESET 0x1c
47
Daniel Mackce1807b2009-11-19 19:01:42 +000048#define MX3_CSPISTAT 0x14
49#define MX3_CSPISTAT_RR (1 << 3)
50
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070051/* generic defines to abstract from the different register layouts */
52#define MXC_INT_RR (1 << 0) /* Receive data ready interrupt */
53#define MXC_INT_TE (1 << 1) /* Transmit FIFO empty interrupt */
54
55struct spi_imx_config {
56 unsigned int speed_hz;
57 unsigned int bpw;
58 unsigned int mode;
Uwe Kleine-König3b2aa892010-09-10 09:42:29 +020059 u8 cs;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070060};
61
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020062enum spi_imx_devtype {
63 SPI_IMX_VER_IMX1,
64 SPI_IMX_VER_0_0,
65 SPI_IMX_VER_0_4,
66 SPI_IMX_VER_0_5,
67 SPI_IMX_VER_0_7,
Uwe Kleine-König0b599602010-09-09 21:02:48 +020068 SPI_IMX_VER_2_3,
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020069};
70
71struct spi_imx_data;
72
73struct spi_imx_devtype_data {
74 void (*intctrl)(struct spi_imx_data *, int);
75 int (*config)(struct spi_imx_data *, struct spi_imx_config *);
76 void (*trigger)(struct spi_imx_data *);
77 int (*rx_available)(struct spi_imx_data *);
Uwe Kleine-König1723e662010-09-10 09:19:18 +020078 void (*reset)(struct spi_imx_data *);
David Jander6ff554e2010-10-08 11:24:01 +020079 unsigned int fifosize;
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020080};
81
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070082struct spi_imx_data {
83 struct spi_bitbang bitbang;
84
85 struct completion xfer_done;
86 void *base;
87 int irq;
88 struct clk *clk;
89 unsigned long spi_clk;
90 int *chipselect;
91
92 unsigned int count;
93 void (*tx)(struct spi_imx_data *);
94 void (*rx)(struct spi_imx_data *);
95 void *rx_buf;
96 const void *tx_buf;
97 unsigned int txfifo; /* number of words pushed in tx FIFO */
98
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020099 struct spi_imx_devtype_data devtype_data;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700100};
101
102#define MXC_SPI_BUF_RX(type) \
103static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx) \
104{ \
105 unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA); \
106 \
107 if (spi_imx->rx_buf) { \
108 *(type *)spi_imx->rx_buf = val; \
109 spi_imx->rx_buf += sizeof(type); \
110 } \
111}
112
113#define MXC_SPI_BUF_TX(type) \
114static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx) \
115{ \
116 type val = 0; \
117 \
118 if (spi_imx->tx_buf) { \
119 val = *(type *)spi_imx->tx_buf; \
120 spi_imx->tx_buf += sizeof(type); \
121 } \
122 \
123 spi_imx->count -= sizeof(type); \
124 \
125 writel(val, spi_imx->base + MXC_CSPITXDATA); \
126}
127
128MXC_SPI_BUF_RX(u8)
129MXC_SPI_BUF_TX(u8)
130MXC_SPI_BUF_RX(u16)
131MXC_SPI_BUF_TX(u16)
132MXC_SPI_BUF_RX(u32)
133MXC_SPI_BUF_TX(u32)
134
135/* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
136 * (which is currently not the case in this driver)
137 */
138static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
139 256, 384, 512, 768, 1024};
140
141/* MX21, MX27 */
142static unsigned int spi_imx_clkdiv_1(unsigned int fin,
143 unsigned int fspi)
144{
145 int i, max;
146
147 if (cpu_is_mx21())
148 max = 18;
149 else
150 max = 16;
151
152 for (i = 2; i < max; i++)
153 if (fspi * mxc_clkdivs[i] >= fin)
154 return i;
155
156 return max;
157}
158
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200159/* MX1, MX31, MX35, MX51 CSPI */
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700160static unsigned int spi_imx_clkdiv_2(unsigned int fin,
161 unsigned int fspi)
162{
163 int i, div = 4;
164
165 for (i = 0; i < 7; i++) {
166 if (fspi * div >= fin)
167 return i;
168 div <<= 1;
169 }
170
171 return 7;
172}
173
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200174#define SPI_IMX2_3_CTRL 0x08
175#define SPI_IMX2_3_CTRL_ENABLE (1 << 0)
176#define SPI_IMX2_3_CTRL_XCH (1 << 2)
177#define SPI_IMX2_3_CTRL_MODE(cs) (1 << ((cs) + 4))
178#define SPI_IMX2_3_CTRL_POSTDIV_OFFSET 8
179#define SPI_IMX2_3_CTRL_PREDIV_OFFSET 12
180#define SPI_IMX2_3_CTRL_CS(cs) ((cs) << 18)
181#define SPI_IMX2_3_CTRL_BL_OFFSET 20
182
183#define SPI_IMX2_3_CONFIG 0x0c
184#define SPI_IMX2_3_CONFIG_SCLKPHA(cs) (1 << ((cs) + 0))
185#define SPI_IMX2_3_CONFIG_SCLKPOL(cs) (1 << ((cs) + 4))
186#define SPI_IMX2_3_CONFIG_SBBCTRL(cs) (1 << ((cs) + 8))
187#define SPI_IMX2_3_CONFIG_SSBPOL(cs) (1 << ((cs) + 12))
188
189#define SPI_IMX2_3_INT 0x10
190#define SPI_IMX2_3_INT_TEEN (1 << 0)
191#define SPI_IMX2_3_INT_RREN (1 << 3)
192
193#define SPI_IMX2_3_STAT 0x18
194#define SPI_IMX2_3_STAT_RR (1 << 3)
195
196/* MX51 eCSPI */
197static unsigned int spi_imx2_3_clkdiv(unsigned int fin, unsigned int fspi)
198{
199 /*
200 * there are two 4-bit dividers, the pre-divider divides by
201 * $pre, the post-divider by 2^$post
202 */
203 unsigned int pre, post;
204
205 if (unlikely(fspi > fin))
206 return 0;
207
208 post = fls(fin) - fls(fspi);
209 if (fin > fspi << post)
210 post++;
211
212 /* now we have: (fin <= fspi << post) with post being minimal */
213
214 post = max(4U, post) - 4;
215 if (unlikely(post > 0xf)) {
216 pr_err("%s: cannot set clock freq: %u (base freq: %u)\n",
217 __func__, fspi, fin);
218 return 0xff;
219 }
220
221 pre = DIV_ROUND_UP(fin, fspi << post) - 1;
222
223 pr_debug("%s: fin: %u, fspi: %u, post: %u, pre: %u\n",
224 __func__, fin, fspi, post, pre);
225 return (pre << SPI_IMX2_3_CTRL_PREDIV_OFFSET) |
226 (post << SPI_IMX2_3_CTRL_POSTDIV_OFFSET);
227}
228
229static void __maybe_unused spi_imx2_3_intctrl(struct spi_imx_data *spi_imx, int enable)
230{
231 unsigned val = 0;
232
233 if (enable & MXC_INT_TE)
234 val |= SPI_IMX2_3_INT_TEEN;
235
236 if (enable & MXC_INT_RR)
237 val |= SPI_IMX2_3_INT_RREN;
238
239 writel(val, spi_imx->base + SPI_IMX2_3_INT);
240}
241
242static void __maybe_unused spi_imx2_3_trigger(struct spi_imx_data *spi_imx)
243{
244 u32 reg;
245
246 reg = readl(spi_imx->base + SPI_IMX2_3_CTRL);
247 reg |= SPI_IMX2_3_CTRL_XCH;
248 writel(reg, spi_imx->base + SPI_IMX2_3_CTRL);
249}
250
251static int __maybe_unused spi_imx2_3_config(struct spi_imx_data *spi_imx,
252 struct spi_imx_config *config)
253{
254 u32 ctrl = SPI_IMX2_3_CTRL_ENABLE, cfg = 0;
255
256 /* set master mode */
257 ctrl |= SPI_IMX2_3_CTRL_MODE(config->cs);
258
259 /* set clock speed */
260 ctrl |= spi_imx2_3_clkdiv(spi_imx->spi_clk, config->speed_hz);
261
262 /* set chip select to use */
263 ctrl |= SPI_IMX2_3_CTRL_CS(config->cs);
264
265 ctrl |= (config->bpw - 1) << SPI_IMX2_3_CTRL_BL_OFFSET;
266
267 cfg |= SPI_IMX2_3_CONFIG_SBBCTRL(config->cs);
268
269 if (config->mode & SPI_CPHA)
270 cfg |= SPI_IMX2_3_CONFIG_SCLKPHA(config->cs);
271
272 if (config->mode & SPI_CPOL)
273 cfg |= SPI_IMX2_3_CONFIG_SCLKPOL(config->cs);
274
275 if (config->mode & SPI_CS_HIGH)
276 cfg |= SPI_IMX2_3_CONFIG_SSBPOL(config->cs);
277
278 writel(ctrl, spi_imx->base + SPI_IMX2_3_CTRL);
279 writel(cfg, spi_imx->base + SPI_IMX2_3_CONFIG);
280
281 return 0;
282}
283
284static int __maybe_unused spi_imx2_3_rx_available(struct spi_imx_data *spi_imx)
285{
286 return readl(spi_imx->base + SPI_IMX2_3_STAT) & SPI_IMX2_3_STAT_RR;
287}
288
289static void __maybe_unused spi_imx2_3_reset(struct spi_imx_data *spi_imx)
290{
291 /* drain receive buffer */
292 while (spi_imx2_3_rx_available(spi_imx))
293 readl(spi_imx->base + MXC_CSPIRXDATA);
294}
295
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700296#define MX31_INTREG_TEEN (1 << 0)
297#define MX31_INTREG_RREN (1 << 3)
298
299#define MX31_CSPICTRL_ENABLE (1 << 0)
300#define MX31_CSPICTRL_MASTER (1 << 1)
301#define MX31_CSPICTRL_XCH (1 << 2)
302#define MX31_CSPICTRL_POL (1 << 4)
303#define MX31_CSPICTRL_PHA (1 << 5)
304#define MX31_CSPICTRL_SSCTL (1 << 6)
305#define MX31_CSPICTRL_SSPOL (1 << 7)
306#define MX31_CSPICTRL_BC_SHIFT 8
307#define MX35_CSPICTRL_BL_SHIFT 20
308#define MX31_CSPICTRL_CS_SHIFT 24
309#define MX35_CSPICTRL_CS_SHIFT 12
310#define MX31_CSPICTRL_DR_SHIFT 16
311
312#define MX31_CSPISTATUS 0x14
313#define MX31_STATUS_RR (1 << 3)
314
315/* These functions also work for the i.MX35, but be aware that
316 * the i.MX35 has a slightly different register layout for bits
317 * we do not use here.
318 */
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200319static void __maybe_unused mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700320{
321 unsigned int val = 0;
322
323 if (enable & MXC_INT_TE)
324 val |= MX31_INTREG_TEEN;
325 if (enable & MXC_INT_RR)
326 val |= MX31_INTREG_RREN;
327
328 writel(val, spi_imx->base + MXC_CSPIINT);
329}
330
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200331static void __maybe_unused mx31_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700332{
333 unsigned int reg;
334
335 reg = readl(spi_imx->base + MXC_CSPICTRL);
336 reg |= MX31_CSPICTRL_XCH;
337 writel(reg, spi_imx->base + MXC_CSPICTRL);
338}
339
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200340static int __maybe_unused spi_imx0_4_config(struct spi_imx_data *spi_imx,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700341 struct spi_imx_config *config)
342{
343 unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
Uwe Kleine-König3b2aa892010-09-10 09:42:29 +0200344 int cs = spi_imx->chipselect[config->cs];
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700345
346 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
347 MX31_CSPICTRL_DR_SHIFT;
348
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200349 reg |= (config->bpw - 1) << MX31_CSPICTRL_BC_SHIFT;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700350
351 if (config->mode & SPI_CPHA)
352 reg |= MX31_CSPICTRL_PHA;
353 if (config->mode & SPI_CPOL)
354 reg |= MX31_CSPICTRL_POL;
355 if (config->mode & SPI_CS_HIGH)
356 reg |= MX31_CSPICTRL_SSPOL;
Uwe Kleine-König3b2aa892010-09-10 09:42:29 +0200357 if (cs < 0)
358 reg |= (cs + 32) << MX31_CSPICTRL_CS_SHIFT;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700359
360 writel(reg, spi_imx->base + MXC_CSPICTRL);
361
362 return 0;
363}
364
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200365static int __maybe_unused spi_imx0_7_config(struct spi_imx_data *spi_imx,
366 struct spi_imx_config *config)
367{
368 unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
Uwe Kleine-König3b2aa892010-09-10 09:42:29 +0200369 int cs = spi_imx->chipselect[config->cs];
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200370
371 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
372 MX31_CSPICTRL_DR_SHIFT;
373
374 reg |= (config->bpw - 1) << MX35_CSPICTRL_BL_SHIFT;
375 reg |= MX31_CSPICTRL_SSCTL;
376
377 if (config->mode & SPI_CPHA)
378 reg |= MX31_CSPICTRL_PHA;
379 if (config->mode & SPI_CPOL)
380 reg |= MX31_CSPICTRL_POL;
381 if (config->mode & SPI_CS_HIGH)
382 reg |= MX31_CSPICTRL_SSPOL;
Uwe Kleine-König3b2aa892010-09-10 09:42:29 +0200383 if (cs < 0)
384 reg |= (cs + 32) << MX35_CSPICTRL_CS_SHIFT;
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200385
386 writel(reg, spi_imx->base + MXC_CSPICTRL);
387
388 return 0;
389}
390
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200391static int __maybe_unused mx31_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700392{
393 return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
394}
395
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200396static void __maybe_unused spi_imx0_4_reset(struct spi_imx_data *spi_imx)
397{
398 /* drain receive buffer */
399 while (readl(spi_imx->base + MX3_CSPISTAT) & MX3_CSPISTAT_RR)
400 readl(spi_imx->base + MXC_CSPIRXDATA);
401}
402
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700403#define MX27_INTREG_RR (1 << 4)
404#define MX27_INTREG_TEEN (1 << 9)
405#define MX27_INTREG_RREN (1 << 13)
406
407#define MX27_CSPICTRL_POL (1 << 5)
408#define MX27_CSPICTRL_PHA (1 << 6)
409#define MX27_CSPICTRL_SSPOL (1 << 8)
410#define MX27_CSPICTRL_XCH (1 << 9)
411#define MX27_CSPICTRL_ENABLE (1 << 10)
412#define MX27_CSPICTRL_MASTER (1 << 11)
413#define MX27_CSPICTRL_DR_SHIFT 14
414#define MX27_CSPICTRL_CS_SHIFT 19
415
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200416static void __maybe_unused mx27_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700417{
418 unsigned int val = 0;
419
420 if (enable & MXC_INT_TE)
421 val |= MX27_INTREG_TEEN;
422 if (enable & MXC_INT_RR)
423 val |= MX27_INTREG_RREN;
424
425 writel(val, spi_imx->base + MXC_CSPIINT);
426}
427
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200428static void __maybe_unused mx27_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700429{
430 unsigned int reg;
431
432 reg = readl(spi_imx->base + MXC_CSPICTRL);
433 reg |= MX27_CSPICTRL_XCH;
434 writel(reg, spi_imx->base + MXC_CSPICTRL);
435}
436
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200437static int __maybe_unused mx27_config(struct spi_imx_data *spi_imx,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700438 struct spi_imx_config *config)
439{
440 unsigned int reg = MX27_CSPICTRL_ENABLE | MX27_CSPICTRL_MASTER;
Uwe Kleine-König3b2aa892010-09-10 09:42:29 +0200441 int cs = spi_imx->chipselect[config->cs];
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700442
443 reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, config->speed_hz) <<
444 MX27_CSPICTRL_DR_SHIFT;
445 reg |= config->bpw - 1;
446
447 if (config->mode & SPI_CPHA)
448 reg |= MX27_CSPICTRL_PHA;
449 if (config->mode & SPI_CPOL)
450 reg |= MX27_CSPICTRL_POL;
451 if (config->mode & SPI_CS_HIGH)
452 reg |= MX27_CSPICTRL_SSPOL;
Uwe Kleine-König3b2aa892010-09-10 09:42:29 +0200453 if (cs < 0)
454 reg |= (cs + 32) << MX27_CSPICTRL_CS_SHIFT;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700455
456 writel(reg, spi_imx->base + MXC_CSPICTRL);
457
458 return 0;
459}
460
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200461static int __maybe_unused mx27_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700462{
463 return readl(spi_imx->base + MXC_CSPIINT) & MX27_INTREG_RR;
464}
465
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200466static void __maybe_unused spi_imx0_0_reset(struct spi_imx_data *spi_imx)
467{
468 writel(1, spi_imx->base + MXC_RESET);
469}
470
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700471#define MX1_INTREG_RR (1 << 3)
472#define MX1_INTREG_TEEN (1 << 8)
473#define MX1_INTREG_RREN (1 << 11)
474
475#define MX1_CSPICTRL_POL (1 << 4)
476#define MX1_CSPICTRL_PHA (1 << 5)
477#define MX1_CSPICTRL_XCH (1 << 8)
478#define MX1_CSPICTRL_ENABLE (1 << 9)
479#define MX1_CSPICTRL_MASTER (1 << 10)
480#define MX1_CSPICTRL_DR_SHIFT 13
481
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200482static void __maybe_unused mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700483{
484 unsigned int val = 0;
485
486 if (enable & MXC_INT_TE)
487 val |= MX1_INTREG_TEEN;
488 if (enable & MXC_INT_RR)
489 val |= MX1_INTREG_RREN;
490
491 writel(val, spi_imx->base + MXC_CSPIINT);
492}
493
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200494static void __maybe_unused mx1_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700495{
496 unsigned int reg;
497
498 reg = readl(spi_imx->base + MXC_CSPICTRL);
499 reg |= MX1_CSPICTRL_XCH;
500 writel(reg, spi_imx->base + MXC_CSPICTRL);
501}
502
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200503static int __maybe_unused mx1_config(struct spi_imx_data *spi_imx,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700504 struct spi_imx_config *config)
505{
506 unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
507
508 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
509 MX1_CSPICTRL_DR_SHIFT;
510 reg |= config->bpw - 1;
511
512 if (config->mode & SPI_CPHA)
513 reg |= MX1_CSPICTRL_PHA;
514 if (config->mode & SPI_CPOL)
515 reg |= MX1_CSPICTRL_POL;
516
517 writel(reg, spi_imx->base + MXC_CSPICTRL);
518
519 return 0;
520}
521
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200522static int __maybe_unused mx1_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700523{
524 return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
525}
526
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200527static void __maybe_unused mx1_reset(struct spi_imx_data *spi_imx)
528{
529 writel(1, spi_imx->base + MXC_RESET);
530}
531
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200532/*
533 * These version numbers are taken from the Freescale driver. Unfortunately it
534 * doesn't support i.MX1, so this entry doesn't match the scheme. :-(
535 */
536static struct spi_imx_devtype_data spi_imx_devtype_data[] __devinitdata = {
537#ifdef CONFIG_SPI_IMX_VER_IMX1
538 [SPI_IMX_VER_IMX1] = {
539 .intctrl = mx1_intctrl,
540 .config = mx1_config,
541 .trigger = mx1_trigger,
542 .rx_available = mx1_rx_available,
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200543 .reset = mx1_reset,
David Jander6ff554e2010-10-08 11:24:01 +0200544 .fifosize = 8,
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200545 },
546#endif
547#ifdef CONFIG_SPI_IMX_VER_0_0
548 [SPI_IMX_VER_0_0] = {
549 .intctrl = mx27_intctrl,
550 .config = mx27_config,
551 .trigger = mx27_trigger,
552 .rx_available = mx27_rx_available,
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200553 .reset = spi_imx0_0_reset,
David Jander6ff554e2010-10-08 11:24:01 +0200554 .fifosize = 8,
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200555 },
556#endif
557#ifdef CONFIG_SPI_IMX_VER_0_4
558 [SPI_IMX_VER_0_4] = {
559 .intctrl = mx31_intctrl,
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200560 .config = spi_imx0_4_config,
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200561 .trigger = mx31_trigger,
562 .rx_available = mx31_rx_available,
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200563 .reset = spi_imx0_4_reset,
David Jander6ff554e2010-10-08 11:24:01 +0200564 .fifosize = 8,
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200565 },
566#endif
567#ifdef CONFIG_SPI_IMX_VER_0_7
568 [SPI_IMX_VER_0_7] = {
569 .intctrl = mx31_intctrl,
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200570 .config = spi_imx0_7_config,
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200571 .trigger = mx31_trigger,
572 .rx_available = mx31_rx_available,
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200573 .reset = spi_imx0_4_reset,
David Jander6ff554e2010-10-08 11:24:01 +0200574 .fifosize = 8,
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200575 },
576#endif
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200577#ifdef CONFIG_SPI_IMX_VER_2_3
578 [SPI_IMX_VER_2_3] = {
579 .intctrl = spi_imx2_3_intctrl,
580 .config = spi_imx2_3_config,
581 .trigger = spi_imx2_3_trigger,
582 .rx_available = spi_imx2_3_rx_available,
583 .reset = spi_imx2_3_reset,
David Jander6ff554e2010-10-08 11:24:01 +0200584 .fifosize = 64,
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200585 },
586#endif
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200587};
588
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700589static void spi_imx_chipselect(struct spi_device *spi, int is_active)
590{
591 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700592 int gpio = spi_imx->chipselect[spi->chip_select];
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700593 int active = is_active != BITBANG_CS_INACTIVE;
594 int dev_is_lowactive = !(spi->mode & SPI_CS_HIGH);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700595
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700596 if (gpio < 0)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700597 return;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700598
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700599 gpio_set_value(gpio, dev_is_lowactive ^ active);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700600}
601
602static void spi_imx_push(struct spi_imx_data *spi_imx)
603{
David Jander6ff554e2010-10-08 11:24:01 +0200604 while (spi_imx->txfifo < spi_imx->devtype_data.fifosize) {
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700605 if (!spi_imx->count)
606 break;
607 spi_imx->tx(spi_imx);
608 spi_imx->txfifo++;
609 }
610
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200611 spi_imx->devtype_data.trigger(spi_imx);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700612}
613
614static irqreturn_t spi_imx_isr(int irq, void *dev_id)
615{
616 struct spi_imx_data *spi_imx = dev_id;
617
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200618 while (spi_imx->devtype_data.rx_available(spi_imx)) {
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700619 spi_imx->rx(spi_imx);
620 spi_imx->txfifo--;
621 }
622
623 if (spi_imx->count) {
624 spi_imx_push(spi_imx);
625 return IRQ_HANDLED;
626 }
627
628 if (spi_imx->txfifo) {
629 /* No data left to push, but still waiting for rx data,
630 * enable receive data available interrupt.
631 */
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200632 spi_imx->devtype_data.intctrl(
633 spi_imx, MXC_INT_RR);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700634 return IRQ_HANDLED;
635 }
636
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200637 spi_imx->devtype_data.intctrl(spi_imx, 0);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700638 complete(&spi_imx->xfer_done);
639
640 return IRQ_HANDLED;
641}
642
643static int spi_imx_setupxfer(struct spi_device *spi,
644 struct spi_transfer *t)
645{
646 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
647 struct spi_imx_config config;
648
649 config.bpw = t ? t->bits_per_word : spi->bits_per_word;
650 config.speed_hz = t ? t->speed_hz : spi->max_speed_hz;
651 config.mode = spi->mode;
Uwe Kleine-König3b2aa892010-09-10 09:42:29 +0200652 config.cs = spi->chip_select;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700653
Sascha Hauer462d26b2009-10-01 15:44:29 -0700654 if (!config.speed_hz)
655 config.speed_hz = spi->max_speed_hz;
656 if (!config.bpw)
657 config.bpw = spi->bits_per_word;
658 if (!config.speed_hz)
659 config.speed_hz = spi->max_speed_hz;
660
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700661 /* Initialize the functions for transfer */
662 if (config.bpw <= 8) {
663 spi_imx->rx = spi_imx_buf_rx_u8;
664 spi_imx->tx = spi_imx_buf_tx_u8;
665 } else if (config.bpw <= 16) {
666 spi_imx->rx = spi_imx_buf_rx_u16;
667 spi_imx->tx = spi_imx_buf_tx_u16;
668 } else if (config.bpw <= 32) {
669 spi_imx->rx = spi_imx_buf_rx_u32;
670 spi_imx->tx = spi_imx_buf_tx_u32;
671 } else
672 BUG();
673
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200674 spi_imx->devtype_data.config(spi_imx, &config);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700675
676 return 0;
677}
678
679static int spi_imx_transfer(struct spi_device *spi,
680 struct spi_transfer *transfer)
681{
682 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
683
684 spi_imx->tx_buf = transfer->tx_buf;
685 spi_imx->rx_buf = transfer->rx_buf;
686 spi_imx->count = transfer->len;
687 spi_imx->txfifo = 0;
688
689 init_completion(&spi_imx->xfer_done);
690
691 spi_imx_push(spi_imx);
692
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200693 spi_imx->devtype_data.intctrl(spi_imx, MXC_INT_TE);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700694
695 wait_for_completion(&spi_imx->xfer_done);
696
697 return transfer->len;
698}
699
700static int spi_imx_setup(struct spi_device *spi)
701{
Sascha Hauer6c23e5d2009-10-01 15:44:29 -0700702 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
703 int gpio = spi_imx->chipselect[spi->chip_select];
704
Alberto Panizzof4d4ecf2010-01-20 13:49:45 -0700705 dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700706 spi->mode, spi->bits_per_word, spi->max_speed_hz);
707
Sascha Hauer6c23e5d2009-10-01 15:44:29 -0700708 if (gpio >= 0)
709 gpio_direction_output(gpio, spi->mode & SPI_CS_HIGH ? 0 : 1);
710
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700711 spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
712
713 return 0;
714}
715
716static void spi_imx_cleanup(struct spi_device *spi)
717{
718}
719
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200720static struct platform_device_id spi_imx_devtype[] = {
721 {
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200722 .name = "imx1-cspi",
723 .driver_data = SPI_IMX_VER_IMX1,
724 }, {
725 .name = "imx21-cspi",
726 .driver_data = SPI_IMX_VER_0_0,
727 }, {
728 .name = "imx25-cspi",
729 .driver_data = SPI_IMX_VER_0_7,
730 }, {
731 .name = "imx27-cspi",
732 .driver_data = SPI_IMX_VER_0_0,
733 }, {
734 .name = "imx31-cspi",
735 .driver_data = SPI_IMX_VER_0_4,
736 }, {
737 .name = "imx35-cspi",
738 .driver_data = SPI_IMX_VER_0_7,
739 }, {
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200740 .name = "imx51-cspi",
741 .driver_data = SPI_IMX_VER_0_7,
742 }, {
743 .name = "imx51-ecspi",
744 .driver_data = SPI_IMX_VER_2_3,
745 }, {
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200746 /* sentinel */
747 }
748};
749
Grant Likely965346e2009-12-13 01:03:12 -0700750static int __devinit spi_imx_probe(struct platform_device *pdev)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700751{
752 struct spi_imx_master *mxc_platform_info;
753 struct spi_master *master;
754 struct spi_imx_data *spi_imx;
755 struct resource *res;
756 int i, ret;
757
Uwe Kleine-König980f3be2009-12-13 01:02:09 -0700758 mxc_platform_info = dev_get_platdata(&pdev->dev);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700759 if (!mxc_platform_info) {
760 dev_err(&pdev->dev, "can't get the platform data\n");
761 return -EINVAL;
762 }
763
764 master = spi_alloc_master(&pdev->dev, sizeof(struct spi_imx_data));
765 if (!master)
766 return -ENOMEM;
767
768 platform_set_drvdata(pdev, master);
769
770 master->bus_num = pdev->id;
771 master->num_chipselect = mxc_platform_info->num_chipselect;
772
773 spi_imx = spi_master_get_devdata(master);
774 spi_imx->bitbang.master = spi_master_get(master);
775 spi_imx->chipselect = mxc_platform_info->chipselect;
776
777 for (i = 0; i < master->num_chipselect; i++) {
778 if (spi_imx->chipselect[i] < 0)
779 continue;
780 ret = gpio_request(spi_imx->chipselect[i], DRIVER_NAME);
781 if (ret) {
John Ognessbbd050a2009-11-24 16:53:07 +0000782 while (i > 0) {
783 i--;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700784 if (spi_imx->chipselect[i] >= 0)
John Ognessbbd050a2009-11-24 16:53:07 +0000785 gpio_free(spi_imx->chipselect[i]);
786 }
787 dev_err(&pdev->dev, "can't get cs gpios\n");
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700788 goto out_master_put;
789 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700790 }
791
792 spi_imx->bitbang.chipselect = spi_imx_chipselect;
793 spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
794 spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
795 spi_imx->bitbang.master->setup = spi_imx_setup;
796 spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
Sascha Hauer3910f2c2009-10-01 15:44:30 -0700797 spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700798
799 init_completion(&spi_imx->xfer_done);
800
Uwe Kleine-König89342172010-11-24 10:05:46 +0100801 spi_imx->devtype_data =
802 spi_imx_devtype_data[pdev->id_entry->driver_data];
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200803
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700804 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
805 if (!res) {
806 dev_err(&pdev->dev, "can't get platform resource\n");
807 ret = -ENOMEM;
808 goto out_gpio_free;
809 }
810
811 if (!request_mem_region(res->start, resource_size(res), pdev->name)) {
812 dev_err(&pdev->dev, "request_mem_region failed\n");
813 ret = -EBUSY;
814 goto out_gpio_free;
815 }
816
817 spi_imx->base = ioremap(res->start, resource_size(res));
818 if (!spi_imx->base) {
819 ret = -EINVAL;
820 goto out_release_mem;
821 }
822
823 spi_imx->irq = platform_get_irq(pdev, 0);
Richard Genoud73575932011-01-07 15:26:01 +0100824 if (spi_imx->irq < 0) {
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700825 ret = -EINVAL;
826 goto out_iounmap;
827 }
828
829 ret = request_irq(spi_imx->irq, spi_imx_isr, 0, DRIVER_NAME, spi_imx);
830 if (ret) {
831 dev_err(&pdev->dev, "can't get irq%d: %d\n", spi_imx->irq, ret);
832 goto out_iounmap;
833 }
834
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700835 spi_imx->clk = clk_get(&pdev->dev, NULL);
836 if (IS_ERR(spi_imx->clk)) {
837 dev_err(&pdev->dev, "unable to get clock\n");
838 ret = PTR_ERR(spi_imx->clk);
839 goto out_free_irq;
840 }
841
842 clk_enable(spi_imx->clk);
843 spi_imx->spi_clk = clk_get_rate(spi_imx->clk);
844
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200845 spi_imx->devtype_data.reset(spi_imx);
Daniel Mackce1807b2009-11-19 19:01:42 +0000846
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200847 spi_imx->devtype_data.intctrl(spi_imx, 0);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700848
849 ret = spi_bitbang_start(&spi_imx->bitbang);
850 if (ret) {
851 dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
852 goto out_clk_put;
853 }
854
855 dev_info(&pdev->dev, "probed\n");
856
857 return ret;
858
859out_clk_put:
860 clk_disable(spi_imx->clk);
861 clk_put(spi_imx->clk);
862out_free_irq:
863 free_irq(spi_imx->irq, spi_imx);
864out_iounmap:
865 iounmap(spi_imx->base);
866out_release_mem:
867 release_mem_region(res->start, resource_size(res));
868out_gpio_free:
869 for (i = 0; i < master->num_chipselect; i++)
870 if (spi_imx->chipselect[i] >= 0)
871 gpio_free(spi_imx->chipselect[i]);
872out_master_put:
873 spi_master_put(master);
874 kfree(master);
875 platform_set_drvdata(pdev, NULL);
876 return ret;
877}
878
Grant Likely965346e2009-12-13 01:03:12 -0700879static int __devexit spi_imx_remove(struct platform_device *pdev)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700880{
881 struct spi_master *master = platform_get_drvdata(pdev);
882 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
883 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
884 int i;
885
886 spi_bitbang_stop(&spi_imx->bitbang);
887
888 writel(0, spi_imx->base + MXC_CSPICTRL);
889 clk_disable(spi_imx->clk);
890 clk_put(spi_imx->clk);
891 free_irq(spi_imx->irq, spi_imx);
892 iounmap(spi_imx->base);
893
894 for (i = 0; i < master->num_chipselect; i++)
895 if (spi_imx->chipselect[i] >= 0)
896 gpio_free(spi_imx->chipselect[i]);
897
898 spi_master_put(master);
899
900 release_mem_region(res->start, resource_size(res));
901
902 platform_set_drvdata(pdev, NULL);
903
904 return 0;
905}
906
907static struct platform_driver spi_imx_driver = {
908 .driver = {
909 .name = DRIVER_NAME,
910 .owner = THIS_MODULE,
911 },
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200912 .id_table = spi_imx_devtype,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700913 .probe = spi_imx_probe,
Grant Likely965346e2009-12-13 01:03:12 -0700914 .remove = __devexit_p(spi_imx_remove),
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700915};
916
917static int __init spi_imx_init(void)
918{
919 return platform_driver_register(&spi_imx_driver);
920}
921
922static void __exit spi_imx_exit(void)
923{
924 platform_driver_unregister(&spi_imx_driver);
925}
926
927module_init(spi_imx_init);
928module_exit(spi_imx_exit);
929
930MODULE_DESCRIPTION("SPI Master Controller driver");
931MODULE_AUTHOR("Sascha Hauer, Pengutronix");
932MODULE_LICENSE("GPL");