blob: cb941ae95f66ee43132cd267e14eba8161a2580c [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mm/proc-arm920.S: MMU functions for ARM920
3 *
4 * Copyright (C) 1999,2000 ARM Limited
5 * Copyright (C) 2000 Deep Blue Solutions Ltd.
Hyok S. Choid090ddd2006-06-28 14:10:01 +01006 * hacked for non-paged-MM by Hyok S. Choi, 2003.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21 *
22 *
23 * These are the low level assembler for performing cache and TLB
24 * functions on the arm920.
25 *
26 * CONFIG_CPU_ARM920_CPU_IDLE -> nohlt
27 */
28#include <linux/linkage.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029#include <linux/init.h>
30#include <asm/assembler.h>
Russell King5ec94072008-09-07 19:15:31 +010031#include <asm/hwcap.h>
Russell King74945c82006-03-16 14:44:36 +000032#include <asm/pgtable-hwdef.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include <asm/pgtable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <asm/page.h>
35#include <asm/ptrace.h>
36#include "proc-macros.S"
37
38/*
39 * The size of one data cache line.
40 */
41#define CACHE_DLINESIZE 32
42
43/*
44 * The number of data cache segments.
45 */
46#define CACHE_DSEGMENTS 8
47
48/*
49 * The number of lines in a cache segment.
50 */
51#define CACHE_DENTRIES 64
52
53/*
54 * This is the size at which it becomes more efficient to
55 * clean the whole cache, rather than using the individual
Lucas De Marchi25985ed2011-03-30 22:57:33 -030056 * cache line maintenance instructions.
Linus Torvalds1da177e2005-04-16 15:20:36 -070057 */
58#define CACHE_DLIMIT 65536
59
60
61 .text
62/*
63 * cpu_arm920_proc_init()
64 */
65ENTRY(cpu_arm920_proc_init)
66 mov pc, lr
67
68/*
69 * cpu_arm920_proc_fin()
70 */
71ENTRY(cpu_arm920_proc_fin)
Linus Torvalds1da177e2005-04-16 15:20:36 -070072 mrc p15, 0, r0, c1, c0, 0 @ ctrl register
73 bic r0, r0, #0x1000 @ ...i............
74 bic r0, r0, #0x000e @ ............wca.
75 mcr p15, 0, r0, c1, c0, 0 @ disable caches
Russell King9ca03a22010-07-26 12:22:12 +010076 mov pc, lr
Linus Torvalds1da177e2005-04-16 15:20:36 -070077
78/*
79 * cpu_arm920_reset(loc)
80 *
81 * Perform a soft reset of the system. Put the CPU into the
82 * same state as it would be if it had been reset, and branch
83 * to what would be the reset vector.
84 *
85 * loc: location to jump to for soft reset
86 */
87 .align 5
Will Deacon1a4baaf2011-11-15 13:25:04 +000088 .pushsection .idmap.text, "ax"
Linus Torvalds1da177e2005-04-16 15:20:36 -070089ENTRY(cpu_arm920_reset)
90 mov ip, #0
91 mcr p15, 0, ip, c7, c7, 0 @ invalidate I,D caches
92 mcr p15, 0, ip, c7, c10, 4 @ drain WB
Hyok S. Choid090ddd2006-06-28 14:10:01 +010093#ifdef CONFIG_MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -070094 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
Hyok S. Choid090ddd2006-06-28 14:10:01 +010095#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070096 mrc p15, 0, ip, c1, c0, 0 @ ctrl register
97 bic ip, ip, #0x000f @ ............wcam
98 bic ip, ip, #0x1100 @ ...i...s........
99 mcr p15, 0, ip, c1, c0, 0 @ ctrl register
100 mov pc, r0
Will Deacon1a4baaf2011-11-15 13:25:04 +0000101ENDPROC(cpu_arm920_reset)
102 .popsection
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103
104/*
105 * cpu_arm920_do_idle()
106 */
107 .align 5
108ENTRY(cpu_arm920_do_idle)
109 mcr p15, 0, r0, c7, c0, 4 @ Wait for interrupt
110 mov pc, lr
111
112
113#ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
114
115/*
Mika Westerbergc8c90862010-10-28 11:27:40 +0100116 * flush_icache_all()
117 *
118 * Unconditionally clean and invalidate the entire icache.
119 */
120ENTRY(arm920_flush_icache_all)
121 mov r0, #0
122 mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
123 mov pc, lr
124ENDPROC(arm920_flush_icache_all)
125
126/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127 * flush_user_cache_all()
128 *
129 * Invalidate all cache entries in a particular address
130 * space.
131 */
132ENTRY(arm920_flush_user_cache_all)
133 /* FALLTHROUGH */
134
135/*
136 * flush_kern_cache_all()
137 *
138 * Clean and invalidate the entire cache.
139 */
140ENTRY(arm920_flush_kern_cache_all)
141 mov r2, #VM_EXEC
142 mov ip, #0
143__flush_whole_cache:
144 mov r1, #(CACHE_DSEGMENTS - 1) << 5 @ 8 segments
1451: orr r3, r1, #(CACHE_DENTRIES - 1) << 26 @ 64 entries
1462: mcr p15, 0, r3, c7, c14, 2 @ clean+invalidate D index
147 subs r3, r3, #1 << 26
148 bcs 2b @ entries 63 to 0
149 subs r1, r1, #1 << 5
150 bcs 1b @ segments 7 to 0
151 tst r2, #VM_EXEC
152 mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache
153 mcrne p15, 0, ip, c7, c10, 4 @ drain WB
154 mov pc, lr
155
156/*
157 * flush_user_cache_range(start, end, flags)
158 *
159 * Invalidate a range of cache entries in the specified
160 * address space.
161 *
162 * - start - start address (inclusive)
163 * - end - end address (exclusive)
164 * - flags - vm_flags for address space
165 */
166ENTRY(arm920_flush_user_cache_range)
167 mov ip, #0
168 sub r3, r1, r0 @ calculate total size
169 cmp r3, #CACHE_DLIMIT
170 bhs __flush_whole_cache
171
1721: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
173 tst r2, #VM_EXEC
174 mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
175 add r0, r0, #CACHE_DLINESIZE
176 cmp r0, r1
177 blo 1b
178 tst r2, #VM_EXEC
179 mcrne p15, 0, ip, c7, c10, 4 @ drain WB
180 mov pc, lr
181
182/*
183 * coherent_kern_range(start, end)
184 *
185 * Ensure coherency between the Icache and the Dcache in the
186 * region described by start, end. If you have non-snooping
187 * Harvard caches, you need to implement this function.
188 *
189 * - start - virtual start address
190 * - end - virtual end address
191 */
192ENTRY(arm920_coherent_kern_range)
193 /* FALLTHROUGH */
194
195/*
196 * coherent_user_range(start, end)
197 *
198 * Ensure coherency between the Icache and the Dcache in the
199 * region described by start, end. If you have non-snooping
200 * Harvard caches, you need to implement this function.
201 *
202 * - start - virtual start address
203 * - end - virtual end address
204 */
205ENTRY(arm920_coherent_user_range)
206 bic r0, r0, #CACHE_DLINESIZE - 1
2071: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
208 mcr p15, 0, r0, c7, c5, 1 @ invalidate I entry
209 add r0, r0, #CACHE_DLINESIZE
210 cmp r0, r1
211 blo 1b
212 mcr p15, 0, r0, c7, c10, 4 @ drain WB
213 mov pc, lr
214
215/*
Russell King2c9b9c82009-11-26 12:56:21 +0000216 * flush_kern_dcache_area(void *addr, size_t size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217 *
218 * Ensure no D cache aliasing occurs, either with itself or
219 * the I cache
220 *
Russell King2c9b9c82009-11-26 12:56:21 +0000221 * - addr - kernel address
222 * - size - region size
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223 */
Russell King2c9b9c82009-11-26 12:56:21 +0000224ENTRY(arm920_flush_kern_dcache_area)
225 add r1, r0, r1
Linus Torvalds1da177e2005-04-16 15:20:36 -07002261: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
227 add r0, r0, #CACHE_DLINESIZE
228 cmp r0, r1
229 blo 1b
230 mov r0, #0
231 mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
232 mcr p15, 0, r0, c7, c10, 4 @ drain WB
233 mov pc, lr
234
235/*
236 * dma_inv_range(start, end)
237 *
238 * Invalidate (discard) the specified virtual address range.
239 * May not write back any entries. If 'start' or 'end'
240 * are not cache line aligned, those lines must be written
241 * back.
242 *
243 * - start - virtual start address
244 * - end - virtual end address
245 *
246 * (same as v4wb)
247 */
Russell King702b94b2009-11-26 16:24:19 +0000248arm920_dma_inv_range:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249 tst r0, #CACHE_DLINESIZE - 1
250 bic r0, r0, #CACHE_DLINESIZE - 1
251 mcrne p15, 0, r0, c7, c10, 1 @ clean D entry
252 tst r1, #CACHE_DLINESIZE - 1
253 mcrne p15, 0, r1, c7, c10, 1 @ clean D entry
2541: mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
255 add r0, r0, #CACHE_DLINESIZE
256 cmp r0, r1
257 blo 1b
258 mcr p15, 0, r0, c7, c10, 4 @ drain WB
259 mov pc, lr
260
261/*
262 * dma_clean_range(start, end)
263 *
264 * Clean the specified virtual address range.
265 *
266 * - start - virtual start address
267 * - end - virtual end address
268 *
269 * (same as v4wb)
270 */
Russell King702b94b2009-11-26 16:24:19 +0000271arm920_dma_clean_range:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 bic r0, r0, #CACHE_DLINESIZE - 1
2731: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
274 add r0, r0, #CACHE_DLINESIZE
275 cmp r0, r1
276 blo 1b
277 mcr p15, 0, r0, c7, c10, 4 @ drain WB
278 mov pc, lr
279
280/*
281 * dma_flush_range(start, end)
282 *
283 * Clean and invalidate the specified virtual address range.
284 *
285 * - start - virtual start address
286 * - end - virtual end address
287 */
288ENTRY(arm920_dma_flush_range)
289 bic r0, r0, #CACHE_DLINESIZE - 1
2901: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
291 add r0, r0, #CACHE_DLINESIZE
292 cmp r0, r1
293 blo 1b
294 mcr p15, 0, r0, c7, c10, 4 @ drain WB
295 mov pc, lr
296
Russell Kinga9c91472009-11-26 16:19:58 +0000297/*
298 * dma_map_area(start, size, dir)
299 * - start - kernel virtual start address
300 * - size - size of region
301 * - dir - DMA direction
302 */
303ENTRY(arm920_dma_map_area)
304 add r1, r1, r0
305 cmp r2, #DMA_TO_DEVICE
306 beq arm920_dma_clean_range
307 bcs arm920_dma_inv_range
308 b arm920_dma_flush_range
309ENDPROC(arm920_dma_map_area)
310
311/*
312 * dma_unmap_area(start, size, dir)
313 * - start - kernel virtual start address
314 * - size - size of region
315 * - dir - DMA direction
316 */
317ENTRY(arm920_dma_unmap_area)
318 mov pc, lr
319ENDPROC(arm920_dma_unmap_area)
320
Dave Martin68f5e1a2011-06-23 17:19:48 +0100321 @ define struct cpu_cache_fns (see <asm/cacheflush.h> and proc-macros.S)
322 define_cache_functions arm920
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323#endif
324
325
326ENTRY(cpu_arm920_dcache_clean_area)
3271: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
328 add r0, r0, #CACHE_DLINESIZE
329 subs r1, r1, #CACHE_DLINESIZE
330 bhi 1b
331 mov pc, lr
332
333/* =============================== PageTable ============================== */
334
335/*
336 * cpu_arm920_switch_mm(pgd)
337 *
338 * Set the translation base pointer to be as described by pgd.
339 *
340 * pgd: new page tables
341 */
342 .align 5
343ENTRY(cpu_arm920_switch_mm)
Hyok S. Choid090ddd2006-06-28 14:10:01 +0100344#ifdef CONFIG_MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 mov ip, #0
346#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
347 mcr p15, 0, ip, c7, c6, 0 @ invalidate D cache
348#else
349@ && 'Clean & Invalidate whole DCache'
350@ && Re-written to use Index Ops.
351@ && Uses registers r1, r3 and ip
352
353 mov r1, #(CACHE_DSEGMENTS - 1) << 5 @ 8 segments
3541: orr r3, r1, #(CACHE_DENTRIES - 1) << 26 @ 64 entries
3552: mcr p15, 0, r3, c7, c14, 2 @ clean & invalidate D index
356 subs r3, r3, #1 << 26
357 bcs 2b @ entries 63 to 0
358 subs r1, r1, #1 << 5
359 bcs 1b @ segments 7 to 0
360#endif
361 mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
362 mcr p15, 0, ip, c7, c10, 4 @ drain WB
363 mcr p15, 0, r0, c2, c0, 0 @ load page table pointer
364 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
Hyok S. Choid090ddd2006-06-28 14:10:01 +0100365#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366 mov pc, lr
367
368/*
Russell Kingad1ae2f2006-12-13 14:34:43 +0000369 * cpu_arm920_set_pte(ptep, pte, ext)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 *
371 * Set a PTE and flush it out
372 */
373 .align 5
Russell Kingad1ae2f2006-12-13 14:34:43 +0000374ENTRY(cpu_arm920_set_pte_ext)
Hyok S. Choid090ddd2006-06-28 14:10:01 +0100375#ifdef CONFIG_MMU
Russell Kingda091652008-09-06 17:19:08 +0100376 armv3_set_pte_ext
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377 mov r0, r0
378 mcr p15, 0, r0, c7, c10, 1 @ clean D entry
379 mcr p15, 0, r0, c7, c10, 4 @ drain WB
Russell Kingda091652008-09-06 17:19:08 +0100380#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381 mov pc, lr
382
Russell Kingf6b0fa02011-02-06 15:48:39 +0000383/* Suspend/resume support: taken from arch/arm/plat-s3c24xx/sleep.S */
384.globl cpu_arm920_suspend_size
Russell Kingde8e71c2011-08-27 22:39:09 +0100385.equ cpu_arm920_suspend_size, 4 * 3
Russell King29ea23f2011-04-02 10:08:55 +0100386#ifdef CONFIG_PM_SLEEP
Russell Kingf6b0fa02011-02-06 15:48:39 +0000387ENTRY(cpu_arm920_do_suspend)
Russell Kingde8e71c2011-08-27 22:39:09 +0100388 stmfd sp!, {r4 - r6, lr}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000389 mrc p15, 0, r4, c13, c0, 0 @ PID
390 mrc p15, 0, r5, c3, c0, 0 @ Domain ID
Russell Kingde8e71c2011-08-27 22:39:09 +0100391 mrc p15, 0, r6, c1, c0, 0 @ Control register
392 stmia r0, {r4 - r6}
393 ldmfd sp!, {r4 - r6, pc}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000394ENDPROC(cpu_arm920_do_suspend)
395
396ENTRY(cpu_arm920_do_resume)
397 mov ip, #0
398 mcr p15, 0, ip, c8, c7, 0 @ invalidate I+D TLBs
399 mcr p15, 0, ip, c7, c7, 0 @ invalidate I+D caches
Russell Kingde8e71c2011-08-27 22:39:09 +0100400 ldmia r0, {r4 - r6}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000401 mcr p15, 0, r4, c13, c0, 0 @ PID
402 mcr p15, 0, r5, c3, c0, 0 @ Domain ID
Russell Kingde8e71c2011-08-27 22:39:09 +0100403 mcr p15, 0, r1, c2, c0, 0 @ TTB address
404 mov r0, r6 @ control register
Russell Kingf6b0fa02011-02-06 15:48:39 +0000405 b cpu_resume_mmu
406ENDPROC(cpu_arm920_do_resume)
Russell Kingf6b0fa02011-02-06 15:48:39 +0000407#endif
408
Russell King5085f3f2010-10-01 15:37:05 +0100409 __CPUINIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410
411 .type __arm920_setup, #function
412__arm920_setup:
413 mov r0, #0
414 mcr p15, 0, r0, c7, c7 @ invalidate I,D caches on v4
415 mcr p15, 0, r0, c7, c10, 4 @ drain write buffer on v4
Hyok S. Choid090ddd2006-06-28 14:10:01 +0100416#ifdef CONFIG_MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417 mcr p15, 0, r0, c8, c7 @ invalidate I,D TLBs on v4
Hyok S. Choid090ddd2006-06-28 14:10:01 +0100418#endif
Russell King22b190862006-06-29 15:09:57 +0100419 adr r5, arm920_crval
420 ldmia r5, {r5, r6}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421 mrc p15, 0, r0, c1, c0 @ get control register v4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422 bic r0, r0, r5
Russell King22b190862006-06-29 15:09:57 +0100423 orr r0, r0, r6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424 mov pc, lr
425 .size __arm920_setup, . - __arm920_setup
426
427 /*
428 * R
429 * .RVI ZFRS BLDP WCAM
430 * ..11 0001 ..11 0101
431 *
432 */
Russell King22b190862006-06-29 15:09:57 +0100433 .type arm920_crval, #object
434arm920_crval:
435 crval clear=0x00003f3f, mmuset=0x00003135, ucset=0x00001130
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436
437 __INITDATA
Dave Martin68f5e1a2011-06-23 17:19:48 +0100438 @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
439 define_processor_functions arm920, dabort=v4t_early_abort, pabort=legacy_pabort, suspend=1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440
441 .section ".rodata"
442
Dave Martin68f5e1a2011-06-23 17:19:48 +0100443 string cpu_arch_name, "armv4t"
444 string cpu_elf_name, "v4"
445 string cpu_arm920_name, "ARM920T"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446
447 .align
448
Ben Dooks02b7dd12005-09-20 16:35:03 +0100449 .section ".proc.info.init", #alloc, #execinstr
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450
451 .type __arm920_proc_info,#object
452__arm920_proc_info:
453 .long 0x41009200
454 .long 0xff00fff0
455 .long PMD_TYPE_SECT | \
456 PMD_SECT_BUFFERABLE | \
457 PMD_SECT_CACHEABLE | \
458 PMD_BIT4 | \
459 PMD_SECT_AP_WRITE | \
460 PMD_SECT_AP_READ
Russell King8799ee92006-06-29 18:24:21 +0100461 .long PMD_TYPE_SECT | \
462 PMD_BIT4 | \
463 PMD_SECT_AP_WRITE | \
464 PMD_SECT_AP_READ
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465 b __arm920_setup
466 .long cpu_arch_name
467 .long cpu_elf_name
468 .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB
469 .long cpu_arm920_name
470 .long arm920_processor_functions
471 .long v4wbi_tlb_fns
472 .long v4wb_user_fns
473#ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
474 .long arm920_cache_fns
475#else
476 .long v4wt_cache_fns
477#endif
478 .size __arm920_proc_info, . - __arm920_proc_info