blob: 6bf276b4f85d9d9003d4c4b3c73040eb5f28792b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#ifndef __ASM_SH_PCI_H
2#define __ASM_SH_PCI_H
3
4#ifdef __KERNEL__
5
Linus Torvalds1da177e2005-04-16 15:20:36 -07006/* Can be used to override the logic in pci_scan_bus for skipping
7 already-configured bus numbers - to be used for buggy BIOSes
8 or architectures with incomplete PCI setup by the loader */
9
10#define pcibios_assign_all_busses() 1
Linus Torvalds1da177e2005-04-16 15:20:36 -070011
12/*
13 * A board can define one or more PCI channels that represent built-in (or
14 * external) PCI controllers.
15 */
16struct pci_channel {
Paul Mundte79066a2009-04-20 18:29:22 +090017 struct pci_channel *next;
Paul Mundt0bb34a62009-04-20 16:38:00 +090018
Paul Mundte79066a2009-04-20 18:29:22 +090019 struct pci_ops *pci_ops;
20 struct resource *io_resource;
21 struct resource *mem_resource;
22
Paul Mundt09cfeb12009-04-20 18:42:00 +090023 unsigned long io_offset;
24 unsigned long mem_offset;
25
Paul Mundte79066a2009-04-20 18:29:22 +090026 unsigned long reg_base;
Paul Mundte79066a2009-04-20 18:29:22 +090027
28 unsigned long io_map_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -070029};
30
Paul Mundte79066a2009-04-20 18:29:22 +090031extern void register_pci_controller(struct pci_channel *hose);
32
Paul Mundta3c0e0d2009-04-20 16:14:29 +090033extern unsigned long PCIBIOS_MIN_IO, PCIBIOS_MIN_MEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
35struct pci_dev;
36
Paul Mundt98333852009-04-20 15:51:45 +090037#define HAVE_PCI_MMAP
38extern int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
39 enum pci_mmap_state mmap_state, int write_combine);
Linus Torvalds1da177e2005-04-16 15:20:36 -070040extern void pcibios_set_master(struct pci_dev *dev);
41
David Shaohua Lic9c3e452005-04-01 00:07:31 -050042static inline void pcibios_penalize_isa_irq(int irq, int active)
Linus Torvalds1da177e2005-04-16 15:20:36 -070043{
44 /* We don't do dynamic PCI IRQ allocation */
45}
46
47/* Dynamic DMA mapping stuff.
48 * SuperH has everything mapped statically like x86.
49 */
50
51/* The PCI address space does equal the physical memory
52 * address space. The networking and block device layers use
53 * this boolean for bounce buffer decisions.
54 */
Paul Mundt73c926b2009-10-20 12:55:56 +090055#define PCI_DMA_BUS_IS_PHYS (dma_ops->is_phys)
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
57/* pci_unmap_{single,page} being a nop depends upon the
58 * configuration.
59 */
60#ifdef CONFIG_SH_PCIDMA_NONCOHERENT
61#define DECLARE_PCI_UNMAP_ADDR(ADDR_NAME) \
62 dma_addr_t ADDR_NAME;
63#define DECLARE_PCI_UNMAP_LEN(LEN_NAME) \
64 __u32 LEN_NAME;
65#define pci_unmap_addr(PTR, ADDR_NAME) \
66 ((PTR)->ADDR_NAME)
67#define pci_unmap_addr_set(PTR, ADDR_NAME, VAL) \
68 (((PTR)->ADDR_NAME) = (VAL))
69#define pci_unmap_len(PTR, LEN_NAME) \
70 ((PTR)->LEN_NAME)
71#define pci_unmap_len_set(PTR, LEN_NAME, VAL) \
72 (((PTR)->LEN_NAME) = (VAL))
73#else
74#define DECLARE_PCI_UNMAP_ADDR(ADDR_NAME)
75#define DECLARE_PCI_UNMAP_LEN(LEN_NAME)
76#define pci_unmap_addr(PTR, ADDR_NAME) (0)
77#define pci_unmap_addr_set(PTR, ADDR_NAME, VAL) do { } while (0)
78#define pci_unmap_len(PTR, LEN_NAME) (0)
79#define pci_unmap_len_set(PTR, LEN_NAME, VAL) do { } while (0)
80#endif
81
Paul Mundt3e98f9f2009-04-24 15:39:39 +090082#ifdef CONFIG_PCI
Paul Mundtb7e2ac62009-05-26 23:13:13 +090083/*
84 * None of the SH PCI controllers support MWI, it is always treated as a
85 * direct memory write.
86 */
87#define PCI_DISABLE_MWI
88
David S. Millere24c2d92005-06-02 12:55:50 -070089static inline void pci_dma_burst_advice(struct pci_dev *pdev,
90 enum pci_dma_burst_strategy *strat,
91 unsigned long *strategy_parameter)
92{
Paul Mundtb7e2ac62009-05-26 23:13:13 +090093 unsigned long cacheline_size;
94 u8 byte;
95
96 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &byte);
97
98 if (byte == 0)
99 cacheline_size = L1_CACHE_BYTES;
100 else
101 cacheline_size = byte << 2;
102
103 *strat = PCI_DMA_BURST_MULTIPLE;
104 *strategy_parameter = cacheline_size;
David S. Millere24c2d92005-06-02 12:55:50 -0700105}
Paul Mundt3e98f9f2009-04-24 15:39:39 +0900106#endif
Magnus Dammef339f22008-02-19 21:35:22 +0900107
Paul Mundt99f95f12009-04-20 18:24:57 +0900108#ifdef CONFIG_SUPERH32
109/*
110 * If we're on an SH7751 or SH7780 PCI controller, PCI memory is mapped
111 * at the end of the address space in a special non-translatable area.
112 */
113#define PCI_MEM_FIXED_START 0xfd000000
114#define PCI_MEM_FIXED_END (PCI_MEM_FIXED_START + 0x01000000)
Magnus Dammef339f22008-02-19 21:35:22 +0900115
Paul Mundt99f95f12009-04-20 18:24:57 +0900116#define is_pci_memory_fixed_range(s, e) \
117 ((s) >= PCI_MEM_FIXED_START && (e) < PCI_MEM_FIXED_END)
Magnus Dammef339f22008-02-19 21:35:22 +0900118#else
Paul Mundt99f95f12009-04-20 18:24:57 +0900119#define is_pci_memory_fixed_range(s, e) (0)
Andrew Mortonbb4a61b2005-06-06 23:07:46 -0700120#endif
David S. Millere24c2d92005-06-02 12:55:50 -0700121
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122/* Board-specific fixup routines. */
Paul Mundt959f85f2006-09-27 16:43:28 +0900123int pcibios_map_platform_irq(struct pci_dev *dev, u8 slot, u8 pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124
Paul Mundt9ade1212009-04-20 15:38:25 +0900125extern void pcibios_resource_to_bus(struct pci_dev *dev,
126 struct pci_bus_region *region, struct resource *res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127
Paul Mundt9ade1212009-04-20 15:38:25 +0900128extern void pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
129 struct pci_bus_region *region);
130
Paul Mundt9ade1212009-04-20 15:38:25 +0900131/* Chances are this interrupt is wired PC-style ... */
132static inline int pci_get_legacy_ide_irq(struct pci_dev *dev, int channel)
133{
134 return channel ? 15 : 14;
135}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136
137/* generic DMA-mapping stuff */
138#include <asm-generic/pci-dma-compat.h>
139
Paul Mundt9ade1212009-04-20 15:38:25 +0900140#endif /* __KERNEL__ */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141#endif /* __ASM_SH_PCI_H */
142