blob: 486aa2dba5816e57ab9ef653e47d8d66520e0cd3 [file] [log] [blame]
Hauke Mehrtens21e05342011-07-23 01:20:09 +02001/*
2 * Broadcom specific AMBA
3 * Broadcom MIPS32 74K core driver
4 *
5 * Copyright 2009, Broadcom Corporation
6 * Copyright 2006, 2007, Michael Buesch <mb@bu3sch.de>
7 * Copyright 2010, Bernhard Loos <bernhardloos@googlemail.com>
8 * Copyright 2011, Hauke Mehrtens <hauke@hauke-m.de>
9 *
10 * Licensed under the GNU/GPL. See COPYING for details.
11 */
12
13#include "bcma_private.h"
14
15#include <linux/bcma/bcma.h>
16
17#include <linux/serial.h>
18#include <linux/serial_core.h>
19#include <linux/serial_reg.h>
20#include <linux/time.h>
21
22/* The 47162a0 hangs when reading MIPS DMP registers registers */
23static inline bool bcma_core_mips_bcm47162a0_quirk(struct bcma_device *dev)
24{
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +020025 return dev->bus->chipinfo.id == BCMA_CHIP_ID_BCM47162 &&
26 dev->bus->chipinfo.rev == 0 && dev->id.id == BCMA_CORE_MIPS_74K;
Hauke Mehrtens21e05342011-07-23 01:20:09 +020027}
28
29/* The 5357b0 hangs when reading USB20H DMP registers */
30static inline bool bcma_core_mips_bcm5357b0_quirk(struct bcma_device *dev)
31{
Hauke Mehrtens4b4f5be2012-06-30 01:44:38 +020032 return (dev->bus->chipinfo.id == BCMA_CHIP_ID_BCM5357 ||
33 dev->bus->chipinfo.id == BCMA_CHIP_ID_BCM4749) &&
Hauke Mehrtens21e05342011-07-23 01:20:09 +020034 dev->bus->chipinfo.pkg == 11 &&
35 dev->id.id == BCMA_CORE_USB20_HOST;
36}
37
38static inline u32 mips_read32(struct bcma_drv_mips *mcore,
39 u16 offset)
40{
41 return bcma_read32(mcore->core, offset);
42}
43
44static inline void mips_write32(struct bcma_drv_mips *mcore,
45 u16 offset,
46 u32 value)
47{
48 bcma_write32(mcore->core, offset, value);
49}
50
51static const u32 ipsflag_irq_mask[] = {
52 0,
53 BCMA_MIPS_IPSFLAG_IRQ1,
54 BCMA_MIPS_IPSFLAG_IRQ2,
55 BCMA_MIPS_IPSFLAG_IRQ3,
56 BCMA_MIPS_IPSFLAG_IRQ4,
57};
58
59static const u32 ipsflag_irq_shift[] = {
60 0,
61 BCMA_MIPS_IPSFLAG_IRQ1_SHIFT,
62 BCMA_MIPS_IPSFLAG_IRQ2_SHIFT,
63 BCMA_MIPS_IPSFLAG_IRQ3_SHIFT,
64 BCMA_MIPS_IPSFLAG_IRQ4_SHIFT,
65};
66
67static u32 bcma_core_mips_irqflag(struct bcma_device *dev)
68{
69 u32 flag;
70
71 if (bcma_core_mips_bcm47162a0_quirk(dev))
72 return dev->core_index;
73 if (bcma_core_mips_bcm5357b0_quirk(dev))
74 return dev->core_index;
75 flag = bcma_aread32(dev, BCMA_MIPS_OOBSELOUTA30);
76
77 return flag & 0x1F;
78}
79
80/* Get the MIPS IRQ assignment for a specified device.
81 * If unassigned, 0 is returned.
82 */
83unsigned int bcma_core_mips_irq(struct bcma_device *dev)
84{
85 struct bcma_device *mdev = dev->bus->drv_mips.core;
86 u32 irqflag;
87 unsigned int irq;
88
89 irqflag = bcma_core_mips_irqflag(dev);
90
91 for (irq = 1; irq <= 4; irq++)
92 if (bcma_read32(mdev, BCMA_MIPS_MIPS74K_INTMASK(irq)) &
93 (1 << irqflag))
94 return irq;
95
96 return 0;
97}
98EXPORT_SYMBOL(bcma_core_mips_irq);
99
100static void bcma_core_mips_set_irq(struct bcma_device *dev, unsigned int irq)
101{
102 unsigned int oldirq = bcma_core_mips_irq(dev);
103 struct bcma_bus *bus = dev->bus;
104 struct bcma_device *mdev = bus->drv_mips.core;
105 u32 irqflag;
106
107 irqflag = bcma_core_mips_irqflag(dev);
108 BUG_ON(oldirq == 6);
109
110 dev->irq = irq + 2;
111
112 /* clear the old irq */
113 if (oldirq == 0)
114 bcma_write32(mdev, BCMA_MIPS_MIPS74K_INTMASK(0),
115 bcma_read32(mdev, BCMA_MIPS_MIPS74K_INTMASK(0)) &
116 ~(1 << irqflag));
117 else
Rafał Miłeckicbbc0132012-12-10 07:53:56 +0100118 bcma_write32(mdev, BCMA_MIPS_MIPS74K_INTMASK(oldirq), 0);
Hauke Mehrtens21e05342011-07-23 01:20:09 +0200119
120 /* assign the new one */
121 if (irq == 0) {
122 bcma_write32(mdev, BCMA_MIPS_MIPS74K_INTMASK(0),
123 bcma_read32(mdev, BCMA_MIPS_MIPS74K_INTMASK(0)) |
124 (1 << irqflag));
125 } else {
126 u32 oldirqflag = bcma_read32(mdev,
127 BCMA_MIPS_MIPS74K_INTMASK(irq));
128 if (oldirqflag) {
129 struct bcma_device *core;
130
131 /* backplane irq line is in use, find out who uses
132 * it and set user to irq 0
133 */
Hauke Mehrtensd8f1bd22012-07-26 17:44:12 +0200134 list_for_each_entry(core, &bus->cores, list) {
Hauke Mehrtens21e05342011-07-23 01:20:09 +0200135 if ((1 << bcma_core_mips_irqflag(core)) ==
136 oldirqflag) {
137 bcma_core_mips_set_irq(core, 0);
138 break;
139 }
140 }
141 }
142 bcma_write32(mdev, BCMA_MIPS_MIPS74K_INTMASK(irq),
143 1 << irqflag);
144 }
145
Hauke Mehrtens7401cb62013-01-04 00:51:22 +0100146 bcma_debug(bus, "set_irq: core 0x%04x, irq %d => %d\n",
147 dev->id.id, oldirq + 2, irq + 2);
Hauke Mehrtens21e05342011-07-23 01:20:09 +0200148}
149
Hauke Mehrtense3f05a42013-01-04 00:51:21 +0100150static void bcma_core_mips_set_irq_name(struct bcma_bus *bus, unsigned int irq,
151 u16 coreid, u8 unit)
152{
153 struct bcma_device *core;
154
155 core = bcma_find_core_unit(bus, coreid, unit);
156 if (!core) {
157 bcma_warn(bus,
158 "Can not find core (id: 0x%x, unit %i) for IRQ configuration.\n",
159 coreid, unit);
160 return;
161 }
162
163 bcma_core_mips_set_irq(core, irq);
164}
165
Hauke Mehrtens21e05342011-07-23 01:20:09 +0200166static void bcma_core_mips_print_irq(struct bcma_device *dev, unsigned int irq)
167{
168 int i;
169 static const char *irq_name[] = {"2(S)", "3", "4", "5", "6", "D", "I"};
Hauke Mehrtens7401cb62013-01-04 00:51:22 +0100170 printk(KERN_DEBUG KBUILD_MODNAME ": core 0x%04x, irq :", dev->id.id);
Hauke Mehrtens21e05342011-07-23 01:20:09 +0200171 for (i = 0; i <= 6; i++)
172 printk(" %s%s", irq_name[i], i == irq ? "*" : " ");
173 printk("\n");
174}
175
176static void bcma_core_mips_dump_irq(struct bcma_bus *bus)
177{
178 struct bcma_device *core;
179
Hauke Mehrtensd8f1bd22012-07-26 17:44:12 +0200180 list_for_each_entry(core, &bus->cores, list) {
Hauke Mehrtens21e05342011-07-23 01:20:09 +0200181 bcma_core_mips_print_irq(core, bcma_core_mips_irq(core));
182 }
183}
184
Hauke Mehrtens908debc2011-07-23 01:20:11 +0200185u32 bcma_cpu_clock(struct bcma_drv_mips *mcore)
186{
187 struct bcma_bus *bus = mcore->core->bus;
188
189 if (bus->drv_cc.capabilities & BCMA_CC_CAP_PMU)
Rafał Miłecki5b5ac412012-12-07 12:56:56 +0100190 return bcma_pmu_get_cpu_clock(&bus->drv_cc);
Hauke Mehrtens908debc2011-07-23 01:20:11 +0200191
Rafał Miłecki3d9d8af2012-07-05 22:07:32 +0200192 bcma_err(bus, "No PMU available, need this to get the cpu clock\n");
Hauke Mehrtens908debc2011-07-23 01:20:11 +0200193 return 0;
194}
195EXPORT_SYMBOL(bcma_cpu_clock);
196
Hauke Mehrtens21e05342011-07-23 01:20:09 +0200197static void bcma_core_mips_flash_detect(struct bcma_drv_mips *mcore)
198{
199 struct bcma_bus *bus = mcore->core->bus;
Hauke Mehrtens3c25ddd2012-09-29 20:33:52 +0200200 struct bcma_drv_cc *cc = &bus->drv_cc;
Hauke Mehrtens21e05342011-07-23 01:20:09 +0200201
Hauke Mehrtens3c25ddd2012-09-29 20:33:52 +0200202 switch (cc->capabilities & BCMA_CC_CAP_FLASHT) {
Hauke Mehrtens21e05342011-07-23 01:20:09 +0200203 case BCMA_CC_FLASHT_STSER:
204 case BCMA_CC_FLASHT_ATSER:
Rafał Miłecki23cb3b22012-07-17 16:26:41 +0200205 bcma_debug(bus, "Found serial flash\n");
Hauke Mehrtens3c25ddd2012-09-29 20:33:52 +0200206 bcma_sflash_init(cc);
Hauke Mehrtens21e05342011-07-23 01:20:09 +0200207 break;
208 case BCMA_CC_FLASHT_PARA:
Rafał Miłecki23cb3b22012-07-17 16:26:41 +0200209 bcma_debug(bus, "Found parallel flash\n");
Hauke Mehrtens3c25ddd2012-09-29 20:33:52 +0200210 cc->pflash.present = true;
211 cc->pflash.window = BCMA_SOC_FLASH2;
212 cc->pflash.window_size = BCMA_SOC_FLASH2_SZ;
Hauke Mehrtens21e05342011-07-23 01:20:09 +0200213
Hauke Mehrtens3c25ddd2012-09-29 20:33:52 +0200214 if ((bcma_read32(cc->core, BCMA_CC_FLASH_CFG) &
Hauke Mehrtens21e05342011-07-23 01:20:09 +0200215 BCMA_CC_FLASH_CFG_DS) == 0)
Hauke Mehrtens3c25ddd2012-09-29 20:33:52 +0200216 cc->pflash.buswidth = 1;
Hauke Mehrtens21e05342011-07-23 01:20:09 +0200217 else
Hauke Mehrtens3c25ddd2012-09-29 20:33:52 +0200218 cc->pflash.buswidth = 2;
Hauke Mehrtens21e05342011-07-23 01:20:09 +0200219 break;
220 default:
Rafał Miłecki23cb3b22012-07-17 16:26:41 +0200221 bcma_err(bus, "Flash type not supported\n");
222 }
223
Hauke Mehrtens3c25ddd2012-09-29 20:33:52 +0200224 if (cc->core->id.rev == 38 ||
Rafał Miłecki23cb3b22012-07-17 16:26:41 +0200225 bus->chipinfo.id == BCMA_CHIP_ID_BCM4706) {
Hauke Mehrtens3c25ddd2012-09-29 20:33:52 +0200226 if (cc->capabilities & BCMA_CC_CAP_NFLASH) {
Rafał Miłecki23cb3b22012-07-17 16:26:41 +0200227 bcma_debug(bus, "Found NAND flash\n");
Hauke Mehrtens3c25ddd2012-09-29 20:33:52 +0200228 bcma_nflash_init(cc);
Rafał Miłecki23cb3b22012-07-17 16:26:41 +0200229 }
Hauke Mehrtens21e05342011-07-23 01:20:09 +0200230 }
231}
232
Hauke Mehrtens49655bb2012-09-29 20:29:49 +0200233void bcma_core_mips_early_init(struct bcma_drv_mips *mcore)
234{
235 struct bcma_bus *bus = mcore->core->bus;
236
237 if (mcore->early_setup_done)
238 return;
239
240 bcma_chipco_serial_init(&bus->drv_cc);
241 bcma_core_mips_flash_detect(mcore);
242
243 mcore->early_setup_done = true;
244}
245
Hauke Mehrtens21e05342011-07-23 01:20:09 +0200246void bcma_core_mips_init(struct bcma_drv_mips *mcore)
247{
248 struct bcma_bus *bus;
249 struct bcma_device *core;
250 bus = mcore->core->bus;
251
Hauke Mehrtens49655bb2012-09-29 20:29:49 +0200252 if (mcore->setup_done)
253 return;
254
Hauke Mehrtens7401cb62013-01-04 00:51:22 +0100255 bcma_debug(bus, "Initializing MIPS core...\n");
Hauke Mehrtens21e05342011-07-23 01:20:09 +0200256
Hauke Mehrtens49655bb2012-09-29 20:29:49 +0200257 bcma_core_mips_early_init(mcore);
258
259 mcore->assigned_irqs = 1;
Hauke Mehrtens21e05342011-07-23 01:20:09 +0200260
Hauke Mehrtense3f05a42013-01-04 00:51:21 +0100261 switch (bus->chipinfo.id) {
262 case BCMA_CHIP_ID_BCM4716:
263 case BCMA_CHIP_ID_BCM4748:
264 bcma_core_mips_set_irq_name(bus, 1, BCMA_CORE_80211, 0);
265 bcma_core_mips_set_irq_name(bus, 2, BCMA_CORE_MAC_GBIT, 0);
266 bcma_core_mips_set_irq_name(bus, 3, BCMA_CORE_USB20_HOST, 0);
267 bcma_core_mips_set_irq_name(bus, 4, BCMA_CORE_PCIE, 0);
268 bcma_core_mips_set_irq_name(bus, 0, BCMA_CORE_CHIPCOMMON, 0);
269 bcma_core_mips_set_irq_name(bus, 0, BCMA_CORE_I2S, 0);
270 break;
271 case BCMA_CHIP_ID_BCM5356:
272 case BCMA_CHIP_ID_BCM47162:
273 case BCMA_CHIP_ID_BCM53572:
274 bcma_core_mips_set_irq_name(bus, 1, BCMA_CORE_80211, 0);
275 bcma_core_mips_set_irq_name(bus, 2, BCMA_CORE_MAC_GBIT, 0);
276 bcma_core_mips_set_irq_name(bus, 0, BCMA_CORE_CHIPCOMMON, 0);
277 break;
278 case BCMA_CHIP_ID_BCM5357:
279 case BCMA_CHIP_ID_BCM4749:
280 bcma_core_mips_set_irq_name(bus, 1, BCMA_CORE_80211, 0);
281 bcma_core_mips_set_irq_name(bus, 2, BCMA_CORE_MAC_GBIT, 0);
282 bcma_core_mips_set_irq_name(bus, 3, BCMA_CORE_USB20_HOST, 0);
283 bcma_core_mips_set_irq_name(bus, 0, BCMA_CORE_CHIPCOMMON, 0);
284 bcma_core_mips_set_irq_name(bus, 0, BCMA_CORE_I2S, 0);
285 break;
286 case BCMA_CHIP_ID_BCM4706:
287 bcma_core_mips_set_irq_name(bus, 1, BCMA_CORE_PCIE, 0);
288 bcma_core_mips_set_irq_name(bus, 2, BCMA_CORE_4706_MAC_GBIT,
289 0);
290 bcma_core_mips_set_irq_name(bus, 3, BCMA_CORE_PCIE, 1);
291 bcma_core_mips_set_irq_name(bus, 4, BCMA_CORE_USB20_HOST, 0);
292 bcma_core_mips_set_irq_name(bus, 0, BCMA_CORE_4706_CHIPCOMMON,
293 0);
294 break;
295 default:
296 list_for_each_entry(core, &bus->cores, list) {
297 core->irq = bcma_core_irq(core);
Hauke Mehrtens21e05342011-07-23 01:20:09 +0200298 }
Hauke Mehrtense3f05a42013-01-04 00:51:21 +0100299 bcma_err(bus,
300 "Unknown device (0x%x) found, can not configure IRQs\n",
301 bus->chipinfo.id);
Hauke Mehrtens21e05342011-07-23 01:20:09 +0200302 }
Hauke Mehrtens7401cb62013-01-04 00:51:22 +0100303 bcma_debug(bus, "IRQ reconfiguration done\n");
Hauke Mehrtens21e05342011-07-23 01:20:09 +0200304 bcma_core_mips_dump_irq(bus);
305
Hauke Mehrtens21e05342011-07-23 01:20:09 +0200306 mcore->setup_done = true;
307}