blob: 7c536ac5be05d3aa01c27d69f17f721c31341d7a [file] [log] [blame]
Paul Mundt96de1a82008-02-26 14:52:45 +09001#ifndef __LINUX_SERIAL_SCI_H
2#define __LINUX_SERIAL_SCI_H
Paul Mundtecd95612006-09-27 17:32:30 +09003
Geert Uytterhoevend94a0a32015-04-30 18:21:29 +02004#include <linux/bitops.h>
Paul Mundtecd95612006-09-27 17:32:30 +09005#include <linux/serial_core.h>
Paul Mundt14baf9d2010-05-24 16:31:08 +09006#include <linux/sh_dma.h>
Paul Mundtecd95612006-09-27 17:32:30 +09007
8/*
Guenter Roeck4b084782013-08-30 06:01:49 -07009 * Generic header for SuperH (H)SCI(F) (used by sh/sh64 and related parts)
Paul Mundtecd95612006-09-27 17:32:30 +090010 */
11
Paul Mundtdebf9502011-06-08 18:19:37 +090012#define SCIx_NOT_SUPPORTED (-1)
13
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +010014/* Serial Control Register (@ = not supported by all parts) */
Geert Uytterhoevend94a0a32015-04-30 18:21:29 +020015#define SCSCR_TIE BIT(7) /* Transmit Interrupt Enable */
16#define SCSCR_RIE BIT(6) /* Receive Interrupt Enable */
17#define SCSCR_TE BIT(5) /* Transmit Enable */
18#define SCSCR_RE BIT(4) /* Receive Enable */
19#define SCSCR_REIE BIT(3) /* Receive Error Interrupt Enable @ */
20#define SCSCR_TOIE BIT(2) /* Timeout Interrupt Enable @ */
21#define SCSCR_CKE1 BIT(1) /* Clock Enable 1 */
22#define SCSCR_CKE0 BIT(0) /* Clock Enable 0 */
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +010023
Ulrich Hechtf303b362013-05-31 17:57:01 +020024
Paul Mundt61a69762011-06-14 12:40:19 +090025enum {
26 SCIx_PROBE_REGTYPE,
27
28 SCIx_SCI_REGTYPE,
29 SCIx_IRDA_REGTYPE,
30 SCIx_SCIFA_REGTYPE,
31 SCIx_SCIFB_REGTYPE,
Phil Edworthy3af1f8a2011-10-03 15:16:47 +010032 SCIx_SH2_SCIF_FIFODATA_REGTYPE,
Paul Mundt61a69762011-06-14 12:40:19 +090033 SCIx_SH3_SCIF_REGTYPE,
34 SCIx_SH4_SCIF_REGTYPE,
35 SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE,
36 SCIx_SH4_SCIF_FIFODATA_REGTYPE,
37 SCIx_SH7705_SCIF_REGTYPE,
Ulrich Hechtf303b362013-05-31 17:57:01 +020038 SCIx_HSCIF_REGTYPE,
Paul Mundt61a69762011-06-14 12:40:19 +090039
40 SCIx_NR_REGTYPES,
41};
42
Guennadi Liakhovetski73a19e42010-03-02 11:39:15 +090043struct device;
44
Paul Mundt61a69762011-06-14 12:40:19 +090045struct plat_sci_port_ops {
46 void (*init_pins)(struct uart_port *, unsigned int cflag);
47};
48
Paul Mundtecd95612006-09-27 17:32:30 +090049/*
Paul Mundtfaf02f82011-12-02 17:44:50 +090050 * Port-specific capabilities
51 */
Geert Uytterhoevend94a0a32015-04-30 18:21:29 +020052#define SCIx_HAVE_RTSCTS BIT(0)
Paul Mundtfaf02f82011-12-02 17:44:50 +090053
54/*
Paul Mundtecd95612006-09-27 17:32:30 +090055 * Platform device specific platform_data struct
56 */
57struct plat_sci_port {
Ulrich Hechtf303b362013-05-31 17:57:01 +020058 unsigned int type; /* SCI / SCIF / IRDA / HSCIF */
Paul Mundtecd95612006-09-27 17:32:30 +090059 upf_t flags; /* UPF_* flags */
Paul Mundtfaf02f82011-12-02 17:44:50 +090060 unsigned long capabilities; /* Port features/capabilities */
Paul Mundt00b9de92009-06-24 17:53:33 +090061
Laurent Pinchartec09c5e2013-12-06 10:59:20 +010062 unsigned int sampling_rate;
Paul Mundt00b9de92009-06-24 17:53:33 +090063 unsigned int scscr; /* SCSCR initialization */
Paul Mundtf43dc232011-01-13 15:06:28 +090064
Paul Mundtdebf9502011-06-08 18:19:37 +090065 /*
66 * Platform overrides if necessary, defaults otherwise.
67 */
Paul Mundt514820e2011-06-08 18:51:32 +090068 int port_reg;
Paul Mundt61a69762011-06-14 12:40:19 +090069 unsigned char regshift;
70 unsigned char regtype;
71
72 struct plat_sci_port_ops *ops;
Paul Mundt514820e2011-06-08 18:51:32 +090073
Paul Mundt27bd1072011-01-19 15:37:31 +090074 unsigned int dma_slave_tx;
75 unsigned int dma_slave_rx;
Paul Mundtecd95612006-09-27 17:32:30 +090076};
77
Paul Mundt96de1a82008-02-26 14:52:45 +090078#endif /* __LINUX_SERIAL_SCI_H */