blob: 9874501d642959af752a4d4e2708c563c61b57cb [file] [log] [blame]
Bryan Wu0c6a8812008-12-02 21:33:44 +02001/*
2 * MUSB OTG controller driver for Blackfin Processors
3 *
4 * Copyright 2006-2008 Analog Devices Inc.
5 *
6 * Enter bugs at http://blackfin.uclinux.org/
7 *
8 * Licensed under the GPL-2 or later.
9 */
10
11#include <linux/module.h>
12#include <linux/kernel.h>
13#include <linux/sched.h>
Bryan Wu0c6a8812008-12-02 21:33:44 +020014#include <linux/init.h>
15#include <linux/list.h>
Bryan Wu0c6a8812008-12-02 21:33:44 +020016#include <linux/gpio.h>
17#include <linux/io.h>
18
19#include <asm/cacheflush.h>
20
21#include "musb_core.h"
22#include "blackfin.h"
23
24/*
25 * Load an endpoint's FIFO
26 */
27void musb_write_fifo(struct musb_hw_ep *hw_ep, u16 len, const u8 *src)
28{
29 void __iomem *fifo = hw_ep->fifo;
30 void __iomem *epio = hw_ep->regs;
Bryan Wu1c4bdc02009-12-21 09:49:52 -050031 u8 epnum = hw_ep->epnum;
Bryan Wu0c6a8812008-12-02 21:33:44 +020032
33 prefetch((u8 *)src);
34
35 musb_writew(epio, MUSB_TXCOUNT, len);
36
37 DBG(4, "TX ep%d fifo %p count %d buf %p, epio %p\n",
38 hw_ep->epnum, fifo, len, src, epio);
39
40 dump_fifo_data(src, len);
41
Bryan Wu1c4bdc02009-12-21 09:49:52 -050042 if (!ANOMALY_05000380 && epnum != 0) {
Bryan Wu1ca9e9c2009-12-28 13:40:39 +020043 u16 dma_reg;
44
45 flush_dcache_range((unsigned long)src,
46 (unsigned long)(src + len));
Bryan Wu0c6a8812008-12-02 21:33:44 +020047
Bryan Wu1c4bdc02009-12-21 09:49:52 -050048 /* Setup DMA address register */
Bryan Wu1ca9e9c2009-12-28 13:40:39 +020049 dma_reg = (u32)src;
Bryan Wu1c4bdc02009-12-21 09:49:52 -050050 bfin_write16(USB_DMA_REG(epnum, USB_DMAx_ADDR_LOW), dma_reg);
51 SSYNC();
52
Bryan Wu1ca9e9c2009-12-28 13:40:39 +020053 dma_reg = (u32)src >> 16;
Bryan Wu1c4bdc02009-12-21 09:49:52 -050054 bfin_write16(USB_DMA_REG(epnum, USB_DMAx_ADDR_HIGH), dma_reg);
55 SSYNC();
56
57 /* Setup DMA count register */
58 bfin_write16(USB_DMA_REG(epnum, USB_DMAx_COUNT_LOW), len);
59 bfin_write16(USB_DMA_REG(epnum, USB_DMAx_COUNT_HIGH), 0);
60 SSYNC();
61
62 /* Enable the DMA */
63 dma_reg = (epnum << 4) | DMA_ENA | INT_ENA | DIRECTION;
64 bfin_write16(USB_DMA_REG(epnum, USB_DMAx_CTRL), dma_reg);
65 SSYNC();
66
67 /* Wait for compelete */
68 while (!(bfin_read_USB_DMA_INTERRUPT() & (1 << epnum)))
69 cpu_relax();
70
71 /* acknowledge dma interrupt */
72 bfin_write_USB_DMA_INTERRUPT(1 << epnum);
73 SSYNC();
74
75 /* Reset DMA */
76 bfin_write16(USB_DMA_REG(epnum, USB_DMAx_CTRL), 0);
77 SSYNC();
78 } else {
79 SSYNC();
80
81 if (unlikely((unsigned long)src & 0x01))
Bryan Wu1ca9e9c2009-12-28 13:40:39 +020082 outsw_8((unsigned long)fifo, src, (len + 1) >> 1);
Bryan Wu1c4bdc02009-12-21 09:49:52 -050083 else
Bryan Wu1ca9e9c2009-12-28 13:40:39 +020084 outsw((unsigned long)fifo, src, (len + 1) >> 1);
Bryan Wu1c4bdc02009-12-21 09:49:52 -050085 }
86}
Bryan Wu0c6a8812008-12-02 21:33:44 +020087/*
88 * Unload an endpoint's FIFO
89 */
90void musb_read_fifo(struct musb_hw_ep *hw_ep, u16 len, u8 *dst)
91{
92 void __iomem *fifo = hw_ep->fifo;
93 u8 epnum = hw_ep->epnum;
Bryan Wu0c6a8812008-12-02 21:33:44 +020094
Bryan Wu1c4bdc02009-12-21 09:49:52 -050095 if (ANOMALY_05000467 && epnum != 0) {
Bryan Wu1ca9e9c2009-12-28 13:40:39 +020096 u16 dma_reg;
Bryan Wu0c6a8812008-12-02 21:33:44 +020097
Bryan Wu1ca9e9c2009-12-28 13:40:39 +020098 invalidate_dcache_range((unsigned long)dst,
99 (unsigned long)(dst + len));
Bryan Wu0c6a8812008-12-02 21:33:44 +0200100
Bryan Wu1c4bdc02009-12-21 09:49:52 -0500101 /* Setup DMA address register */
Bryan Wu1ca9e9c2009-12-28 13:40:39 +0200102 dma_reg = (u32)dst;
Bryan Wu1c4bdc02009-12-21 09:49:52 -0500103 bfin_write16(USB_DMA_REG(epnum, USB_DMAx_ADDR_LOW), dma_reg);
104 SSYNC();
Bryan Wu0c6a8812008-12-02 21:33:44 +0200105
Bryan Wu1ca9e9c2009-12-28 13:40:39 +0200106 dma_reg = (u32)dst >> 16;
Bryan Wu1c4bdc02009-12-21 09:49:52 -0500107 bfin_write16(USB_DMA_REG(epnum, USB_DMAx_ADDR_HIGH), dma_reg);
108 SSYNC();
Bryan Wu0c6a8812008-12-02 21:33:44 +0200109
Bryan Wu1c4bdc02009-12-21 09:49:52 -0500110 /* Setup DMA count register */
111 bfin_write16(USB_DMA_REG(epnum, USB_DMAx_COUNT_LOW), len);
112 bfin_write16(USB_DMA_REG(epnum, USB_DMAx_COUNT_HIGH), 0);
113 SSYNC();
Bryan Wu0c6a8812008-12-02 21:33:44 +0200114
Bryan Wu1c4bdc02009-12-21 09:49:52 -0500115 /* Enable the DMA */
116 dma_reg = (epnum << 4) | DMA_ENA | INT_ENA;
117 bfin_write16(USB_DMA_REG(epnum, USB_DMAx_CTRL), dma_reg);
118 SSYNC();
Bryan Wu0c6a8812008-12-02 21:33:44 +0200119
Bryan Wu1c4bdc02009-12-21 09:49:52 -0500120 /* Wait for compelete */
121 while (!(bfin_read_USB_DMA_INTERRUPT() & (1 << epnum)))
122 cpu_relax();
Bryan Wu0c6a8812008-12-02 21:33:44 +0200123
Bryan Wu1c4bdc02009-12-21 09:49:52 -0500124 /* acknowledge dma interrupt */
125 bfin_write_USB_DMA_INTERRUPT(1 << epnum);
126 SSYNC();
Bryan Wu0c6a8812008-12-02 21:33:44 +0200127
Bryan Wu1c4bdc02009-12-21 09:49:52 -0500128 /* Reset DMA */
129 bfin_write16(USB_DMA_REG(epnum, USB_DMAx_CTRL), 0);
130 SSYNC();
131 } else {
132 SSYNC();
133 /* Read the last byte of packet with odd size from address fifo + 4
134 * to trigger 1 byte access to EP0 FIFO.
135 */
136 if (len == 1)
137 *dst = (u8)inw((unsigned long)fifo + 4);
138 else {
139 if (unlikely((unsigned long)dst & 0x01))
140 insw_8((unsigned long)fifo, dst, len >> 1);
141 else
142 insw((unsigned long)fifo, dst, len >> 1);
143
144 if (len & 0x01)
145 *(dst + len - 1) = (u8)inw((unsigned long)fifo + 4);
146 }
147 }
Mike Frysinger04f40862009-11-16 16:19:19 +0530148 DBG(4, "%cX ep%d fifo %p count %d buf %p\n",
149 'R', hw_ep->epnum, fifo, len, dst);
150
Bryan Wu0c6a8812008-12-02 21:33:44 +0200151 dump_fifo_data(dst, len);
152}
153
154static irqreturn_t blackfin_interrupt(int irq, void *__hci)
155{
156 unsigned long flags;
157 irqreturn_t retval = IRQ_NONE;
158 struct musb *musb = __hci;
159
160 spin_lock_irqsave(&musb->lock, flags);
161
162 musb->int_usb = musb_readb(musb->mregs, MUSB_INTRUSB);
163 musb->int_tx = musb_readw(musb->mregs, MUSB_INTRTX);
164 musb->int_rx = musb_readw(musb->mregs, MUSB_INTRRX);
165
166 if (musb->int_usb || musb->int_tx || musb->int_rx) {
167 musb_writeb(musb->mregs, MUSB_INTRUSB, musb->int_usb);
168 musb_writew(musb->mregs, MUSB_INTRTX, musb->int_tx);
169 musb_writew(musb->mregs, MUSB_INTRRX, musb->int_rx);
170 retval = musb_interrupt(musb);
171 }
172
Cliff Caiff927ad2010-03-25 13:25:19 +0200173 /* Start sampling ID pin, when plug is removed from MUSB */
174 if (is_otg_enabled(musb) && (musb->xceiv->state == OTG_STATE_B_IDLE
175 || musb->xceiv->state == OTG_STATE_A_WAIT_BCON)) {
176 mod_timer(&musb_conn_timer, jiffies + TIMER_DELAY);
177 musb->a_wait_bcon = TIMER_DELAY;
178 }
179
Bryan Wu0c6a8812008-12-02 21:33:44 +0200180 spin_unlock_irqrestore(&musb->lock, flags);
181
Sergei Shtylyov2f831752010-03-25 13:14:25 +0200182 return retval;
Bryan Wu0c6a8812008-12-02 21:33:44 +0200183}
184
185static void musb_conn_timer_handler(unsigned long _musb)
186{
187 struct musb *musb = (void *)_musb;
188 unsigned long flags;
189 u16 val;
Cliff Caiff927ad2010-03-25 13:25:19 +0200190 static u8 toggle;
Bryan Wu0c6a8812008-12-02 21:33:44 +0200191
192 spin_lock_irqsave(&musb->lock, flags);
David Brownell84e250f2009-03-31 12:30:04 -0700193 switch (musb->xceiv->state) {
Bryan Wu0c6a8812008-12-02 21:33:44 +0200194 case OTG_STATE_A_IDLE:
195 case OTG_STATE_A_WAIT_BCON:
196 /* Start a new session */
197 val = musb_readw(musb->mregs, MUSB_DEVCTL);
Cliff Caiff927ad2010-03-25 13:25:19 +0200198 val &= ~MUSB_DEVCTL_SESSION;
199 musb_writew(musb->mregs, MUSB_DEVCTL, val);
Bryan Wu0c6a8812008-12-02 21:33:44 +0200200 val |= MUSB_DEVCTL_SESSION;
201 musb_writew(musb->mregs, MUSB_DEVCTL, val);
Cliff Caiff927ad2010-03-25 13:25:19 +0200202 /* Check if musb is host or peripheral. */
Bryan Wu0c6a8812008-12-02 21:33:44 +0200203 val = musb_readw(musb->mregs, MUSB_DEVCTL);
Cliff Caiff927ad2010-03-25 13:25:19 +0200204
205 if (!(val & MUSB_DEVCTL_BDEVICE)) {
206 gpio_set_value(musb->config->gpio_vrsel, 1);
207 musb->xceiv->state = OTG_STATE_A_WAIT_BCON;
208 } else {
209 gpio_set_value(musb->config->gpio_vrsel, 0);
210 /* Ignore VBUSERROR and SUSPEND IRQ */
211 val = musb_readb(musb->mregs, MUSB_INTRUSBE);
212 val &= ~MUSB_INTR_VBUSERROR;
213 musb_writeb(musb->mregs, MUSB_INTRUSBE, val);
214
215 val = MUSB_INTR_SUSPEND | MUSB_INTR_VBUSERROR;
216 musb_writeb(musb->mregs, MUSB_INTRUSB, val);
217 if (is_otg_enabled(musb))
218 musb->xceiv->state = OTG_STATE_B_IDLE;
219 else
220 musb_writeb(musb->mregs, MUSB_POWER, MUSB_POWER_HSENAB);
221 }
222 mod_timer(&musb_conn_timer, jiffies + TIMER_DELAY);
223 break;
224 case OTG_STATE_B_IDLE:
225
226 if (!is_peripheral_enabled(musb))
227 break;
228 /* Start a new session. It seems that MUSB needs taking
229 * some time to recognize the type of the plug inserted?
230 */
231 val = musb_readw(musb->mregs, MUSB_DEVCTL);
232 val |= MUSB_DEVCTL_SESSION;
233 musb_writew(musb->mregs, MUSB_DEVCTL, val);
234 val = musb_readw(musb->mregs, MUSB_DEVCTL);
235
Bryan Wu0c6a8812008-12-02 21:33:44 +0200236 if (!(val & MUSB_DEVCTL_BDEVICE)) {
237 gpio_set_value(musb->config->gpio_vrsel, 1);
David Brownell84e250f2009-03-31 12:30:04 -0700238 musb->xceiv->state = OTG_STATE_A_WAIT_BCON;
Bryan Wu0c6a8812008-12-02 21:33:44 +0200239 } else {
240 gpio_set_value(musb->config->gpio_vrsel, 0);
241
242 /* Ignore VBUSERROR and SUSPEND IRQ */
243 val = musb_readb(musb->mregs, MUSB_INTRUSBE);
244 val &= ~MUSB_INTR_VBUSERROR;
245 musb_writeb(musb->mregs, MUSB_INTRUSBE, val);
246
247 val = MUSB_INTR_SUSPEND | MUSB_INTR_VBUSERROR;
248 musb_writeb(musb->mregs, MUSB_INTRUSB, val);
249
Cliff Caiff927ad2010-03-25 13:25:19 +0200250 /* Toggle the Soft Conn bit, so that we can response to
251 * the inserting of either A-plug or B-plug.
252 */
253 if (toggle) {
254 val = musb_readb(musb->mregs, MUSB_POWER);
255 val &= ~MUSB_POWER_SOFTCONN;
256 musb_writeb(musb->mregs, MUSB_POWER, val);
257 toggle = 0;
258 } else {
259 val = musb_readb(musb->mregs, MUSB_POWER);
260 val |= MUSB_POWER_SOFTCONN;
261 musb_writeb(musb->mregs, MUSB_POWER, val);
262 toggle = 1;
263 }
264 /* The delay time is set to 1/4 second by default,
265 * shortening it, if accelerating A-plug detection
266 * is needed in OTG mode.
267 */
268 mod_timer(&musb_conn_timer, jiffies + TIMER_DELAY / 4);
Bryan Wu0c6a8812008-12-02 21:33:44 +0200269 }
Bryan Wu0c6a8812008-12-02 21:33:44 +0200270 break;
Bryan Wu0c6a8812008-12-02 21:33:44 +0200271 default:
272 DBG(1, "%s state not handled\n", otg_state_string(musb));
273 break;
274 }
275 spin_unlock_irqrestore(&musb->lock, flags);
276
277 DBG(4, "state is %s\n", otg_state_string(musb));
278}
279
Felipe Balbi743411b2010-12-01 13:22:05 +0200280static void bfin_musb_enable(struct musb *musb)
Bryan Wu0c6a8812008-12-02 21:33:44 +0200281{
Cliff Caiff927ad2010-03-25 13:25:19 +0200282 if (!is_otg_enabled(musb) && is_host_enabled(musb)) {
Bryan Wu0c6a8812008-12-02 21:33:44 +0200283 mod_timer(&musb_conn_timer, jiffies + TIMER_DELAY);
284 musb->a_wait_bcon = TIMER_DELAY;
285 }
286}
287
Felipe Balbi743411b2010-12-01 13:22:05 +0200288static void bfin_musb_disable(struct musb *musb)
Bryan Wu0c6a8812008-12-02 21:33:44 +0200289{
290}
291
Felipe Balbi743411b2010-12-01 13:22:05 +0200292static void bfin_musb_set_vbus(struct musb *musb, int is_on)
Bryan Wu0c6a8812008-12-02 21:33:44 +0200293{
Cliff Cai6ddc6da2010-03-12 10:29:10 +0200294 int value = musb->config->gpio_vrsel_active;
295 if (!is_on)
296 value = !value;
297 gpio_set_value(musb->config->gpio_vrsel, value);
Bryan Wu0c6a8812008-12-02 21:33:44 +0200298
299 DBG(1, "VBUS %s, devctl %02x "
300 /* otg %3x conf %08x prcm %08x */ "\n",
301 otg_state_string(musb),
302 musb_readb(musb->mregs, MUSB_DEVCTL));
303}
304
Felipe Balbi743411b2010-12-01 13:22:05 +0200305static int bfin_musb_set_power(struct otg_transceiver *x, unsigned mA)
Bryan Wu0c6a8812008-12-02 21:33:44 +0200306{
307 return 0;
308}
309
Felipe Balbi743411b2010-12-01 13:22:05 +0200310static void bfin_musb_try_idle(struct musb *musb, unsigned long timeout)
Bryan Wu0c6a8812008-12-02 21:33:44 +0200311{
Cliff Caiff927ad2010-03-25 13:25:19 +0200312 if (!is_otg_enabled(musb) && is_host_enabled(musb))
Bryan Wu0c6a8812008-12-02 21:33:44 +0200313 mod_timer(&musb_conn_timer, jiffies + TIMER_DELAY);
314}
315
Felipe Balbi743411b2010-12-01 13:22:05 +0200316static int bfin_musb_get_vbus_status(struct musb *musb)
Bryan Wu0c6a8812008-12-02 21:33:44 +0200317{
318 return 0;
319}
320
Felipe Balbi743411b2010-12-01 13:22:05 +0200321static int bfin_musb_set_mode(struct musb *musb, u8 musb_mode)
Bryan Wu0c6a8812008-12-02 21:33:44 +0200322{
Bryan Wu2002e762009-11-16 16:19:25 +0530323 return -EIO;
Bryan Wu0c6a8812008-12-02 21:33:44 +0200324}
325
Felipe Balbi743411b2010-12-01 13:22:05 +0200326static void bfin_musb_reg_init(struct musb *musb)
Bryan Wu0c6a8812008-12-02 21:33:44 +0200327{
Robin Getzd426e602008-12-02 21:33:45 +0200328 if (ANOMALY_05000346) {
329 bfin_write_USB_APHY_CALIB(ANOMALY_05000346_value);
330 SSYNC();
331 }
Bryan Wu0c6a8812008-12-02 21:33:44 +0200332
Robin Getzd426e602008-12-02 21:33:45 +0200333 if (ANOMALY_05000347) {
334 bfin_write_USB_APHY_CNTRL(0x0);
335 SSYNC();
336 }
Bryan Wu0c6a8812008-12-02 21:33:44 +0200337
Bryan Wu0c6a8812008-12-02 21:33:44 +0200338 /* Configure PLL oscillator register */
339 bfin_write_USB_PLLOSC_CTRL(0x30a8);
340 SSYNC();
341
342 bfin_write_USB_SRP_CLKDIV((get_sclk()/1000) / 32 - 1);
343 SSYNC();
344
345 bfin_write_USB_EP_NI0_RXMAXP(64);
346 SSYNC();
347
348 bfin_write_USB_EP_NI0_TXMAXP(64);
349 SSYNC();
350
351 /* Route INTRUSB/INTR_RX/INTR_TX to USB_INT0*/
352 bfin_write_USB_GLOBINTR(0x7);
353 SSYNC();
354
355 bfin_write_USB_GLOBAL_CTL(GLOBAL_ENA | EP1_TX_ENA | EP2_TX_ENA |
356 EP3_TX_ENA | EP4_TX_ENA | EP5_TX_ENA |
357 EP6_TX_ENA | EP7_TX_ENA | EP1_RX_ENA |
358 EP2_RX_ENA | EP3_RX_ENA | EP4_RX_ENA |
359 EP5_RX_ENA | EP6_RX_ENA | EP7_RX_ENA);
360 SSYNC();
Felipe Balbi743411b2010-12-01 13:22:05 +0200361}
362
363static int bfin_musb_init(struct musb *musb)
364{
365
366 /*
367 * Rev 1.0 BF549 EZ-KITs require PE7 to be high for both DEVICE
368 * and OTG HOST modes, while rev 1.1 and greater require PE7 to
369 * be low for DEVICE mode and high for HOST mode. We set it high
370 * here because we are in host mode
371 */
372
373 if (gpio_request(musb->config->gpio_vrsel, "USB_VRSEL")) {
374 printk(KERN_ERR "Failed ro request USB_VRSEL GPIO_%d\n",
375 musb->config->gpio_vrsel);
376 return -ENODEV;
377 }
378 gpio_direction_output(musb->config->gpio_vrsel, 0);
379
380 usb_nop_xceiv_register();
381 musb->xceiv = otg_get_transceiver();
382 if (!musb->xceiv) {
383 gpio_free(musb->config->gpio_vrsel);
384 return -ENODEV;
385 }
386
387 bfin_musb_reg_init(musb);
Bryan Wu0c6a8812008-12-02 21:33:44 +0200388
389 if (is_host_enabled(musb)) {
Felipe Balbi743411b2010-12-01 13:22:05 +0200390 musb->board_set_vbus = bfin_musb_set_vbus;
Bryan Wu0c6a8812008-12-02 21:33:44 +0200391 setup_timer(&musb_conn_timer,
392 musb_conn_timer_handler, (unsigned long) musb);
393 }
394 if (is_peripheral_enabled(musb))
Felipe Balbi743411b2010-12-01 13:22:05 +0200395 musb->xceiv->set_power = bfin_musb_set_power;
Bryan Wu0c6a8812008-12-02 21:33:44 +0200396
397 musb->isr = blackfin_interrupt;
398
399 return 0;
400}
401
Felipe Balbi743411b2010-12-01 13:22:05 +0200402#ifdef CONFIG_PM
403void musb_platform_save_context(struct musb *musb,
404 struct musb_context_registers *musb_context)
405{
406 if (is_host_active(musb))
407 /*
408 * During hibernate gpio_vrsel will change from high to low
409 * low which will generate wakeup event resume the system
410 * immediately. Set it to 0 before hibernate to avoid this
411 * wakeup event.
412 */
413 gpio_set_value(musb->config->gpio_vrsel, 0);
414}
415
416void musb_platform_restore_context(struct musb *musb,
417 struct musb_context_registers *musb_context)
418{
419 bfin_musb_reg_init(musb);
420}
421#endif
422
423static int bfin_musb_exit(struct musb *musb)
Bryan Wu0c6a8812008-12-02 21:33:44 +0200424{
Bryan Wu0c6a8812008-12-02 21:33:44 +0200425 gpio_free(musb->config->gpio_vrsel);
Bryan Wu0c6a8812008-12-02 21:33:44 +0200426
Sergei Shtylyovf4053872010-09-29 09:54:29 +0300427 otg_put_transceiver(musb->xceiv);
Sergei Shtylyov3daad242010-09-29 09:54:30 +0300428 usb_nop_xceiv_unregister();
Bryan Wu0c6a8812008-12-02 21:33:44 +0200429 return 0;
430}
Felipe Balbi743411b2010-12-01 13:22:05 +0200431
432const struct musb_platform_ops musb_ops = {
433 .init = bfin_musb_init,
434 .exit = bfin_musb_exit,
435
436 .enable = bfin_musb_enable,
437 .disable = bfin_musb_disable,
438
439 .set_mode = bfin_musb_set_mode,
440 .try_idle = bfin_musb_try_idle,
441
442 .vbus_status = bfin_musb_vbus_status,
443 .set_vbus = bfin_musb_set_vbus,
444};