blob: e32da1126e8d33dd56689b7e6d8a4c274188a896 [file] [log] [blame]
Yusuke Godafdc50a92010-05-26 14:41:59 -07001/*
2 * MMCIF eMMC driver.
3 *
4 * Copyright (C) 2010 Renesas Solutions Corp.
5 * Yusuke Goda <yusuke.goda.sx@renesas.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License.
10 *
11 *
12 * TODO
13 * 1. DMA
14 * 2. Power management
15 * 3. Handle MMC errors better
16 *
17 */
18
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +010019/*
20 * The MMCIF driver is now processing MMC requests asynchronously, according
21 * to the Linux MMC API requirement.
22 *
23 * The MMCIF driver processes MMC requests in up to 3 stages: command, optional
24 * data, and optional stop. To achieve asynchronous processing each of these
25 * stages is split into two halves: a top and a bottom half. The top half
26 * initialises the hardware, installs a timeout handler to handle completion
27 * timeouts, and returns. In case of the command stage this immediately returns
28 * control to the caller, leaving all further processing to run asynchronously.
29 * All further request processing is performed by the bottom halves.
30 *
31 * The bottom half further consists of a "hard" IRQ handler, an IRQ handler
32 * thread, a DMA completion callback, if DMA is used, a timeout work, and
33 * request- and stage-specific handler methods.
34 *
35 * Each bottom half run begins with either a hardware interrupt, a DMA callback
36 * invocation, or a timeout work run. In case of an error or a successful
37 * processing completion, the MMC core is informed and the request processing is
38 * finished. In case processing has to continue, i.e., if data has to be read
39 * from or written to the card, or if a stop command has to be sent, the next
40 * top half is called, which performs the necessary hardware handling and
41 * reschedules the timeout work. This returns the driver state machine into the
42 * bottom half waiting state.
43 */
44
Guennadi Liakhovetski86df1742011-11-23 15:52:30 +010045#include <linux/bitops.h>
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +000046#include <linux/clk.h>
47#include <linux/completion.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000048#include <linux/delay.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070049#include <linux/dma-mapping.h>
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +000050#include <linux/dmaengine.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070051#include <linux/mmc/card.h>
52#include <linux/mmc/core.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000053#include <linux/mmc/host.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070054#include <linux/mmc/mmc.h>
55#include <linux/mmc/sdio.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070056#include <linux/mmc/sh_mmcif.h>
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +000057#include <linux/pagemap.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000058#include <linux/platform_device.h>
Rafael J. Wysockiefe6a8a2012-03-13 01:02:15 +010059#include <linux/pm_qos.h>
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +000060#include <linux/pm_runtime.h>
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +000061#include <linux/spinlock.h>
Paul Gortmaker88b47672011-07-03 15:15:51 -040062#include <linux/module.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070063
64#define DRIVER_NAME "sh_mmcif"
65#define DRIVER_VERSION "2010-04-28"
66
Yusuke Godafdc50a92010-05-26 14:41:59 -070067/* CE_CMD_SET */
68#define CMD_MASK 0x3f000000
69#define CMD_SET_RTYP_NO ((0 << 23) | (0 << 22))
70#define CMD_SET_RTYP_6B ((0 << 23) | (1 << 22)) /* R1/R1b/R3/R4/R5 */
71#define CMD_SET_RTYP_17B ((1 << 23) | (0 << 22)) /* R2 */
72#define CMD_SET_RBSY (1 << 21) /* R1b */
73#define CMD_SET_CCSEN (1 << 20)
74#define CMD_SET_WDAT (1 << 19) /* 1: on data, 0: no data */
75#define CMD_SET_DWEN (1 << 18) /* 1: write, 0: read */
76#define CMD_SET_CMLTE (1 << 17) /* 1: multi block trans, 0: single */
77#define CMD_SET_CMD12EN (1 << 16) /* 1: CMD12 auto issue */
78#define CMD_SET_RIDXC_INDEX ((0 << 15) | (0 << 14)) /* index check */
79#define CMD_SET_RIDXC_BITS ((0 << 15) | (1 << 14)) /* check bits check */
80#define CMD_SET_RIDXC_NO ((1 << 15) | (0 << 14)) /* no check */
81#define CMD_SET_CRC7C ((0 << 13) | (0 << 12)) /* CRC7 check*/
82#define CMD_SET_CRC7C_BITS ((0 << 13) | (1 << 12)) /* check bits check*/
83#define CMD_SET_CRC7C_INTERNAL ((1 << 13) | (0 << 12)) /* internal CRC7 check*/
84#define CMD_SET_CRC16C (1 << 10) /* 0: CRC16 check*/
85#define CMD_SET_CRCSTE (1 << 8) /* 1: not receive CRC status */
86#define CMD_SET_TBIT (1 << 7) /* 1: tran mission bit "Low" */
87#define CMD_SET_OPDM (1 << 6) /* 1: open/drain */
88#define CMD_SET_CCSH (1 << 5)
89#define CMD_SET_DATW_1 ((0 << 1) | (0 << 0)) /* 1bit */
90#define CMD_SET_DATW_4 ((0 << 1) | (1 << 0)) /* 4bit */
91#define CMD_SET_DATW_8 ((1 << 1) | (0 << 0)) /* 8bit */
92
93/* CE_CMD_CTRL */
94#define CMD_CTRL_BREAK (1 << 0)
95
96/* CE_BLOCK_SET */
97#define BLOCK_SIZE_MASK 0x0000ffff
98
Yusuke Godafdc50a92010-05-26 14:41:59 -070099/* CE_INT */
100#define INT_CCSDE (1 << 29)
101#define INT_CMD12DRE (1 << 26)
102#define INT_CMD12RBE (1 << 25)
103#define INT_CMD12CRE (1 << 24)
104#define INT_DTRANE (1 << 23)
105#define INT_BUFRE (1 << 22)
106#define INT_BUFWEN (1 << 21)
107#define INT_BUFREN (1 << 20)
108#define INT_CCSRCV (1 << 19)
109#define INT_RBSYE (1 << 17)
110#define INT_CRSPE (1 << 16)
111#define INT_CMDVIO (1 << 15)
112#define INT_BUFVIO (1 << 14)
113#define INT_WDATERR (1 << 11)
114#define INT_RDATERR (1 << 10)
115#define INT_RIDXERR (1 << 9)
116#define INT_RSPERR (1 << 8)
117#define INT_CCSTO (1 << 5)
118#define INT_CRCSTO (1 << 4)
119#define INT_WDATTO (1 << 3)
120#define INT_RDATTO (1 << 2)
121#define INT_RBSYTO (1 << 1)
122#define INT_RSPTO (1 << 0)
123#define INT_ERR_STS (INT_CMDVIO | INT_BUFVIO | INT_WDATERR | \
124 INT_RDATERR | INT_RIDXERR | INT_RSPERR | \
125 INT_CCSTO | INT_CRCSTO | INT_WDATTO | \
126 INT_RDATTO | INT_RBSYTO | INT_RSPTO)
127
128/* CE_INT_MASK */
129#define MASK_ALL 0x00000000
130#define MASK_MCCSDE (1 << 29)
131#define MASK_MCMD12DRE (1 << 26)
132#define MASK_MCMD12RBE (1 << 25)
133#define MASK_MCMD12CRE (1 << 24)
134#define MASK_MDTRANE (1 << 23)
135#define MASK_MBUFRE (1 << 22)
136#define MASK_MBUFWEN (1 << 21)
137#define MASK_MBUFREN (1 << 20)
138#define MASK_MCCSRCV (1 << 19)
139#define MASK_MRBSYE (1 << 17)
140#define MASK_MCRSPE (1 << 16)
141#define MASK_MCMDVIO (1 << 15)
142#define MASK_MBUFVIO (1 << 14)
143#define MASK_MWDATERR (1 << 11)
144#define MASK_MRDATERR (1 << 10)
145#define MASK_MRIDXERR (1 << 9)
146#define MASK_MRSPERR (1 << 8)
147#define MASK_MCCSTO (1 << 5)
148#define MASK_MCRCSTO (1 << 4)
149#define MASK_MWDATTO (1 << 3)
150#define MASK_MRDATTO (1 << 2)
151#define MASK_MRBSYTO (1 << 1)
152#define MASK_MRSPTO (1 << 0)
153
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100154#define MASK_START_CMD (MASK_MCMDVIO | MASK_MBUFVIO | MASK_MWDATERR | \
155 MASK_MRDATERR | MASK_MRIDXERR | MASK_MRSPERR | \
156 MASK_MCCSTO | MASK_MCRCSTO | MASK_MWDATTO | \
157 MASK_MRDATTO | MASK_MRBSYTO | MASK_MRSPTO)
158
Yusuke Godafdc50a92010-05-26 14:41:59 -0700159/* CE_HOST_STS1 */
160#define STS1_CMDSEQ (1 << 31)
161
162/* CE_HOST_STS2 */
163#define STS2_CRCSTE (1 << 31)
164#define STS2_CRC16E (1 << 30)
165#define STS2_AC12CRCE (1 << 29)
166#define STS2_RSPCRC7E (1 << 28)
167#define STS2_CRCSTEBE (1 << 27)
168#define STS2_RDATEBE (1 << 26)
169#define STS2_AC12REBE (1 << 25)
170#define STS2_RSPEBE (1 << 24)
171#define STS2_AC12IDXE (1 << 23)
172#define STS2_RSPIDXE (1 << 22)
173#define STS2_CCSTO (1 << 15)
174#define STS2_RDATTO (1 << 14)
175#define STS2_DATBSYTO (1 << 13)
176#define STS2_CRCSTTO (1 << 12)
177#define STS2_AC12BSYTO (1 << 11)
178#define STS2_RSPBSYTO (1 << 10)
179#define STS2_AC12RSPTO (1 << 9)
180#define STS2_RSPTO (1 << 8)
181#define STS2_CRC_ERR (STS2_CRCSTE | STS2_CRC16E | \
182 STS2_AC12CRCE | STS2_RSPCRC7E | STS2_CRCSTEBE)
183#define STS2_TIMEOUT_ERR (STS2_CCSTO | STS2_RDATTO | \
184 STS2_DATBSYTO | STS2_CRCSTTO | \
185 STS2_AC12BSYTO | STS2_RSPBSYTO | \
186 STS2_AC12RSPTO | STS2_RSPTO)
187
Yusuke Godafdc50a92010-05-26 14:41:59 -0700188#define CLKDEV_EMMC_DATA 52000000 /* 52MHz */
189#define CLKDEV_MMC_DATA 20000000 /* 20MHz */
190#define CLKDEV_INIT 400000 /* 400 KHz */
191
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000192enum mmcif_state {
193 STATE_IDLE,
194 STATE_REQUEST,
195 STATE_IOS,
196};
197
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100198enum mmcif_wait_for {
199 MMCIF_WAIT_FOR_REQUEST,
200 MMCIF_WAIT_FOR_CMD,
201 MMCIF_WAIT_FOR_MREAD,
202 MMCIF_WAIT_FOR_MWRITE,
203 MMCIF_WAIT_FOR_READ,
204 MMCIF_WAIT_FOR_WRITE,
205 MMCIF_WAIT_FOR_READ_END,
206 MMCIF_WAIT_FOR_WRITE_END,
207 MMCIF_WAIT_FOR_STOP,
208};
209
Yusuke Godafdc50a92010-05-26 14:41:59 -0700210struct sh_mmcif_host {
211 struct mmc_host *mmc;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100212 struct mmc_request *mrq;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700213 struct platform_device *pd;
Guennadi Liakhovetski714c4a62011-08-30 18:26:39 +0200214 struct sh_dmae_slave dma_slave_tx;
215 struct sh_dmae_slave dma_slave_rx;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700216 struct clk *hclk;
217 unsigned int clk;
218 int bus_width;
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000219 bool sd_error;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100220 bool dying;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700221 long timeout;
222 void __iomem *addr;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100223 u32 *pio_ptr;
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100224 spinlock_t lock; /* protect sh_mmcif_host::state */
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000225 enum mmcif_state state;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100226 enum mmcif_wait_for wait_for;
227 struct delayed_work timeout_work;
228 size_t blocksize;
229 int sg_idx;
230 int sg_blkidx;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000231 bool power;
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200232 bool card_present;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700233
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000234 /* DMA support */
235 struct dma_chan *chan_rx;
236 struct dma_chan *chan_tx;
237 struct completion dma_complete;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100238 bool dma_active;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000239};
Yusuke Godafdc50a92010-05-26 14:41:59 -0700240
241static inline void sh_mmcif_bitset(struct sh_mmcif_host *host,
242 unsigned int reg, u32 val)
243{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000244 writel(val | readl(host->addr + reg), host->addr + reg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700245}
246
247static inline void sh_mmcif_bitclr(struct sh_mmcif_host *host,
248 unsigned int reg, u32 val)
249{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000250 writel(~val & readl(host->addr + reg), host->addr + reg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700251}
252
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000253static void mmcif_dma_complete(void *arg)
254{
255 struct sh_mmcif_host *host = arg;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500256 struct mmc_data *data = host->mrq->data;
257
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000258 dev_dbg(&host->pd->dev, "Command completed\n");
259
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500260 if (WARN(!data, "%s: NULL data in DMA completion!\n",
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000261 dev_name(&host->pd->dev)))
262 return;
263
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500264 if (data->flags & MMC_DATA_READ)
Linus Walleij1ed828d2011-02-10 16:09:29 +0100265 dma_unmap_sg(host->chan_rx->device->dev,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500266 data->sg, data->sg_len,
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000267 DMA_FROM_DEVICE);
268 else
Linus Walleij1ed828d2011-02-10 16:09:29 +0100269 dma_unmap_sg(host->chan_tx->device->dev,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500270 data->sg, data->sg_len,
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000271 DMA_TO_DEVICE);
272
273 complete(&host->dma_complete);
274}
275
276static void sh_mmcif_start_dma_rx(struct sh_mmcif_host *host)
277{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500278 struct mmc_data *data = host->mrq->data;
279 struct scatterlist *sg = data->sg;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000280 struct dma_async_tx_descriptor *desc = NULL;
281 struct dma_chan *chan = host->chan_rx;
282 dma_cookie_t cookie = -EINVAL;
283 int ret;
284
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500285 ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
Linus Walleij1ed828d2011-02-10 16:09:29 +0100286 DMA_FROM_DEVICE);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000287 if (ret > 0) {
Linus Walleijf38f94c2011-02-10 16:09:50 +0100288 host->dma_active = true;
Alexandre Bounine16052822012-03-08 16:11:18 -0500289 desc = dmaengine_prep_slave_sg(chan, sg, ret,
Vinod Koul05f57992011-10-14 10:45:11 +0530290 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000291 }
292
293 if (desc) {
294 desc->callback = mmcif_dma_complete;
295 desc->callback_param = host;
Linus Walleija5ece7d2011-02-10 16:10:00 +0100296 cookie = dmaengine_submit(desc);
297 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN);
298 dma_async_issue_pending(chan);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000299 }
300 dev_dbg(&host->pd->dev, "%s(): mapped %d -> %d, cookie %d\n",
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500301 __func__, data->sg_len, ret, cookie);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000302
303 if (!desc) {
304 /* DMA failed, fall back to PIO */
305 if (ret >= 0)
306 ret = -EIO;
307 host->chan_rx = NULL;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100308 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000309 dma_release_channel(chan);
310 /* Free the Tx channel too */
311 chan = host->chan_tx;
312 if (chan) {
313 host->chan_tx = NULL;
314 dma_release_channel(chan);
315 }
316 dev_warn(&host->pd->dev,
317 "DMA failed: %d, falling back to PIO\n", ret);
318 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
319 }
320
321 dev_dbg(&host->pd->dev, "%s(): desc %p, cookie %d, sg[%d]\n", __func__,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500322 desc, cookie, data->sg_len);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000323}
324
325static void sh_mmcif_start_dma_tx(struct sh_mmcif_host *host)
326{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500327 struct mmc_data *data = host->mrq->data;
328 struct scatterlist *sg = data->sg;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000329 struct dma_async_tx_descriptor *desc = NULL;
330 struct dma_chan *chan = host->chan_tx;
331 dma_cookie_t cookie = -EINVAL;
332 int ret;
333
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500334 ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
Linus Walleij1ed828d2011-02-10 16:09:29 +0100335 DMA_TO_DEVICE);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000336 if (ret > 0) {
Linus Walleijf38f94c2011-02-10 16:09:50 +0100337 host->dma_active = true;
Alexandre Bounine16052822012-03-08 16:11:18 -0500338 desc = dmaengine_prep_slave_sg(chan, sg, ret,
Vinod Koul05f57992011-10-14 10:45:11 +0530339 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000340 }
341
342 if (desc) {
343 desc->callback = mmcif_dma_complete;
344 desc->callback_param = host;
Linus Walleija5ece7d2011-02-10 16:10:00 +0100345 cookie = dmaengine_submit(desc);
346 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAWEN);
347 dma_async_issue_pending(chan);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000348 }
349 dev_dbg(&host->pd->dev, "%s(): mapped %d -> %d, cookie %d\n",
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500350 __func__, data->sg_len, ret, cookie);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000351
352 if (!desc) {
353 /* DMA failed, fall back to PIO */
354 if (ret >= 0)
355 ret = -EIO;
356 host->chan_tx = NULL;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100357 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000358 dma_release_channel(chan);
359 /* Free the Rx channel too */
360 chan = host->chan_rx;
361 if (chan) {
362 host->chan_rx = NULL;
363 dma_release_channel(chan);
364 }
365 dev_warn(&host->pd->dev,
366 "DMA failed: %d, falling back to PIO\n", ret);
367 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
368 }
369
370 dev_dbg(&host->pd->dev, "%s(): desc %p, cookie %d\n", __func__,
371 desc, cookie);
372}
373
374static bool sh_mmcif_filter(struct dma_chan *chan, void *arg)
375{
376 dev_dbg(chan->device->dev, "%s: slave data %p\n", __func__, arg);
377 chan->private = arg;
378 return true;
379}
380
381static void sh_mmcif_request_dma(struct sh_mmcif_host *host,
382 struct sh_mmcif_plat_data *pdata)
383{
Guennadi Liakhovetski714c4a62011-08-30 18:26:39 +0200384 struct sh_dmae_slave *tx, *rx;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100385 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000386
387 /* We can only either use DMA for both Tx and Rx or not use it at all */
388 if (pdata->dma) {
Guennadi Liakhovetski714c4a62011-08-30 18:26:39 +0200389 dev_warn(&host->pd->dev,
390 "Update your platform to use embedded DMA slave IDs\n");
391 tx = &pdata->dma->chan_priv_tx;
392 rx = &pdata->dma->chan_priv_rx;
393 } else {
394 tx = &host->dma_slave_tx;
395 tx->slave_id = pdata->slave_id_tx;
396 rx = &host->dma_slave_rx;
397 rx->slave_id = pdata->slave_id_rx;
398 }
399 if (tx->slave_id > 0 && rx->slave_id > 0) {
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000400 dma_cap_mask_t mask;
401
402 dma_cap_zero(mask);
403 dma_cap_set(DMA_SLAVE, mask);
404
Guennadi Liakhovetski714c4a62011-08-30 18:26:39 +0200405 host->chan_tx = dma_request_channel(mask, sh_mmcif_filter, tx);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000406 dev_dbg(&host->pd->dev, "%s: TX: got channel %p\n", __func__,
407 host->chan_tx);
408
409 if (!host->chan_tx)
410 return;
411
Guennadi Liakhovetski714c4a62011-08-30 18:26:39 +0200412 host->chan_rx = dma_request_channel(mask, sh_mmcif_filter, rx);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000413 dev_dbg(&host->pd->dev, "%s: RX: got channel %p\n", __func__,
414 host->chan_rx);
415
416 if (!host->chan_rx) {
417 dma_release_channel(host->chan_tx);
418 host->chan_tx = NULL;
419 return;
420 }
421
422 init_completion(&host->dma_complete);
423 }
424}
425
426static void sh_mmcif_release_dma(struct sh_mmcif_host *host)
427{
428 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
429 /* Descriptors are freed automatically */
430 if (host->chan_tx) {
431 struct dma_chan *chan = host->chan_tx;
432 host->chan_tx = NULL;
433 dma_release_channel(chan);
434 }
435 if (host->chan_rx) {
436 struct dma_chan *chan = host->chan_rx;
437 host->chan_rx = NULL;
438 dma_release_channel(chan);
439 }
440
Linus Walleijf38f94c2011-02-10 16:09:50 +0100441 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000442}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700443
444static void sh_mmcif_clock_control(struct sh_mmcif_host *host, unsigned int clk)
445{
446 struct sh_mmcif_plat_data *p = host->pd->dev.platform_data;
447
448 sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
449 sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR);
450
451 if (!clk)
452 return;
453 if (p->sup_pclk && clk == host->clk)
454 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_SUP_PCLK);
455 else
456 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR &
Simon Hormanf9388252012-03-28 18:01:09 +0900457 ((fls(DIV_ROUND_UP(host->clk,
458 clk) - 1) - 1) << 16));
Yusuke Godafdc50a92010-05-26 14:41:59 -0700459
460 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
461}
462
463static void sh_mmcif_sync_reset(struct sh_mmcif_host *host)
464{
465 u32 tmp;
466
Magnus Damm487d9fc2010-05-18 14:42:51 +0000467 tmp = 0x010f0000 & sh_mmcif_readl(host->addr, MMCIF_CE_CLK_CTRL);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700468
Magnus Damm487d9fc2010-05-18 14:42:51 +0000469 sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_ON);
470 sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_OFF);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700471 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, tmp |
472 SRSPTO_256 | SRBSYTO_29 | SRWDTO_29 | SCCSTO_29);
473 /* byte swap on */
474 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_ATYP);
475}
476
477static int sh_mmcif_error_manage(struct sh_mmcif_host *host)
478{
479 u32 state1, state2;
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100480 int ret, timeout;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700481
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000482 host->sd_error = false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700483
Magnus Damm487d9fc2010-05-18 14:42:51 +0000484 state1 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1);
485 state2 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS2);
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000486 dev_dbg(&host->pd->dev, "ERR HOST_STS1 = %08x\n", state1);
487 dev_dbg(&host->pd->dev, "ERR HOST_STS2 = %08x\n", state2);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700488
489 if (state1 & STS1_CMDSEQ) {
490 sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, CMD_CTRL_BREAK);
491 sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, ~CMD_CTRL_BREAK);
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100492 for (timeout = 10000000; timeout; timeout--) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000493 if (!(sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1)
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100494 & STS1_CMDSEQ))
Yusuke Godafdc50a92010-05-26 14:41:59 -0700495 break;
496 mdelay(1);
497 }
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100498 if (!timeout) {
499 dev_err(&host->pd->dev,
500 "Forced end of command sequence timeout err\n");
501 return -EIO;
502 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700503 sh_mmcif_sync_reset(host);
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000504 dev_dbg(&host->pd->dev, "Forced end of command sequence\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700505 return -EIO;
506 }
507
508 if (state2 & STS2_CRC_ERR) {
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100509 dev_dbg(&host->pd->dev, ": CRC error\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700510 ret = -EIO;
511 } else if (state2 & STS2_TIMEOUT_ERR) {
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100512 dev_dbg(&host->pd->dev, ": Timeout\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700513 ret = -ETIMEDOUT;
514 } else {
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100515 dev_dbg(&host->pd->dev, ": End/Index error\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700516 ret = -EIO;
517 }
518 return ret;
519}
520
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100521static bool sh_mmcif_next_block(struct sh_mmcif_host *host, u32 *p)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700522{
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100523 struct mmc_data *data = host->mrq->data;
524
525 host->sg_blkidx += host->blocksize;
526
527 /* data->sg->length must be a multiple of host->blocksize? */
528 BUG_ON(host->sg_blkidx > data->sg->length);
529
530 if (host->sg_blkidx == data->sg->length) {
531 host->sg_blkidx = 0;
532 if (++host->sg_idx < data->sg_len)
533 host->pio_ptr = sg_virt(++data->sg);
534 } else {
535 host->pio_ptr = p;
536 }
537
538 if (host->sg_idx == data->sg_len)
539 return false;
540
541 return true;
542}
543
544static void sh_mmcif_single_read(struct sh_mmcif_host *host,
545 struct mmc_request *mrq)
546{
547 host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
548 BLOCK_SIZE_MASK) + 3;
549
550 host->wait_for = MMCIF_WAIT_FOR_READ;
551 schedule_delayed_work(&host->timeout_work, host->timeout);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700552
Yusuke Godafdc50a92010-05-26 14:41:59 -0700553 /* buf read enable */
554 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100555}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700556
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100557static bool sh_mmcif_read_block(struct sh_mmcif_host *host)
558{
559 struct mmc_data *data = host->mrq->data;
560 u32 *p = sg_virt(data->sg);
561 int i;
562
563 if (host->sd_error) {
564 data->error = sh_mmcif_error_manage(host);
565 return false;
566 }
567
568 for (i = 0; i < host->blocksize / 4; i++)
Magnus Damm487d9fc2010-05-18 14:42:51 +0000569 *p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700570
571 /* buffer read end */
572 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFRE);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100573 host->wait_for = MMCIF_WAIT_FOR_READ_END;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700574
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100575 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700576}
577
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100578static void sh_mmcif_multi_read(struct sh_mmcif_host *host,
579 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700580{
581 struct mmc_data *data = mrq->data;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700582
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100583 if (!data->sg_len || !data->sg->length)
584 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700585
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100586 host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
587 BLOCK_SIZE_MASK;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700588
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100589 host->wait_for = MMCIF_WAIT_FOR_MREAD;
590 host->sg_idx = 0;
591 host->sg_blkidx = 0;
592 host->pio_ptr = sg_virt(data->sg);
593 schedule_delayed_work(&host->timeout_work, host->timeout);
594 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
595}
596
597static bool sh_mmcif_mread_block(struct sh_mmcif_host *host)
598{
599 struct mmc_data *data = host->mrq->data;
600 u32 *p = host->pio_ptr;
601 int i;
602
603 if (host->sd_error) {
604 data->error = sh_mmcif_error_manage(host);
605 return false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700606 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100607
608 BUG_ON(!data->sg->length);
609
610 for (i = 0; i < host->blocksize / 4; i++)
611 *p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
612
613 if (!sh_mmcif_next_block(host, p))
614 return false;
615
616 schedule_delayed_work(&host->timeout_work, host->timeout);
617 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
618
619 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700620}
621
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100622static void sh_mmcif_single_write(struct sh_mmcif_host *host,
Yusuke Godafdc50a92010-05-26 14:41:59 -0700623 struct mmc_request *mrq)
624{
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100625 host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
626 BLOCK_SIZE_MASK) + 3;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700627
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100628 host->wait_for = MMCIF_WAIT_FOR_WRITE;
629 schedule_delayed_work(&host->timeout_work, host->timeout);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700630
631 /* buf write enable */
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100632 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
633}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700634
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100635static bool sh_mmcif_write_block(struct sh_mmcif_host *host)
636{
637 struct mmc_data *data = host->mrq->data;
638 u32 *p = sg_virt(data->sg);
639 int i;
640
641 if (host->sd_error) {
642 data->error = sh_mmcif_error_manage(host);
643 return false;
644 }
645
646 for (i = 0; i < host->blocksize / 4; i++)
Magnus Damm487d9fc2010-05-18 14:42:51 +0000647 sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700648
649 /* buffer write end */
650 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MDTRANE);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100651 host->wait_for = MMCIF_WAIT_FOR_WRITE_END;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700652
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100653 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700654}
655
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100656static void sh_mmcif_multi_write(struct sh_mmcif_host *host,
657 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700658{
659 struct mmc_data *data = mrq->data;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700660
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100661 if (!data->sg_len || !data->sg->length)
662 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700663
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100664 host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
665 BLOCK_SIZE_MASK;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700666
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100667 host->wait_for = MMCIF_WAIT_FOR_MWRITE;
668 host->sg_idx = 0;
669 host->sg_blkidx = 0;
670 host->pio_ptr = sg_virt(data->sg);
671 schedule_delayed_work(&host->timeout_work, host->timeout);
672 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
673}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700674
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100675static bool sh_mmcif_mwrite_block(struct sh_mmcif_host *host)
676{
677 struct mmc_data *data = host->mrq->data;
678 u32 *p = host->pio_ptr;
679 int i;
680
681 if (host->sd_error) {
682 data->error = sh_mmcif_error_manage(host);
683 return false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700684 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100685
686 BUG_ON(!data->sg->length);
687
688 for (i = 0; i < host->blocksize / 4; i++)
689 sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
690
691 if (!sh_mmcif_next_block(host, p))
692 return false;
693
694 schedule_delayed_work(&host->timeout_work, host->timeout);
695 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
696
697 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700698}
699
700static void sh_mmcif_get_response(struct sh_mmcif_host *host,
701 struct mmc_command *cmd)
702{
703 if (cmd->flags & MMC_RSP_136) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000704 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP3);
705 cmd->resp[1] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP2);
706 cmd->resp[2] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP1);
707 cmd->resp[3] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700708 } else
Magnus Damm487d9fc2010-05-18 14:42:51 +0000709 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700710}
711
712static void sh_mmcif_get_cmd12response(struct sh_mmcif_host *host,
713 struct mmc_command *cmd)
714{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000715 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP_CMD12);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700716}
717
718static u32 sh_mmcif_set_cmd(struct sh_mmcif_host *host,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500719 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700720{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500721 struct mmc_data *data = mrq->data;
722 struct mmc_command *cmd = mrq->cmd;
723 u32 opc = cmd->opcode;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700724 u32 tmp = 0;
725
726 /* Response Type check */
727 switch (mmc_resp_type(cmd)) {
728 case MMC_RSP_NONE:
729 tmp |= CMD_SET_RTYP_NO;
730 break;
731 case MMC_RSP_R1:
732 case MMC_RSP_R1B:
733 case MMC_RSP_R3:
734 tmp |= CMD_SET_RTYP_6B;
735 break;
736 case MMC_RSP_R2:
737 tmp |= CMD_SET_RTYP_17B;
738 break;
739 default:
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000740 dev_err(&host->pd->dev, "Unsupported response type.\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700741 break;
742 }
743 switch (opc) {
744 /* RBSY */
745 case MMC_SWITCH:
746 case MMC_STOP_TRANSMISSION:
747 case MMC_SET_WRITE_PROT:
748 case MMC_CLR_WRITE_PROT:
749 case MMC_ERASE:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700750 tmp |= CMD_SET_RBSY;
751 break;
752 }
753 /* WDAT / DATW */
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500754 if (data) {
Yusuke Godafdc50a92010-05-26 14:41:59 -0700755 tmp |= CMD_SET_WDAT;
756 switch (host->bus_width) {
757 case MMC_BUS_WIDTH_1:
758 tmp |= CMD_SET_DATW_1;
759 break;
760 case MMC_BUS_WIDTH_4:
761 tmp |= CMD_SET_DATW_4;
762 break;
763 case MMC_BUS_WIDTH_8:
764 tmp |= CMD_SET_DATW_8;
765 break;
766 default:
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000767 dev_err(&host->pd->dev, "Unsupported bus width.\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700768 break;
769 }
770 }
771 /* DWEN */
772 if (opc == MMC_WRITE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK)
773 tmp |= CMD_SET_DWEN;
774 /* CMLTE/CMD12EN */
775 if (opc == MMC_READ_MULTIPLE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK) {
776 tmp |= CMD_SET_CMLTE | CMD_SET_CMD12EN;
777 sh_mmcif_bitset(host, MMCIF_CE_BLOCK_SET,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500778 data->blocks << 16);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700779 }
780 /* RIDXC[1:0] check bits */
781 if (opc == MMC_SEND_OP_COND || opc == MMC_ALL_SEND_CID ||
782 opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
783 tmp |= CMD_SET_RIDXC_BITS;
784 /* RCRC7C[1:0] check bits */
785 if (opc == MMC_SEND_OP_COND)
786 tmp |= CMD_SET_CRC7C_BITS;
787 /* RCRC7C[1:0] internal CRC7 */
788 if (opc == MMC_ALL_SEND_CID ||
789 opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
790 tmp |= CMD_SET_CRC7C_INTERNAL;
791
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500792 return (opc << 24) | tmp;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700793}
794
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000795static int sh_mmcif_data_trans(struct sh_mmcif_host *host,
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100796 struct mmc_request *mrq, u32 opc)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700797{
Yusuke Godafdc50a92010-05-26 14:41:59 -0700798 switch (opc) {
799 case MMC_READ_MULTIPLE_BLOCK:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100800 sh_mmcif_multi_read(host, mrq);
801 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700802 case MMC_WRITE_MULTIPLE_BLOCK:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100803 sh_mmcif_multi_write(host, mrq);
804 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700805 case MMC_WRITE_BLOCK:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100806 sh_mmcif_single_write(host, mrq);
807 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700808 case MMC_READ_SINGLE_BLOCK:
809 case MMC_SEND_EXT_CSD:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100810 sh_mmcif_single_read(host, mrq);
811 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700812 default:
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000813 dev_err(&host->pd->dev, "UNSUPPORTED CMD = d'%08d\n", opc);
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100814 return -EINVAL;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700815 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700816}
817
818static void sh_mmcif_start_cmd(struct sh_mmcif_host *host,
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100819 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700820{
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100821 struct mmc_command *cmd = mrq->cmd;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100822 u32 opc = cmd->opcode;
823 u32 mask;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700824
Yusuke Godafdc50a92010-05-26 14:41:59 -0700825 switch (opc) {
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100826 /* response busy check */
Yusuke Godafdc50a92010-05-26 14:41:59 -0700827 case MMC_SWITCH:
828 case MMC_STOP_TRANSMISSION:
829 case MMC_SET_WRITE_PROT:
830 case MMC_CLR_WRITE_PROT:
831 case MMC_ERASE:
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100832 mask = MASK_START_CMD | MASK_MRBSYE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700833 break;
834 default:
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100835 mask = MASK_START_CMD | MASK_MCRSPE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700836 break;
837 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700838
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500839 if (mrq->data) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000840 sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET, 0);
841 sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET,
842 mrq->data->blksz);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700843 }
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500844 opc = sh_mmcif_set_cmd(host, mrq);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700845
Magnus Damm487d9fc2010-05-18 14:42:51 +0000846 sh_mmcif_writel(host->addr, MMCIF_CE_INT, 0xD80430C0);
847 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, mask);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700848 /* set arg */
Magnus Damm487d9fc2010-05-18 14:42:51 +0000849 sh_mmcif_writel(host->addr, MMCIF_CE_ARG, cmd->arg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700850 /* set cmd */
Magnus Damm487d9fc2010-05-18 14:42:51 +0000851 sh_mmcif_writel(host->addr, MMCIF_CE_CMD_SET, opc);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700852
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100853 host->wait_for = MMCIF_WAIT_FOR_CMD;
854 schedule_delayed_work(&host->timeout_work, host->timeout);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700855}
856
857static void sh_mmcif_stop_cmd(struct sh_mmcif_host *host,
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100858 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700859{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500860 switch (mrq->cmd->opcode) {
861 case MMC_READ_MULTIPLE_BLOCK:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700862 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12DRE);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500863 break;
864 case MMC_WRITE_MULTIPLE_BLOCK:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700865 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12RBE);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500866 break;
867 default:
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000868 dev_err(&host->pd->dev, "unsupported stop cmd\n");
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500869 mrq->stop->error = sh_mmcif_error_manage(host);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700870 return;
871 }
872
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100873 host->wait_for = MMCIF_WAIT_FOR_STOP;
874 schedule_delayed_work(&host->timeout_work, host->timeout);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700875}
876
877static void sh_mmcif_request(struct mmc_host *mmc, struct mmc_request *mrq)
878{
879 struct sh_mmcif_host *host = mmc_priv(mmc);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000880 unsigned long flags;
881
882 spin_lock_irqsave(&host->lock, flags);
883 if (host->state != STATE_IDLE) {
884 spin_unlock_irqrestore(&host->lock, flags);
885 mrq->cmd->error = -EAGAIN;
886 mmc_request_done(mmc, mrq);
887 return;
888 }
889
890 host->state = STATE_REQUEST;
891 spin_unlock_irqrestore(&host->lock, flags);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700892
893 switch (mrq->cmd->opcode) {
894 /* MMCIF does not support SD/SDIO command */
Laurent Pinchart7541ca92012-06-12 22:56:09 +0200895 case MMC_SLEEP_AWAKE: /* = SD_IO_SEND_OP_COND (5) */
896 case MMC_SEND_EXT_CSD: /* = SD_SEND_IF_COND (8) */
897 if ((mrq->cmd->flags & MMC_CMD_MASK) != MMC_CMD_BCR)
898 break;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700899 case MMC_APP_CMD:
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000900 host->state = STATE_IDLE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700901 mrq->cmd->error = -ETIMEDOUT;
902 mmc_request_done(mmc, mrq);
903 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700904 default:
905 break;
906 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700907
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100908 host->mrq = mrq;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100909
910 sh_mmcif_start_cmd(host, mrq);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700911}
912
913static void sh_mmcif_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
914{
915 struct sh_mmcif_host *host = mmc_priv(mmc);
916 struct sh_mmcif_plat_data *p = host->pd->dev.platform_data;
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000917 unsigned long flags;
918
919 spin_lock_irqsave(&host->lock, flags);
920 if (host->state != STATE_IDLE) {
921 spin_unlock_irqrestore(&host->lock, flags);
922 return;
923 }
924
925 host->state = STATE_IOS;
926 spin_unlock_irqrestore(&host->lock, flags);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700927
Guennadi Liakhovetskif5e0cec2011-02-25 16:58:38 +0100928 if (ios->power_mode == MMC_POWER_UP) {
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200929 if (!host->card_present) {
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000930 /* See if we also get DMA */
931 sh_mmcif_request_dma(host, host->pd->dev.platform_data);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200932 host->card_present = true;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000933 }
Guennadi Liakhovetskif5e0cec2011-02-25 16:58:38 +0100934 } else if (ios->power_mode == MMC_POWER_OFF || !ios->clock) {
935 /* clock stop */
936 sh_mmcif_clock_control(host, 0);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000937 if (ios->power_mode == MMC_POWER_OFF) {
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200938 if (host->card_present) {
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000939 sh_mmcif_release_dma(host);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200940 host->card_present = false;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000941 }
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200942 }
943 if (host->power) {
944 pm_runtime_put(&host->pd->dev);
945 host->power = false;
Guennadi Liakhovetskif6bc41f2011-11-16 10:10:41 +0100946 if (p->down_pwr && ios->power_mode == MMC_POWER_OFF)
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000947 p->down_pwr(host->pd);
948 }
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000949 host->state = STATE_IDLE;
Guennadi Liakhovetskif5e0cec2011-02-25 16:58:38 +0100950 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700951 }
952
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200953 if (ios->clock) {
954 if (!host->power) {
955 if (p->set_pwr)
956 p->set_pwr(host->pd, ios->power_mode);
957 pm_runtime_get_sync(&host->pd->dev);
958 host->power = true;
959 sh_mmcif_sync_reset(host);
960 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700961 sh_mmcif_clock_control(host, ios->clock);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200962 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700963
964 host->bus_width = ios->bus_width;
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000965 host->state = STATE_IDLE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700966}
967
Arnd Hannemann777271d2010-08-24 17:27:01 +0200968static int sh_mmcif_get_cd(struct mmc_host *mmc)
969{
970 struct sh_mmcif_host *host = mmc_priv(mmc);
971 struct sh_mmcif_plat_data *p = host->pd->dev.platform_data;
972
973 if (!p->get_cd)
974 return -ENOSYS;
975 else
976 return p->get_cd(host->pd);
977}
978
Yusuke Godafdc50a92010-05-26 14:41:59 -0700979static struct mmc_host_ops sh_mmcif_ops = {
980 .request = sh_mmcif_request,
981 .set_ios = sh_mmcif_set_ios,
Arnd Hannemann777271d2010-08-24 17:27:01 +0200982 .get_cd = sh_mmcif_get_cd,
Yusuke Godafdc50a92010-05-26 14:41:59 -0700983};
984
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100985static bool sh_mmcif_end_cmd(struct sh_mmcif_host *host)
986{
987 struct mmc_command *cmd = host->mrq->cmd;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500988 struct mmc_data *data = host->mrq->data;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100989 long time;
990
991 if (host->sd_error) {
992 switch (cmd->opcode) {
993 case MMC_ALL_SEND_CID:
994 case MMC_SELECT_CARD:
995 case MMC_APP_CMD:
996 cmd->error = -ETIMEDOUT;
997 host->sd_error = false;
998 break;
999 default:
1000 cmd->error = sh_mmcif_error_manage(host);
1001 dev_dbg(&host->pd->dev, "Cmd(d'%d) error %d\n",
1002 cmd->opcode, cmd->error);
1003 break;
1004 }
1005 return false;
1006 }
1007 if (!(cmd->flags & MMC_RSP_PRESENT)) {
1008 cmd->error = 0;
1009 return false;
1010 }
1011
1012 sh_mmcif_get_response(host, cmd);
1013
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001014 if (!data)
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001015 return false;
1016
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001017 if (data->flags & MMC_DATA_READ) {
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001018 if (host->chan_rx)
1019 sh_mmcif_start_dma_rx(host);
1020 } else {
1021 if (host->chan_tx)
1022 sh_mmcif_start_dma_tx(host);
1023 }
1024
1025 if (!host->dma_active) {
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001026 data->error = sh_mmcif_data_trans(host, host->mrq, cmd->opcode);
1027 if (!data->error)
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001028 return true;
1029 return false;
1030 }
1031
1032 /* Running in the IRQ thread, can sleep */
1033 time = wait_for_completion_interruptible_timeout(&host->dma_complete,
1034 host->timeout);
1035 if (host->sd_error) {
1036 dev_err(host->mmc->parent,
1037 "Error IRQ while waiting for DMA completion!\n");
1038 /* Woken up by an error IRQ: abort DMA */
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001039 if (data->flags & MMC_DATA_READ)
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001040 dmaengine_terminate_all(host->chan_rx);
1041 else
1042 dmaengine_terminate_all(host->chan_tx);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001043 data->error = sh_mmcif_error_manage(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001044 } else if (!time) {
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001045 data->error = -ETIMEDOUT;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001046 } else if (time < 0) {
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001047 data->error = time;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001048 }
1049 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC,
1050 BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
1051 host->dma_active = false;
1052
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001053 if (data->error)
1054 data->bytes_xfered = 0;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001055
1056 return false;
1057}
1058
1059static irqreturn_t sh_mmcif_irqt(int irq, void *dev_id)
1060{
1061 struct sh_mmcif_host *host = dev_id;
1062 struct mmc_request *mrq = host->mrq;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001063 struct mmc_data *data = mrq->data;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001064
1065 cancel_delayed_work_sync(&host->timeout_work);
1066
1067 /*
1068 * All handlers return true, if processing continues, and false, if the
1069 * request has to be completed - successfully or not
1070 */
1071 switch (host->wait_for) {
1072 case MMCIF_WAIT_FOR_REQUEST:
1073 /* We're too late, the timeout has already kicked in */
1074 return IRQ_HANDLED;
1075 case MMCIF_WAIT_FOR_CMD:
1076 if (sh_mmcif_end_cmd(host))
1077 /* Wait for data */
1078 return IRQ_HANDLED;
1079 break;
1080 case MMCIF_WAIT_FOR_MREAD:
1081 if (sh_mmcif_mread_block(host))
1082 /* Wait for more data */
1083 return IRQ_HANDLED;
1084 break;
1085 case MMCIF_WAIT_FOR_READ:
1086 if (sh_mmcif_read_block(host))
1087 /* Wait for data end */
1088 return IRQ_HANDLED;
1089 break;
1090 case MMCIF_WAIT_FOR_MWRITE:
1091 if (sh_mmcif_mwrite_block(host))
1092 /* Wait data to write */
1093 return IRQ_HANDLED;
1094 break;
1095 case MMCIF_WAIT_FOR_WRITE:
1096 if (sh_mmcif_write_block(host))
1097 /* Wait for data end */
1098 return IRQ_HANDLED;
1099 break;
1100 case MMCIF_WAIT_FOR_STOP:
1101 if (host->sd_error) {
1102 mrq->stop->error = sh_mmcif_error_manage(host);
1103 break;
1104 }
1105 sh_mmcif_get_cmd12response(host, mrq->stop);
1106 mrq->stop->error = 0;
1107 break;
1108 case MMCIF_WAIT_FOR_READ_END:
1109 case MMCIF_WAIT_FOR_WRITE_END:
1110 if (host->sd_error)
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001111 data->error = sh_mmcif_error_manage(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001112 break;
1113 default:
1114 BUG();
1115 }
1116
1117 if (host->wait_for != MMCIF_WAIT_FOR_STOP) {
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001118 if (!mrq->cmd->error && data && !data->error)
1119 data->bytes_xfered =
1120 data->blocks * data->blksz;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001121
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001122 if (mrq->stop && !mrq->cmd->error && (!data || !data->error)) {
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001123 sh_mmcif_stop_cmd(host, mrq);
1124 if (!mrq->stop->error)
1125 return IRQ_HANDLED;
1126 }
1127 }
1128
1129 host->wait_for = MMCIF_WAIT_FOR_REQUEST;
1130 host->state = STATE_IDLE;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001131 host->mrq = NULL;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001132 mmc_request_done(host->mmc, mrq);
1133
1134 return IRQ_HANDLED;
1135}
1136
Yusuke Godafdc50a92010-05-26 14:41:59 -07001137static irqreturn_t sh_mmcif_intr(int irq, void *dev_id)
1138{
1139 struct sh_mmcif_host *host = dev_id;
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001140 u32 state;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001141 int err = 0;
1142
Magnus Damm487d9fc2010-05-18 14:42:51 +00001143 state = sh_mmcif_readl(host->addr, MMCIF_CE_INT);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001144
Guennadi Liakhovetski8a8284a2011-12-14 19:31:51 +01001145 if (state & INT_ERR_STS) {
1146 /* error interrupts - process first */
1147 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~state);
1148 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, state);
1149 err = 1;
1150 } else if (state & INT_RBSYE) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001151 sh_mmcif_writel(host->addr, MMCIF_CE_INT,
1152 ~(INT_RBSYE | INT_CRSPE));
Yusuke Godafdc50a92010-05-26 14:41:59 -07001153 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MRBSYE);
1154 } else if (state & INT_CRSPE) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001155 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_CRSPE);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001156 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MCRSPE);
1157 } else if (state & INT_BUFREN) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001158 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_BUFREN);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001159 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
1160 } else if (state & INT_BUFWEN) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001161 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_BUFWEN);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001162 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
1163 } else if (state & INT_CMD12DRE) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001164 sh_mmcif_writel(host->addr, MMCIF_CE_INT,
Yusuke Godafdc50a92010-05-26 14:41:59 -07001165 ~(INT_CMD12DRE | INT_CMD12RBE |
1166 INT_CMD12CRE | INT_BUFRE));
1167 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MCMD12DRE);
1168 } else if (state & INT_BUFRE) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001169 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_BUFRE);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001170 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MBUFRE);
1171 } else if (state & INT_DTRANE) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001172 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_DTRANE);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001173 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MDTRANE);
1174 } else if (state & INT_CMD12RBE) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001175 sh_mmcif_writel(host->addr, MMCIF_CE_INT,
Yusuke Godafdc50a92010-05-26 14:41:59 -07001176 ~(INT_CMD12RBE | INT_CMD12CRE));
1177 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MCMD12RBE);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001178 } else {
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001179 dev_dbg(&host->pd->dev, "Unsupported interrupt: 0x%x\n", state);
Magnus Damm487d9fc2010-05-18 14:42:51 +00001180 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~state);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001181 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, state);
1182 err = 1;
1183 }
1184 if (err) {
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001185 host->sd_error = true;
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001186 dev_dbg(&host->pd->dev, "int err state = %08x\n", state);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001187 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001188 if (state & ~(INT_CMD12RBE | INT_CMD12CRE)) {
1189 if (!host->dma_active)
1190 return IRQ_WAKE_THREAD;
1191 else if (host->sd_error)
1192 mmcif_dma_complete(host);
1193 } else {
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001194 dev_dbg(&host->pd->dev, "Unexpected IRQ 0x%x\n", state);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001195 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001196
1197 return IRQ_HANDLED;
1198}
1199
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001200static void mmcif_timeout_work(struct work_struct *work)
1201{
1202 struct delayed_work *d = container_of(work, struct delayed_work, work);
1203 struct sh_mmcif_host *host = container_of(d, struct sh_mmcif_host, timeout_work);
1204 struct mmc_request *mrq = host->mrq;
1205
1206 if (host->dying)
1207 /* Don't run after mmc_remove_host() */
1208 return;
1209
1210 /*
1211 * Handle races with cancel_delayed_work(), unless
1212 * cancel_delayed_work_sync() is used
1213 */
1214 switch (host->wait_for) {
1215 case MMCIF_WAIT_FOR_CMD:
1216 mrq->cmd->error = sh_mmcif_error_manage(host);
1217 break;
1218 case MMCIF_WAIT_FOR_STOP:
1219 mrq->stop->error = sh_mmcif_error_manage(host);
1220 break;
1221 case MMCIF_WAIT_FOR_MREAD:
1222 case MMCIF_WAIT_FOR_MWRITE:
1223 case MMCIF_WAIT_FOR_READ:
1224 case MMCIF_WAIT_FOR_WRITE:
1225 case MMCIF_WAIT_FOR_READ_END:
1226 case MMCIF_WAIT_FOR_WRITE_END:
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001227 mrq->data->error = sh_mmcif_error_manage(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001228 break;
1229 default:
1230 BUG();
1231 }
1232
1233 host->state = STATE_IDLE;
1234 host->wait_for = MMCIF_WAIT_FOR_REQUEST;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001235 host->mrq = NULL;
1236 mmc_request_done(host->mmc, mrq);
1237}
1238
Yusuke Godafdc50a92010-05-26 14:41:59 -07001239static int __devinit sh_mmcif_probe(struct platform_device *pdev)
1240{
1241 int ret = 0, irq[2];
1242 struct mmc_host *mmc;
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001243 struct sh_mmcif_host *host;
1244 struct sh_mmcif_plat_data *pd;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001245 struct resource *res;
1246 void __iomem *reg;
1247 char clk_name[8];
1248
1249 irq[0] = platform_get_irq(pdev, 0);
1250 irq[1] = platform_get_irq(pdev, 1);
1251 if (irq[0] < 0 || irq[1] < 0) {
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001252 dev_err(&pdev->dev, "Get irq error\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -07001253 return -ENXIO;
1254 }
1255 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1256 if (!res) {
1257 dev_err(&pdev->dev, "platform_get_resource error.\n");
1258 return -ENXIO;
1259 }
1260 reg = ioremap(res->start, resource_size(res));
1261 if (!reg) {
1262 dev_err(&pdev->dev, "ioremap error.\n");
1263 return -ENOMEM;
1264 }
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001265 pd = pdev->dev.platform_data;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001266 if (!pd) {
1267 dev_err(&pdev->dev, "sh_mmcif plat data error.\n");
1268 ret = -ENXIO;
1269 goto clean_up;
1270 }
1271 mmc = mmc_alloc_host(sizeof(struct sh_mmcif_host), &pdev->dev);
1272 if (!mmc) {
1273 ret = -ENOMEM;
1274 goto clean_up;
1275 }
1276 host = mmc_priv(mmc);
1277 host->mmc = mmc;
1278 host->addr = reg;
1279 host->timeout = 1000;
1280
1281 snprintf(clk_name, sizeof(clk_name), "mmc%d", pdev->id);
1282 host->hclk = clk_get(&pdev->dev, clk_name);
1283 if (IS_ERR(host->hclk)) {
1284 dev_err(&pdev->dev, "cannot get clock \"%s\"\n", clk_name);
1285 ret = PTR_ERR(host->hclk);
1286 goto clean_up1;
1287 }
1288 clk_enable(host->hclk);
1289 host->clk = clk_get_rate(host->hclk);
1290 host->pd = pdev;
1291
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001292 spin_lock_init(&host->lock);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001293
1294 mmc->ops = &sh_mmcif_ops;
Simon Horman930f1522012-03-28 18:01:10 +09001295 mmc->f_max = host->clk / 2;
Simon Hormaneb91b912012-03-28 18:01:11 +09001296 mmc->f_min = host->clk / 512;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001297 if (pd->ocr)
1298 mmc->ocr_avail = pd->ocr;
1299 mmc->caps = MMC_CAP_MMC_HIGHSPEED;
1300 if (pd->caps)
1301 mmc->caps |= pd->caps;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001302 mmc->max_segs = 32;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001303 mmc->max_blk_size = 512;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001304 mmc->max_req_size = PAGE_CACHE_SIZE * mmc->max_segs;
1305 mmc->max_blk_count = mmc->max_req_size / mmc->max_blk_size;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001306 mmc->max_seg_size = mmc->max_req_size;
1307
1308 sh_mmcif_sync_reset(host);
1309 platform_set_drvdata(pdev, host);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001310
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001311 pm_runtime_enable(&pdev->dev);
1312 host->power = false;
1313
1314 ret = pm_runtime_resume(&pdev->dev);
1315 if (ret < 0)
1316 goto clean_up2;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001317
Guennadi Liakhovetski5ba85d92012-01-21 00:41:28 +01001318 INIT_DELAYED_WORK(&host->timeout_work, mmcif_timeout_work);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001319
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001320 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
1321
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001322 ret = request_threaded_irq(irq[0], sh_mmcif_intr, sh_mmcif_irqt, 0, "sh_mmc:error", host);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001323 if (ret) {
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001324 dev_err(&pdev->dev, "request_irq error (sh_mmc:error)\n");
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001325 goto clean_up3;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001326 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001327 ret = request_threaded_irq(irq[1], sh_mmcif_intr, sh_mmcif_irqt, 0, "sh_mmc:int", host);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001328 if (ret) {
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001329 dev_err(&pdev->dev, "request_irq error (sh_mmc:int)\n");
Guennadi Liakhovetski5ba85d92012-01-21 00:41:28 +01001330 goto clean_up4;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001331 }
1332
Guennadi Liakhovetski5ba85d92012-01-21 00:41:28 +01001333 ret = mmc_add_host(mmc);
1334 if (ret < 0)
1335 goto clean_up5;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001336
Rafael J. Wysockiefe6a8a2012-03-13 01:02:15 +01001337 dev_pm_qos_expose_latency_limit(&pdev->dev, 100);
1338
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001339 dev_info(&pdev->dev, "driver version %s\n", DRIVER_VERSION);
1340 dev_dbg(&pdev->dev, "chip ver H'%04x\n",
Magnus Damm487d9fc2010-05-18 14:42:51 +00001341 sh_mmcif_readl(host->addr, MMCIF_CE_VERSION) & 0x0000ffff);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001342 return ret;
1343
Guennadi Liakhovetski5ba85d92012-01-21 00:41:28 +01001344clean_up5:
1345 free_irq(irq[1], host);
1346clean_up4:
1347 free_irq(irq[0], host);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001348clean_up3:
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001349 pm_runtime_suspend(&pdev->dev);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001350clean_up2:
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001351 pm_runtime_disable(&pdev->dev);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001352 clk_disable(host->hclk);
1353clean_up1:
1354 mmc_free_host(mmc);
1355clean_up:
1356 if (reg)
1357 iounmap(reg);
1358 return ret;
1359}
1360
1361static int __devexit sh_mmcif_remove(struct platform_device *pdev)
1362{
1363 struct sh_mmcif_host *host = platform_get_drvdata(pdev);
1364 int irq[2];
1365
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001366 host->dying = true;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001367 pm_runtime_get_sync(&pdev->dev);
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001368
Rafael J. Wysockiefe6a8a2012-03-13 01:02:15 +01001369 dev_pm_qos_hide_latency_limit(&pdev->dev);
1370
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001371 mmc_remove_host(host->mmc);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001372 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
1373
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001374 /*
1375 * FIXME: cancel_delayed_work(_sync)() and free_irq() race with the
1376 * mmc_remove_host() call above. But swapping order doesn't help either
1377 * (a query on the linux-mmc mailing list didn't bring any replies).
1378 */
1379 cancel_delayed_work_sync(&host->timeout_work);
1380
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001381 if (host->addr)
1382 iounmap(host->addr);
1383
Yusuke Godafdc50a92010-05-26 14:41:59 -07001384 irq[0] = platform_get_irq(pdev, 0);
1385 irq[1] = platform_get_irq(pdev, 1);
1386
Yusuke Godafdc50a92010-05-26 14:41:59 -07001387 free_irq(irq[0], host);
1388 free_irq(irq[1], host);
1389
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001390 platform_set_drvdata(pdev, NULL);
1391
Yusuke Godafdc50a92010-05-26 14:41:59 -07001392 clk_disable(host->hclk);
1393 mmc_free_host(host->mmc);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001394 pm_runtime_put_sync(&pdev->dev);
1395 pm_runtime_disable(&pdev->dev);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001396
1397 return 0;
1398}
1399
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001400#ifdef CONFIG_PM
1401static int sh_mmcif_suspend(struct device *dev)
1402{
1403 struct platform_device *pdev = to_platform_device(dev);
1404 struct sh_mmcif_host *host = platform_get_drvdata(pdev);
1405 int ret = mmc_suspend_host(host->mmc);
1406
1407 if (!ret) {
1408 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
1409 clk_disable(host->hclk);
1410 }
1411
1412 return ret;
1413}
1414
1415static int sh_mmcif_resume(struct device *dev)
1416{
1417 struct platform_device *pdev = to_platform_device(dev);
1418 struct sh_mmcif_host *host = platform_get_drvdata(pdev);
1419
1420 clk_enable(host->hclk);
1421
1422 return mmc_resume_host(host->mmc);
1423}
1424#else
1425#define sh_mmcif_suspend NULL
1426#define sh_mmcif_resume NULL
1427#endif /* CONFIG_PM */
1428
1429static const struct dev_pm_ops sh_mmcif_dev_pm_ops = {
1430 .suspend = sh_mmcif_suspend,
1431 .resume = sh_mmcif_resume,
1432};
1433
Yusuke Godafdc50a92010-05-26 14:41:59 -07001434static struct platform_driver sh_mmcif_driver = {
1435 .probe = sh_mmcif_probe,
1436 .remove = sh_mmcif_remove,
1437 .driver = {
1438 .name = DRIVER_NAME,
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001439 .pm = &sh_mmcif_dev_pm_ops,
Yusuke Godafdc50a92010-05-26 14:41:59 -07001440 },
1441};
1442
Axel Lind1f81a62011-11-26 12:55:43 +08001443module_platform_driver(sh_mmcif_driver);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001444
1445MODULE_DESCRIPTION("SuperH on-chip MMC/eMMC interface driver");
1446MODULE_LICENSE("GPL");
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001447MODULE_ALIAS("platform:" DRIVER_NAME);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001448MODULE_AUTHOR("Yusuke Goda <yusuke.goda.sx@renesas.com>");