blob: da4cb5b0cb87612fed241b9a4ebc6245716377cd [file] [log] [blame]
Erik Gilling3c92db92010-03-15 19:40:06 -07001/*
2 * arch/arm/mach-tegra/gpio.c
3 *
4 * Copyright (c) 2010 Google, Inc
5 *
6 * Author:
7 * Erik Gilling <konkers@google.com>
8 *
9 * This software is licensed under the terms of the GNU General Public
10 * License version 2, as published by the Free Software Foundation, and
11 * may be copied, distributed, and modified under those terms.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 */
19
Thierry Reding641d0342013-01-21 11:09:01 +010020#include <linux/err.h>
Erik Gilling3c92db92010-03-15 19:40:06 -070021#include <linux/init.h>
22#include <linux/irq.h>
Colin Cross2e47b8b2010-04-07 12:59:42 -070023#include <linux/interrupt.h>
Erik Gilling3c92db92010-03-15 19:40:06 -070024#include <linux/io.h>
25#include <linux/gpio.h>
Stephen Warren5c1e2c92012-03-16 17:35:08 -060026#include <linux/of_device.h>
Stephen Warren88d89512011-10-11 16:16:14 -060027#include <linux/platform_device.h>
28#include <linux/module.h>
Stephen Warren6f74dc92012-01-04 08:39:37 +000029#include <linux/irqdomain.h>
Catalin Marinasde88cbb2013-01-18 15:31:37 +000030#include <linux/irqchip/chained_irq.h>
Stephen Warren3e215d02012-02-18 01:04:55 -070031#include <linux/pinctrl/consumer.h>
Laxman Dewangan8939ddc2012-11-07 20:31:32 +053032#include <linux/pm.h>
Erik Gilling3c92db92010-03-15 19:40:06 -070033
Erik Gilling3c92db92010-03-15 19:40:06 -070034#define GPIO_BANK(x) ((x) >> 5)
35#define GPIO_PORT(x) (((x) >> 3) & 0x3)
36#define GPIO_BIT(x) ((x) & 0x7)
37
Stephen Warren5c1e2c92012-03-16 17:35:08 -060038#define GPIO_REG(x) (GPIO_BANK(x) * tegra_gpio_bank_stride + \
39 GPIO_PORT(x) * 4)
Erik Gilling3c92db92010-03-15 19:40:06 -070040
41#define GPIO_CNF(x) (GPIO_REG(x) + 0x00)
42#define GPIO_OE(x) (GPIO_REG(x) + 0x10)
43#define GPIO_OUT(x) (GPIO_REG(x) + 0X20)
44#define GPIO_IN(x) (GPIO_REG(x) + 0x30)
45#define GPIO_INT_STA(x) (GPIO_REG(x) + 0x40)
46#define GPIO_INT_ENB(x) (GPIO_REG(x) + 0x50)
47#define GPIO_INT_LVL(x) (GPIO_REG(x) + 0x60)
48#define GPIO_INT_CLR(x) (GPIO_REG(x) + 0x70)
49
Stephen Warren5c1e2c92012-03-16 17:35:08 -060050#define GPIO_MSK_CNF(x) (GPIO_REG(x) + tegra_gpio_upper_offset + 0x00)
51#define GPIO_MSK_OE(x) (GPIO_REG(x) + tegra_gpio_upper_offset + 0x10)
52#define GPIO_MSK_OUT(x) (GPIO_REG(x) + tegra_gpio_upper_offset + 0X20)
53#define GPIO_MSK_INT_STA(x) (GPIO_REG(x) + tegra_gpio_upper_offset + 0x40)
54#define GPIO_MSK_INT_ENB(x) (GPIO_REG(x) + tegra_gpio_upper_offset + 0x50)
55#define GPIO_MSK_INT_LVL(x) (GPIO_REG(x) + tegra_gpio_upper_offset + 0x60)
Erik Gilling3c92db92010-03-15 19:40:06 -070056
57#define GPIO_INT_LVL_MASK 0x010101
58#define GPIO_INT_LVL_EDGE_RISING 0x000101
59#define GPIO_INT_LVL_EDGE_FALLING 0x000100
60#define GPIO_INT_LVL_EDGE_BOTH 0x010100
61#define GPIO_INT_LVL_LEVEL_HIGH 0x000001
62#define GPIO_INT_LVL_LEVEL_LOW 0x000000
63
64struct tegra_gpio_bank {
65 int bank;
66 int irq;
67 spinlock_t lvl_lock[4];
Laxman Dewangan8939ddc2012-11-07 20:31:32 +053068#ifdef CONFIG_PM_SLEEP
Colin Cross2e47b8b2010-04-07 12:59:42 -070069 u32 cnf[4];
70 u32 out[4];
71 u32 oe[4];
72 u32 int_enb[4];
73 u32 int_lvl[4];
Joseph Lo203f31c2013-04-03 19:31:44 +080074 u32 wake_enb[4];
Colin Cross2e47b8b2010-04-07 12:59:42 -070075#endif
Erik Gilling3c92db92010-03-15 19:40:06 -070076};
77
Stephen Warrenbdc93a72012-02-13 16:21:15 -070078static struct irq_domain *irq_domain;
Stephen Warren88d89512011-10-11 16:16:14 -060079static void __iomem *regs;
Stephen Warren33918112012-01-19 08:16:35 +000080static u32 tegra_gpio_bank_count;
Stephen Warren5c1e2c92012-03-16 17:35:08 -060081static u32 tegra_gpio_bank_stride;
82static u32 tegra_gpio_upper_offset;
Stephen Warren33918112012-01-19 08:16:35 +000083static struct tegra_gpio_bank *tegra_gpio_banks;
Stephen Warren88d89512011-10-11 16:16:14 -060084
85static inline void tegra_gpio_writel(u32 val, u32 reg)
86{
87 __raw_writel(val, regs + reg);
88}
89
90static inline u32 tegra_gpio_readl(u32 reg)
91{
92 return __raw_readl(regs + reg);
93}
Erik Gilling3c92db92010-03-15 19:40:06 -070094
95static int tegra_gpio_compose(int bank, int port, int bit)
96{
97 return (bank << 5) | ((port & 0x3) << 3) | (bit & 0x7);
98}
99
100static void tegra_gpio_mask_write(u32 reg, int gpio, int value)
101{
102 u32 val;
103
104 val = 0x100 << GPIO_BIT(gpio);
105 if (value)
106 val |= 1 << GPIO_BIT(gpio);
Stephen Warren88d89512011-10-11 16:16:14 -0600107 tegra_gpio_writel(val, reg);
Erik Gilling3c92db92010-03-15 19:40:06 -0700108}
109
Stephen Warren3e215d02012-02-18 01:04:55 -0700110static void tegra_gpio_enable(int gpio)
Erik Gilling3c92db92010-03-15 19:40:06 -0700111{
112 tegra_gpio_mask_write(GPIO_MSK_CNF(gpio), gpio, 1);
113}
114
Stephen Warren3e215d02012-02-18 01:04:55 -0700115static void tegra_gpio_disable(int gpio)
Erik Gilling3c92db92010-03-15 19:40:06 -0700116{
117 tegra_gpio_mask_write(GPIO_MSK_CNF(gpio), gpio, 0);
118}
119
Axel Lin924a0982012-11-08 10:45:24 +0800120static int tegra_gpio_request(struct gpio_chip *chip, unsigned offset)
Stephen Warren3e215d02012-02-18 01:04:55 -0700121{
122 return pinctrl_request_gpio(offset);
123}
124
Axel Lin924a0982012-11-08 10:45:24 +0800125static void tegra_gpio_free(struct gpio_chip *chip, unsigned offset)
Stephen Warren3e215d02012-02-18 01:04:55 -0700126{
127 pinctrl_free_gpio(offset);
128 tegra_gpio_disable(offset);
129}
130
Erik Gilling3c92db92010-03-15 19:40:06 -0700131static void tegra_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
132{
133 tegra_gpio_mask_write(GPIO_MSK_OUT(offset), offset, value);
134}
135
136static int tegra_gpio_get(struct gpio_chip *chip, unsigned offset)
137{
Laxman Dewangan195812e2012-11-09 11:34:20 +0530138 /* If gpio is in output mode then read from the out value */
139 if ((tegra_gpio_readl(GPIO_OE(offset)) >> GPIO_BIT(offset)) & 1)
140 return (tegra_gpio_readl(GPIO_OUT(offset)) >>
141 GPIO_BIT(offset)) & 0x1;
142
Stephen Warren88d89512011-10-11 16:16:14 -0600143 return (tegra_gpio_readl(GPIO_IN(offset)) >> GPIO_BIT(offset)) & 0x1;
Erik Gilling3c92db92010-03-15 19:40:06 -0700144}
145
146static int tegra_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
147{
148 tegra_gpio_mask_write(GPIO_MSK_OE(offset), offset, 0);
Stephen Warren3e215d02012-02-18 01:04:55 -0700149 tegra_gpio_enable(offset);
Erik Gilling3c92db92010-03-15 19:40:06 -0700150 return 0;
151}
152
153static int tegra_gpio_direction_output(struct gpio_chip *chip, unsigned offset,
154 int value)
155{
156 tegra_gpio_set(chip, offset, value);
157 tegra_gpio_mask_write(GPIO_MSK_OE(offset), offset, 1);
Stephen Warren3e215d02012-02-18 01:04:55 -0700158 tegra_gpio_enable(offset);
Erik Gilling3c92db92010-03-15 19:40:06 -0700159 return 0;
160}
161
Stephen Warren438a99c2011-08-23 00:39:56 +0100162static int tegra_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
163{
Stephen Warrenbdc93a72012-02-13 16:21:15 -0700164 return irq_find_mapping(irq_domain, offset);
Stephen Warren438a99c2011-08-23 00:39:56 +0100165}
Erik Gilling3c92db92010-03-15 19:40:06 -0700166
167static struct gpio_chip tegra_gpio_chip = {
168 .label = "tegra-gpio",
Stephen Warren3e215d02012-02-18 01:04:55 -0700169 .request = tegra_gpio_request,
170 .free = tegra_gpio_free,
Erik Gilling3c92db92010-03-15 19:40:06 -0700171 .direction_input = tegra_gpio_direction_input,
172 .get = tegra_gpio_get,
173 .direction_output = tegra_gpio_direction_output,
174 .set = tegra_gpio_set,
Stephen Warren438a99c2011-08-23 00:39:56 +0100175 .to_irq = tegra_gpio_to_irq,
Erik Gilling3c92db92010-03-15 19:40:06 -0700176 .base = 0,
Erik Gilling3c92db92010-03-15 19:40:06 -0700177};
178
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100179static void tegra_gpio_irq_ack(struct irq_data *d)
Erik Gilling3c92db92010-03-15 19:40:06 -0700180{
Stephen Warren6f74dc92012-01-04 08:39:37 +0000181 int gpio = d->hwirq;
Erik Gilling3c92db92010-03-15 19:40:06 -0700182
Stephen Warren88d89512011-10-11 16:16:14 -0600183 tegra_gpio_writel(1 << GPIO_BIT(gpio), GPIO_INT_CLR(gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700184}
185
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100186static void tegra_gpio_irq_mask(struct irq_data *d)
Erik Gilling3c92db92010-03-15 19:40:06 -0700187{
Stephen Warren6f74dc92012-01-04 08:39:37 +0000188 int gpio = d->hwirq;
Erik Gilling3c92db92010-03-15 19:40:06 -0700189
190 tegra_gpio_mask_write(GPIO_MSK_INT_ENB(gpio), gpio, 0);
191}
192
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100193static void tegra_gpio_irq_unmask(struct irq_data *d)
Erik Gilling3c92db92010-03-15 19:40:06 -0700194{
Stephen Warren6f74dc92012-01-04 08:39:37 +0000195 int gpio = d->hwirq;
Erik Gilling3c92db92010-03-15 19:40:06 -0700196
197 tegra_gpio_mask_write(GPIO_MSK_INT_ENB(gpio), gpio, 1);
198}
199
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100200static int tegra_gpio_irq_set_type(struct irq_data *d, unsigned int type)
Erik Gilling3c92db92010-03-15 19:40:06 -0700201{
Stephen Warren6f74dc92012-01-04 08:39:37 +0000202 int gpio = d->hwirq;
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100203 struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
Erik Gilling3c92db92010-03-15 19:40:06 -0700204 int port = GPIO_PORT(gpio);
205 int lvl_type;
206 int val;
207 unsigned long flags;
208
209 switch (type & IRQ_TYPE_SENSE_MASK) {
210 case IRQ_TYPE_EDGE_RISING:
211 lvl_type = GPIO_INT_LVL_EDGE_RISING;
212 break;
213
214 case IRQ_TYPE_EDGE_FALLING:
215 lvl_type = GPIO_INT_LVL_EDGE_FALLING;
216 break;
217
218 case IRQ_TYPE_EDGE_BOTH:
219 lvl_type = GPIO_INT_LVL_EDGE_BOTH;
220 break;
221
222 case IRQ_TYPE_LEVEL_HIGH:
223 lvl_type = GPIO_INT_LVL_LEVEL_HIGH;
224 break;
225
226 case IRQ_TYPE_LEVEL_LOW:
227 lvl_type = GPIO_INT_LVL_LEVEL_LOW;
228 break;
229
230 default:
231 return -EINVAL;
232 }
233
234 spin_lock_irqsave(&bank->lvl_lock[port], flags);
235
Stephen Warren88d89512011-10-11 16:16:14 -0600236 val = tegra_gpio_readl(GPIO_INT_LVL(gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700237 val &= ~(GPIO_INT_LVL_MASK << GPIO_BIT(gpio));
238 val |= lvl_type << GPIO_BIT(gpio);
Stephen Warren88d89512011-10-11 16:16:14 -0600239 tegra_gpio_writel(val, GPIO_INT_LVL(gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700240
241 spin_unlock_irqrestore(&bank->lvl_lock[port], flags);
242
Stephen Warrend9411362012-03-19 10:31:58 -0600243 tegra_gpio_mask_write(GPIO_MSK_OE(gpio), gpio, 0);
244 tegra_gpio_enable(gpio);
245
Erik Gilling3c92db92010-03-15 19:40:06 -0700246 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100247 __irq_set_handler_locked(d->irq, handle_level_irq);
Erik Gilling3c92db92010-03-15 19:40:06 -0700248 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100249 __irq_set_handler_locked(d->irq, handle_edge_irq);
Erik Gilling3c92db92010-03-15 19:40:06 -0700250
251 return 0;
252}
253
254static void tegra_gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
255{
256 struct tegra_gpio_bank *bank;
257 int port;
258 int pin;
259 int unmasked = 0;
Will Deacon98022942011-02-21 13:58:10 +0000260 struct irq_chip *chip = irq_desc_get_chip(desc);
Erik Gilling3c92db92010-03-15 19:40:06 -0700261
Will Deacon98022942011-02-21 13:58:10 +0000262 chained_irq_enter(chip, desc);
Erik Gilling3c92db92010-03-15 19:40:06 -0700263
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100264 bank = irq_get_handler_data(irq);
Erik Gilling3c92db92010-03-15 19:40:06 -0700265
266 for (port = 0; port < 4; port++) {
267 int gpio = tegra_gpio_compose(bank->bank, port, 0);
Stephen Warren88d89512011-10-11 16:16:14 -0600268 unsigned long sta = tegra_gpio_readl(GPIO_INT_STA(gpio)) &
269 tegra_gpio_readl(GPIO_INT_ENB(gpio));
270 u32 lvl = tegra_gpio_readl(GPIO_INT_LVL(gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700271
272 for_each_set_bit(pin, &sta, 8) {
Stephen Warren88d89512011-10-11 16:16:14 -0600273 tegra_gpio_writel(1 << pin, GPIO_INT_CLR(gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700274
275 /* if gpio is edge triggered, clear condition
276 * before executing the hander so that we don't
277 * miss edges
278 */
279 if (lvl & (0x100 << pin)) {
280 unmasked = 1;
Will Deacon98022942011-02-21 13:58:10 +0000281 chained_irq_exit(chip, desc);
Erik Gilling3c92db92010-03-15 19:40:06 -0700282 }
283
284 generic_handle_irq(gpio_to_irq(gpio + pin));
285 }
286 }
287
288 if (!unmasked)
Will Deacon98022942011-02-21 13:58:10 +0000289 chained_irq_exit(chip, desc);
Erik Gilling3c92db92010-03-15 19:40:06 -0700290
291}
292
Laxman Dewangan8939ddc2012-11-07 20:31:32 +0530293#ifdef CONFIG_PM_SLEEP
294static int tegra_gpio_resume(struct device *dev)
Colin Cross2e47b8b2010-04-07 12:59:42 -0700295{
296 unsigned long flags;
Colin Crossc8309ef2011-03-30 00:24:43 -0700297 int b;
298 int p;
Colin Cross2e47b8b2010-04-07 12:59:42 -0700299
300 local_irq_save(flags);
301
Stephen Warren33918112012-01-19 08:16:35 +0000302 for (b = 0; b < tegra_gpio_bank_count; b++) {
Colin Cross2e47b8b2010-04-07 12:59:42 -0700303 struct tegra_gpio_bank *bank = &tegra_gpio_banks[b];
304
305 for (p = 0; p < ARRAY_SIZE(bank->oe); p++) {
306 unsigned int gpio = (b<<5) | (p<<3);
Stephen Warren88d89512011-10-11 16:16:14 -0600307 tegra_gpio_writel(bank->cnf[p], GPIO_CNF(gpio));
308 tegra_gpio_writel(bank->out[p], GPIO_OUT(gpio));
309 tegra_gpio_writel(bank->oe[p], GPIO_OE(gpio));
310 tegra_gpio_writel(bank->int_lvl[p], GPIO_INT_LVL(gpio));
311 tegra_gpio_writel(bank->int_enb[p], GPIO_INT_ENB(gpio));
Colin Cross2e47b8b2010-04-07 12:59:42 -0700312 }
313 }
314
315 local_irq_restore(flags);
Laxman Dewangan8939ddc2012-11-07 20:31:32 +0530316 return 0;
Colin Cross2e47b8b2010-04-07 12:59:42 -0700317}
318
Laxman Dewangan8939ddc2012-11-07 20:31:32 +0530319static int tegra_gpio_suspend(struct device *dev)
Colin Cross2e47b8b2010-04-07 12:59:42 -0700320{
321 unsigned long flags;
Colin Crossc8309ef2011-03-30 00:24:43 -0700322 int b;
323 int p;
Colin Cross2e47b8b2010-04-07 12:59:42 -0700324
Colin Cross2e47b8b2010-04-07 12:59:42 -0700325 local_irq_save(flags);
Stephen Warren33918112012-01-19 08:16:35 +0000326 for (b = 0; b < tegra_gpio_bank_count; b++) {
Colin Cross2e47b8b2010-04-07 12:59:42 -0700327 struct tegra_gpio_bank *bank = &tegra_gpio_banks[b];
328
329 for (p = 0; p < ARRAY_SIZE(bank->oe); p++) {
330 unsigned int gpio = (b<<5) | (p<<3);
Stephen Warren88d89512011-10-11 16:16:14 -0600331 bank->cnf[p] = tegra_gpio_readl(GPIO_CNF(gpio));
332 bank->out[p] = tegra_gpio_readl(GPIO_OUT(gpio));
333 bank->oe[p] = tegra_gpio_readl(GPIO_OE(gpio));
334 bank->int_enb[p] = tegra_gpio_readl(GPIO_INT_ENB(gpio));
335 bank->int_lvl[p] = tegra_gpio_readl(GPIO_INT_LVL(gpio));
Joseph Lo203f31c2013-04-03 19:31:44 +0800336
337 /* Enable gpio irq for wake up source */
338 tegra_gpio_writel(bank->wake_enb[p],
339 GPIO_INT_ENB(gpio));
Colin Cross2e47b8b2010-04-07 12:59:42 -0700340 }
341 }
342 local_irq_restore(flags);
Laxman Dewangan8939ddc2012-11-07 20:31:32 +0530343 return 0;
Colin Cross2e47b8b2010-04-07 12:59:42 -0700344}
345
Joseph Lo203f31c2013-04-03 19:31:44 +0800346static int tegra_gpio_irq_set_wake(struct irq_data *d, unsigned int enable)
Colin Cross2e47b8b2010-04-07 12:59:42 -0700347{
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100348 struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
Joseph Lo203f31c2013-04-03 19:31:44 +0800349 int gpio = d->hwirq;
350 u32 port, bit, mask;
351
352 port = GPIO_PORT(gpio);
353 bit = GPIO_BIT(gpio);
354 mask = BIT(bit);
355
356 if (enable)
357 bank->wake_enb[port] |= mask;
358 else
359 bank->wake_enb[port] &= ~mask;
360
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100361 return irq_set_irq_wake(bank->irq, enable);
Colin Cross2e47b8b2010-04-07 12:59:42 -0700362}
363#endif
Erik Gilling3c92db92010-03-15 19:40:06 -0700364
365static struct irq_chip tegra_gpio_irq_chip = {
366 .name = "GPIO",
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100367 .irq_ack = tegra_gpio_irq_ack,
368 .irq_mask = tegra_gpio_irq_mask,
369 .irq_unmask = tegra_gpio_irq_unmask,
370 .irq_set_type = tegra_gpio_irq_set_type,
Laxman Dewangan8939ddc2012-11-07 20:31:32 +0530371#ifdef CONFIG_PM_SLEEP
Joseph Lo203f31c2013-04-03 19:31:44 +0800372 .irq_set_wake = tegra_gpio_irq_set_wake,
Colin Cross2e47b8b2010-04-07 12:59:42 -0700373#endif
Erik Gilling3c92db92010-03-15 19:40:06 -0700374};
375
Laxman Dewangan8939ddc2012-11-07 20:31:32 +0530376static const struct dev_pm_ops tegra_gpio_pm_ops = {
377 SET_SYSTEM_SLEEP_PM_OPS(tegra_gpio_suspend, tegra_gpio_resume)
378};
379
Stephen Warren5c1e2c92012-03-16 17:35:08 -0600380struct tegra_gpio_soc_config {
381 u32 bank_stride;
382 u32 upper_offset;
383};
384
385static struct tegra_gpio_soc_config tegra20_gpio_config = {
386 .bank_stride = 0x80,
387 .upper_offset = 0x800,
388};
389
390static struct tegra_gpio_soc_config tegra30_gpio_config = {
391 .bank_stride = 0x100,
392 .upper_offset = 0x80,
393};
394
Bill Pembertonaeca8ad2012-11-19 13:24:14 -0500395static struct of_device_id tegra_gpio_of_match[] = {
Stephen Warren5c1e2c92012-03-16 17:35:08 -0600396 { .compatible = "nvidia,tegra30-gpio", .data = &tegra30_gpio_config },
397 { .compatible = "nvidia,tegra20-gpio", .data = &tegra20_gpio_config },
398 { },
399};
Erik Gilling3c92db92010-03-15 19:40:06 -0700400
401/* This lock class tells lockdep that GPIO irqs are in a different
402 * category than their parents, so it won't report false recursion.
403 */
404static struct lock_class_key gpio_lock_class;
405
Bill Pemberton38363092012-11-19 13:22:34 -0500406static int tegra_gpio_probe(struct platform_device *pdev)
Erik Gilling3c92db92010-03-15 19:40:06 -0700407{
Stephen Warren5c1e2c92012-03-16 17:35:08 -0600408 const struct of_device_id *match;
409 struct tegra_gpio_soc_config *config;
Stephen Warren88d89512011-10-11 16:16:14 -0600410 struct resource *res;
Erik Gilling3c92db92010-03-15 19:40:06 -0700411 struct tegra_gpio_bank *bank;
Stephen Warren47008002011-08-23 00:39:55 +0100412 int gpio;
Erik Gilling3c92db92010-03-15 19:40:06 -0700413 int i;
414 int j;
415
Stephen Warren5c1e2c92012-03-16 17:35:08 -0600416 match = of_match_device(tegra_gpio_of_match, &pdev->dev);
Stephen Warren165b6c22013-02-15 14:54:48 -0700417 if (!match) {
418 dev_err(&pdev->dev, "Error: No device match found\n");
419 return -ENODEV;
420 }
421 config = (struct tegra_gpio_soc_config *)match->data;
Stephen Warren5c1e2c92012-03-16 17:35:08 -0600422
423 tegra_gpio_bank_stride = config->bank_stride;
424 tegra_gpio_upper_offset = config->upper_offset;
425
Stephen Warren33918112012-01-19 08:16:35 +0000426 for (;;) {
427 res = platform_get_resource(pdev, IORESOURCE_IRQ, tegra_gpio_bank_count);
428 if (!res)
429 break;
430 tegra_gpio_bank_count++;
431 }
432 if (!tegra_gpio_bank_count) {
433 dev_err(&pdev->dev, "Missing IRQ resource\n");
434 return -ENODEV;
435 }
436
437 tegra_gpio_chip.ngpio = tegra_gpio_bank_count * 32;
438
439 tegra_gpio_banks = devm_kzalloc(&pdev->dev,
440 tegra_gpio_bank_count * sizeof(*tegra_gpio_banks),
441 GFP_KERNEL);
442 if (!tegra_gpio_banks) {
443 dev_err(&pdev->dev, "Couldn't allocate bank structure\n");
444 return -ENODEV;
445 }
446
Linus Walleijd0235672012-10-16 21:00:09 +0200447 irq_domain = irq_domain_add_linear(pdev->dev.of_node,
448 tegra_gpio_chip.ngpio,
Stephen Warrenbdc93a72012-02-13 16:21:15 -0700449 &irq_domain_simple_ops, NULL);
Linus Walleijd0235672012-10-16 21:00:09 +0200450 if (!irq_domain)
451 return -ENODEV;
Stephen Warren6f74dc92012-01-04 08:39:37 +0000452
Stephen Warren33918112012-01-19 08:16:35 +0000453 for (i = 0; i < tegra_gpio_bank_count; i++) {
Stephen Warren88d89512011-10-11 16:16:14 -0600454 res = platform_get_resource(pdev, IORESOURCE_IRQ, i);
455 if (!res) {
456 dev_err(&pdev->dev, "Missing IRQ resource\n");
457 return -ENODEV;
458 }
459
460 bank = &tegra_gpio_banks[i];
461 bank->bank = i;
462 bank->irq = res->start;
463 }
464
465 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
466 if (!res) {
467 dev_err(&pdev->dev, "Missing MEM resource\n");
468 return -ENODEV;
469 }
470
Thierry Reding641d0342013-01-21 11:09:01 +0100471 regs = devm_ioremap_resource(&pdev->dev, res);
472 if (IS_ERR(regs))
473 return PTR_ERR(regs);
Stephen Warren88d89512011-10-11 16:16:14 -0600474
Stephen Warren4a3398e2012-03-16 17:37:24 -0600475 for (i = 0; i < tegra_gpio_bank_count; i++) {
Erik Gilling3c92db92010-03-15 19:40:06 -0700476 for (j = 0; j < 4; j++) {
477 int gpio = tegra_gpio_compose(i, j, 0);
Stephen Warren88d89512011-10-11 16:16:14 -0600478 tegra_gpio_writel(0x00, GPIO_INT_ENB(gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700479 }
480 }
481
Stephen Warren88d89512011-10-11 16:16:14 -0600482 tegra_gpio_chip.of_node = pdev->dev.of_node;
Grant Likelydf221222011-06-15 14:54:14 -0600483
Erik Gilling3c92db92010-03-15 19:40:06 -0700484 gpiochip_add(&tegra_gpio_chip);
485
Stephen Warren33918112012-01-19 08:16:35 +0000486 for (gpio = 0; gpio < tegra_gpio_chip.ngpio; gpio++) {
Linus Walleijd0235672012-10-16 21:00:09 +0200487 int irq = irq_create_mapping(irq_domain, gpio);
Stephen Warren47008002011-08-23 00:39:55 +0100488 /* No validity check; all Tegra GPIOs are valid IRQs */
Erik Gilling3c92db92010-03-15 19:40:06 -0700489
Stephen Warren47008002011-08-23 00:39:55 +0100490 bank = &tegra_gpio_banks[GPIO_BANK(gpio)];
491
492 irq_set_lockdep_class(irq, &gpio_lock_class);
493 irq_set_chip_data(irq, bank);
494 irq_set_chip_and_handler(irq, &tegra_gpio_irq_chip,
Thomas Gleixnerf38c02f2011-03-24 13:35:09 +0100495 handle_simple_irq);
Stephen Warren47008002011-08-23 00:39:55 +0100496 set_irq_flags(irq, IRQF_VALID);
Erik Gilling3c92db92010-03-15 19:40:06 -0700497 }
498
Stephen Warren33918112012-01-19 08:16:35 +0000499 for (i = 0; i < tegra_gpio_bank_count; i++) {
Erik Gilling3c92db92010-03-15 19:40:06 -0700500 bank = &tegra_gpio_banks[i];
501
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100502 irq_set_chained_handler(bank->irq, tegra_gpio_irq_handler);
503 irq_set_handler_data(bank->irq, bank);
Erik Gilling3c92db92010-03-15 19:40:06 -0700504
505 for (j = 0; j < 4; j++)
506 spin_lock_init(&bank->lvl_lock[j]);
507 }
508
509 return 0;
510}
511
Stephen Warren88d89512011-10-11 16:16:14 -0600512static struct platform_driver tegra_gpio_driver = {
513 .driver = {
514 .name = "tegra-gpio",
515 .owner = THIS_MODULE,
Laxman Dewangan8939ddc2012-11-07 20:31:32 +0530516 .pm = &tegra_gpio_pm_ops,
Stephen Warren88d89512011-10-11 16:16:14 -0600517 .of_match_table = tegra_gpio_of_match,
518 },
519 .probe = tegra_gpio_probe,
520};
521
522static int __init tegra_gpio_init(void)
523{
524 return platform_driver_register(&tegra_gpio_driver);
525}
Erik Gilling3c92db92010-03-15 19:40:06 -0700526postcore_initcall(tegra_gpio_init);
527
528#ifdef CONFIG_DEBUG_FS
529
530#include <linux/debugfs.h>
531#include <linux/seq_file.h>
532
533static int dbg_gpio_show(struct seq_file *s, void *unused)
534{
535 int i;
536 int j;
537
Stephen Warren4a3398e2012-03-16 17:37:24 -0600538 for (i = 0; i < tegra_gpio_bank_count; i++) {
Erik Gilling3c92db92010-03-15 19:40:06 -0700539 for (j = 0; j < 4; j++) {
540 int gpio = tegra_gpio_compose(i, j, 0);
Colin Cross2e47b8b2010-04-07 12:59:42 -0700541 seq_printf(s,
542 "%d:%d %02x %02x %02x %02x %02x %02x %06x\n",
543 i, j,
Stephen Warren88d89512011-10-11 16:16:14 -0600544 tegra_gpio_readl(GPIO_CNF(gpio)),
545 tegra_gpio_readl(GPIO_OE(gpio)),
546 tegra_gpio_readl(GPIO_OUT(gpio)),
547 tegra_gpio_readl(GPIO_IN(gpio)),
548 tegra_gpio_readl(GPIO_INT_STA(gpio)),
549 tegra_gpio_readl(GPIO_INT_ENB(gpio)),
550 tegra_gpio_readl(GPIO_INT_LVL(gpio)));
Erik Gilling3c92db92010-03-15 19:40:06 -0700551 }
552 }
553 return 0;
554}
555
556static int dbg_gpio_open(struct inode *inode, struct file *file)
557{
558 return single_open(file, dbg_gpio_show, &inode->i_private);
559}
560
561static const struct file_operations debug_fops = {
562 .open = dbg_gpio_open,
563 .read = seq_read,
564 .llseek = seq_lseek,
565 .release = single_release,
566};
567
568static int __init tegra_gpio_debuginit(void)
569{
570 (void) debugfs_create_file("tegra_gpio", S_IRUGO,
571 NULL, NULL, &debug_fops);
572 return 0;
573}
574late_initcall(tegra_gpio_debuginit);
575#endif