blob: dd295dbaa074642a7115b65123d06920744c7f88 [file] [log] [blame]
Jon Loeligeref82a3062006-06-17 17:52:55 -05001/*
2 * Driver for Vitesse PHYs
3 *
4 * Author: Kriston Carson
5 *
Madalin Bucur3fb69bc2013-11-20 16:38:19 -06006 * Copyright (c) 2005, 2009, 2011 Freescale Semiconductor, Inc.
Jon Loeligeref82a3062006-06-17 17:52:55 -05007 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2 of the License, or (at your
11 * option) any later version.
12 *
13 */
14
Jon Loeligeref82a3062006-06-17 17:52:55 -050015#include <linux/kernel.h>
16#include <linux/module.h>
17#include <linux/mii.h>
18#include <linux/ethtool.h>
19#include <linux/phy.h>
20
Madalin Bucur3fb69bc2013-11-20 16:38:19 -060021/* Vitesse Extended Page Magic Register(s) */
22#define MII_VSC82X4_EXT_PAGE_16E 0x10
23#define MII_VSC82X4_EXT_PAGE_17E 0x11
24#define MII_VSC82X4_EXT_PAGE_18E 0x12
25
Jon Loeligeref82a3062006-06-17 17:52:55 -050026/* Vitesse Extended Control Register 1 */
27#define MII_VSC8244_EXT_CON1 0x17
28#define MII_VSC8244_EXTCON1_INIT 0x0000
Andy Flemingaf2d9402007-07-11 11:42:35 -050029#define MII_VSC8244_EXTCON1_TX_SKEW_MASK 0x0c00
30#define MII_VSC8244_EXTCON1_RX_SKEW_MASK 0x0300
31#define MII_VSC8244_EXTCON1_TX_SKEW 0x0800
32#define MII_VSC8244_EXTCON1_RX_SKEW 0x0200
Jon Loeligeref82a3062006-06-17 17:52:55 -050033
34/* Vitesse Interrupt Mask Register */
35#define MII_VSC8244_IMASK 0x19
36#define MII_VSC8244_IMASK_IEN 0x8000
37#define MII_VSC8244_IMASK_SPEED 0x4000
38#define MII_VSC8244_IMASK_LINK 0x2000
39#define MII_VSC8244_IMASK_DUPLEX 0x1000
40#define MII_VSC8244_IMASK_MASK 0xf000
41
Trent Piepho11c6dd22008-11-25 01:00:47 -080042#define MII_VSC8221_IMASK_MASK 0xa000
43
Jon Loeligeref82a3062006-06-17 17:52:55 -050044/* Vitesse Interrupt Status Register */
45#define MII_VSC8244_ISTAT 0x1a
46#define MII_VSC8244_ISTAT_STATUS 0x8000
47#define MII_VSC8244_ISTAT_SPEED 0x4000
48#define MII_VSC8244_ISTAT_LINK 0x2000
49#define MII_VSC8244_ISTAT_DUPLEX 0x1000
50
51/* Vitesse Auxiliary Control/Status Register */
Michal Simek2a8626d2013-05-30 20:08:23 +000052#define MII_VSC8244_AUX_CONSTAT 0x1c
53#define MII_VSC8244_AUXCONSTAT_INIT 0x0000
54#define MII_VSC8244_AUXCONSTAT_DUPLEX 0x0020
55#define MII_VSC8244_AUXCONSTAT_SPEED 0x0018
56#define MII_VSC8244_AUXCONSTAT_GBIT 0x0010
57#define MII_VSC8244_AUXCONSTAT_100 0x0008
Jon Loeligeref82a3062006-06-17 17:52:55 -050058
Trent Piepho11c6dd22008-11-25 01:00:47 -080059#define MII_VSC8221_AUXCONSTAT_INIT 0x0004 /* need to set this bit? */
60#define MII_VSC8221_AUXCONSTAT_RESERVED 0x0004
61
Madalin Bucur3fb69bc2013-11-20 16:38:19 -060062/* Vitesse Extended Page Access Register */
63#define MII_VSC82X4_EXT_PAGE_ACCESS 0x1f
64
Andy Fleming05080192013-11-20 16:38:16 -060065#define PHY_ID_VSC8234 0x000fc620
Trent Piepho11c6dd22008-11-25 01:00:47 -080066#define PHY_ID_VSC8244 0x000fc6c0
Shaohui Xie167f76a2013-11-25 12:40:49 +080067#define PHY_ID_VSC8514 0x00070670
shaohui xiec2efef72013-11-20 16:38:17 -060068#define PHY_ID_VSC8574 0x000704a0
Måns Rullgård7729b052015-11-12 18:41:12 +000069#define PHY_ID_VSC8601 0x00070420
Sandeep Singh06ae4f82013-11-20 16:38:18 -060070#define PHY_ID_VSC8662 0x00070660
Trent Piepho11c6dd22008-11-25 01:00:47 -080071#define PHY_ID_VSC8221 0x000fc550
Michal Simek5a1cebd2013-05-30 20:08:24 +000072#define PHY_ID_VSC8211 0x000fc4b0
Trent Piepho11c6dd22008-11-25 01:00:47 -080073
Jon Loeligeref82a3062006-06-17 17:52:55 -050074MODULE_DESCRIPTION("Vitesse PHY driver");
75MODULE_AUTHOR("Kriston Carson");
76MODULE_LICENSE("GPL");
77
stephen hemmingerbaec1262013-03-08 09:07:42 +000078static int vsc824x_add_skew(struct phy_device *phydev)
Andy Flemingfddf86f2011-10-13 04:33:55 +000079{
80 int err;
81 int extcon;
82
83 extcon = phy_read(phydev, MII_VSC8244_EXT_CON1);
84
85 if (extcon < 0)
86 return extcon;
87
88 extcon &= ~(MII_VSC8244_EXTCON1_TX_SKEW_MASK |
89 MII_VSC8244_EXTCON1_RX_SKEW_MASK);
90
91 extcon |= (MII_VSC8244_EXTCON1_TX_SKEW |
92 MII_VSC8244_EXTCON1_RX_SKEW);
93
94 err = phy_write(phydev, MII_VSC8244_EXT_CON1, extcon);
95
96 return err;
97}
Andy Flemingfddf86f2011-10-13 04:33:55 +000098
Jon Loeligeref82a3062006-06-17 17:52:55 -050099static int vsc824x_config_init(struct phy_device *phydev)
100{
101 int err;
102
103 err = phy_write(phydev, MII_VSC8244_AUX_CONSTAT,
104 MII_VSC8244_AUXCONSTAT_INIT);
105 if (err < 0)
106 return err;
107
Andy Flemingaf2d9402007-07-11 11:42:35 -0500108 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
Andy Flemingfddf86f2011-10-13 04:33:55 +0000109 err = vsc824x_add_skew(phydev);
Andy Flemingaf2d9402007-07-11 11:42:35 -0500110
Jon Loeligeref82a3062006-06-17 17:52:55 -0500111 return err;
112}
113
114static int vsc824x_ack_interrupt(struct phy_device *phydev)
115{
Andy Fleming1d5e83a2007-07-10 16:42:04 -0500116 int err = 0;
Michal Simek2a8626d2013-05-30 20:08:23 +0000117
118 /* Don't bother to ACK the interrupts if interrupts
Andy Fleming1d5e83a2007-07-10 16:42:04 -0500119 * are disabled. The 824x cannot clear the interrupts
120 * if they are disabled.
121 */
122 if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
123 err = phy_read(phydev, MII_VSC8244_ISTAT);
Jon Loeligeref82a3062006-06-17 17:52:55 -0500124
125 return (err < 0) ? err : 0;
126}
127
Trent Piepho11c6dd22008-11-25 01:00:47 -0800128static int vsc82xx_config_intr(struct phy_device *phydev)
Jon Loeligeref82a3062006-06-17 17:52:55 -0500129{
130 int err;
131
132 if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
133 err = phy_write(phydev, MII_VSC8244_IMASK,
Andy Fleming05080192013-11-20 16:38:16 -0600134 (phydev->drv->phy_id == PHY_ID_VSC8234 ||
shaohui xiec2efef72013-11-20 16:38:17 -0600135 phydev->drv->phy_id == PHY_ID_VSC8244 ||
Shaohui Xie167f76a2013-11-25 12:40:49 +0800136 phydev->drv->phy_id == PHY_ID_VSC8514 ||
Måns Rullgård7729b052015-11-12 18:41:12 +0000137 phydev->drv->phy_id == PHY_ID_VSC8574 ||
138 phydev->drv->phy_id == PHY_ID_VSC8601) ?
Trent Piepho11c6dd22008-11-25 01:00:47 -0800139 MII_VSC8244_IMASK_MASK :
140 MII_VSC8221_IMASK_MASK);
Andy Fleming1d5e83a2007-07-10 16:42:04 -0500141 else {
Michal Simek2a8626d2013-05-30 20:08:23 +0000142 /* The Vitesse PHY cannot clear the interrupt
Andy Fleming1d5e83a2007-07-10 16:42:04 -0500143 * once it has disabled them, so we clear them first
144 */
145 err = phy_read(phydev, MII_VSC8244_ISTAT);
146
Andy Fleming52cb1c22007-07-18 01:06:28 -0500147 if (err < 0)
Andy Fleming1d5e83a2007-07-10 16:42:04 -0500148 return err;
149
Jon Loeligeref82a3062006-06-17 17:52:55 -0500150 err = phy_write(phydev, MII_VSC8244_IMASK, 0);
Andy Fleming1d5e83a2007-07-10 16:42:04 -0500151 }
152
Jon Loeligeref82a3062006-06-17 17:52:55 -0500153 return err;
154}
155
Trent Piepho11c6dd22008-11-25 01:00:47 -0800156static int vsc8221_config_init(struct phy_device *phydev)
Jon Loeligeref82a3062006-06-17 17:52:55 -0500157{
Trent Piepho11c6dd22008-11-25 01:00:47 -0800158 int err;
159
160 err = phy_write(phydev, MII_VSC8244_AUX_CONSTAT,
161 MII_VSC8221_AUXCONSTAT_INIT);
162 return err;
163
164 /* Perhaps we should set EXT_CON1 based on the interface?
Michal Simek2a8626d2013-05-30 20:08:23 +0000165 * Options are 802.3Z SerDes or SGMII
166 */
Jon Loeligeref82a3062006-06-17 17:52:55 -0500167}
168
Madalin Bucur3fb69bc2013-11-20 16:38:19 -0600169/* vsc82x4_config_autocross_enable - Enable auto MDI/MDI-X for forced links
170 * @phydev: target phy_device struct
171 *
172 * Enable auto MDI/MDI-X when in 10/100 forced link speeds by writing
173 * special values in the VSC8234/VSC8244 extended reserved registers
174 */
175static int vsc82x4_config_autocross_enable(struct phy_device *phydev)
176{
177 int ret;
178
179 if (phydev->autoneg == AUTONEG_ENABLE || phydev->speed > SPEED_100)
180 return 0;
181
182 /* map extended registers set 0x10 - 0x1e */
183 ret = phy_write(phydev, MII_VSC82X4_EXT_PAGE_ACCESS, 0x52b5);
184 if (ret >= 0)
185 ret = phy_write(phydev, MII_VSC82X4_EXT_PAGE_18E, 0x0012);
186 if (ret >= 0)
187 ret = phy_write(phydev, MII_VSC82X4_EXT_PAGE_17E, 0x2803);
188 if (ret >= 0)
189 ret = phy_write(phydev, MII_VSC82X4_EXT_PAGE_16E, 0x87fa);
190 /* map standard registers set 0x10 - 0x1e */
191 if (ret >= 0)
192 ret = phy_write(phydev, MII_VSC82X4_EXT_PAGE_ACCESS, 0x0000);
193 else
194 phy_write(phydev, MII_VSC82X4_EXT_PAGE_ACCESS, 0x0000);
195
196 return ret;
197}
198
199/* vsc82x4_config_aneg - restart auto-negotiation or write BMCR
200 * @phydev: target phy_device struct
201 *
202 * Description: If auto-negotiation is enabled, we configure the
203 * advertising, and then restart auto-negotiation. If it is not
204 * enabled, then we write the BMCR and also start the auto
205 * MDI/MDI-X feature
206 */
207static int vsc82x4_config_aneg(struct phy_device *phydev)
208{
209 int ret;
210
211 /* Enable auto MDI/MDI-X when in 10/100 forced link speeds by
212 * writing special values in the VSC8234 extended reserved registers
213 */
214 if (phydev->autoneg != AUTONEG_ENABLE && phydev->speed <= SPEED_100) {
215 ret = genphy_setup_forced(phydev);
216
217 if (ret < 0) /* error */
218 return ret;
219
220 return vsc82x4_config_autocross_enable(phydev);
221 }
222
223 return genphy_config_aneg(phydev);
224}
225
Andy Fleming05080192013-11-20 16:38:16 -0600226/* Vitesse 82xx */
Christian Hohnstaedtd5bf9072012-07-04 05:44:34 +0000227static struct phy_driver vsc82xx_driver[] = {
228{
Andy Fleming05080192013-11-20 16:38:16 -0600229 .phy_id = PHY_ID_VSC8234,
230 .name = "Vitesse VSC8234",
231 .phy_id_mask = 0x000ffff0,
232 .features = PHY_GBIT_FEATURES,
233 .flags = PHY_HAS_INTERRUPT,
234 .config_init = &vsc824x_config_init,
Madalin Bucur3fb69bc2013-11-20 16:38:19 -0600235 .config_aneg = &vsc82x4_config_aneg,
Andy Fleming05080192013-11-20 16:38:16 -0600236 .read_status = &genphy_read_status,
237 .ack_interrupt = &vsc824x_ack_interrupt,
238 .config_intr = &vsc82xx_config_intr,
239 .driver = { .owner = THIS_MODULE,},
240}, {
Christian Hohnstaedtd5bf9072012-07-04 05:44:34 +0000241 .phy_id = PHY_ID_VSC8244,
242 .name = "Vitesse VSC8244",
243 .phy_id_mask = 0x000fffc0,
244 .features = PHY_GBIT_FEATURES,
245 .flags = PHY_HAS_INTERRUPT,
246 .config_init = &vsc824x_config_init,
Madalin Bucur3fb69bc2013-11-20 16:38:19 -0600247 .config_aneg = &vsc82x4_config_aneg,
Christian Hohnstaedtd5bf9072012-07-04 05:44:34 +0000248 .read_status = &genphy_read_status,
249 .ack_interrupt = &vsc824x_ack_interrupt,
250 .config_intr = &vsc82xx_config_intr,
251 .driver = { .owner = THIS_MODULE,},
252}, {
Shaohui Xie167f76a2013-11-25 12:40:49 +0800253 .phy_id = PHY_ID_VSC8514,
254 .name = "Vitesse VSC8514",
255 .phy_id_mask = 0x000ffff0,
256 .features = PHY_GBIT_FEATURES,
257 .flags = PHY_HAS_INTERRUPT,
258 .config_init = &vsc824x_config_init,
259 .config_aneg = &vsc82x4_config_aneg,
260 .read_status = &genphy_read_status,
261 .ack_interrupt = &vsc824x_ack_interrupt,
262 .config_intr = &vsc82xx_config_intr,
263 .driver = { .owner = THIS_MODULE,},
264}, {
shaohui xiec2efef72013-11-20 16:38:17 -0600265 .phy_id = PHY_ID_VSC8574,
266 .name = "Vitesse VSC8574",
267 .phy_id_mask = 0x000ffff0,
268 .features = PHY_GBIT_FEATURES,
269 .flags = PHY_HAS_INTERRUPT,
270 .config_init = &vsc824x_config_init,
Madalin Bucur3fb69bc2013-11-20 16:38:19 -0600271 .config_aneg = &vsc82x4_config_aneg,
shaohui xiec2efef72013-11-20 16:38:17 -0600272 .read_status = &genphy_read_status,
273 .ack_interrupt = &vsc824x_ack_interrupt,
274 .config_intr = &vsc82xx_config_intr,
275 .driver = { .owner = THIS_MODULE,},
276}, {
Måns Rullgård7729b052015-11-12 18:41:12 +0000277 .phy_id = PHY_ID_VSC8601,
278 .name = "Vitesse VSC8601",
279 .phy_id_mask = 0x000ffff0,
280 .features = PHY_GBIT_FEATURES,
281 .flags = PHY_HAS_INTERRUPT,
282 .config_init = &genphy_config_init,
283 .config_aneg = &genphy_config_aneg,
284 .read_status = &genphy_read_status,
285 .ack_interrupt = &vsc824x_ack_interrupt,
286 .config_intr = &vsc82xx_config_intr,
287 .driver = { .owner = THIS_MODULE,},
288}, {
Sandeep Singh06ae4f82013-11-20 16:38:18 -0600289 .phy_id = PHY_ID_VSC8662,
290 .name = "Vitesse VSC8662",
291 .phy_id_mask = 0x000ffff0,
292 .features = PHY_GBIT_FEATURES,
293 .flags = PHY_HAS_INTERRUPT,
294 .config_init = &vsc824x_config_init,
Madalin Bucur3fb69bc2013-11-20 16:38:19 -0600295 .config_aneg = &vsc82x4_config_aneg,
Sandeep Singh06ae4f82013-11-20 16:38:18 -0600296 .read_status = &genphy_read_status,
297 .ack_interrupt = &vsc824x_ack_interrupt,
298 .config_intr = &vsc82xx_config_intr,
299 .driver = { .owner = THIS_MODULE,},
300}, {
Christian Hohnstaedtd5bf9072012-07-04 05:44:34 +0000301 /* Vitesse 8221 */
Trent Piepho11c6dd22008-11-25 01:00:47 -0800302 .phy_id = PHY_ID_VSC8221,
303 .phy_id_mask = 0x000ffff0,
304 .name = "Vitesse VSC8221",
305 .features = PHY_GBIT_FEATURES,
306 .flags = PHY_HAS_INTERRUPT,
307 .config_init = &vsc8221_config_init,
308 .config_aneg = &genphy_config_aneg,
309 .read_status = &genphy_read_status,
310 .ack_interrupt = &vsc824x_ack_interrupt,
311 .config_intr = &vsc82xx_config_intr,
Christian Hohnstaedtd5bf9072012-07-04 05:44:34 +0000312 .driver = { .owner = THIS_MODULE,},
Michal Simek5a1cebd2013-05-30 20:08:24 +0000313}, {
314 /* Vitesse 8211 */
315 .phy_id = PHY_ID_VSC8211,
316 .phy_id_mask = 0x000ffff0,
317 .name = "Vitesse VSC8211",
318 .features = PHY_GBIT_FEATURES,
319 .flags = PHY_HAS_INTERRUPT,
320 .config_init = &vsc8221_config_init,
321 .config_aneg = &genphy_config_aneg,
322 .read_status = &genphy_read_status,
323 .ack_interrupt = &vsc824x_ack_interrupt,
324 .config_intr = &vsc82xx_config_intr,
325 .driver = { .owner = THIS_MODULE,},
Christian Hohnstaedtd5bf9072012-07-04 05:44:34 +0000326} };
Trent Piepho11c6dd22008-11-25 01:00:47 -0800327
Johan Hovold50fd7152014-11-11 19:45:59 +0100328module_phy_driver(vsc82xx_driver);
David Woodhouse4e4f10f2010-04-02 01:05:56 +0000329
Uwe Kleine-Königcf93c942010-10-03 23:43:32 +0000330static struct mdio_device_id __maybe_unused vitesse_tbl[] = {
Andy Fleming05080192013-11-20 16:38:16 -0600331 { PHY_ID_VSC8234, 0x000ffff0 },
David Woodhouse4e4f10f2010-04-02 01:05:56 +0000332 { PHY_ID_VSC8244, 0x000fffc0 },
Shaohui Xie167f76a2013-11-25 12:40:49 +0800333 { PHY_ID_VSC8514, 0x000ffff0 },
shaohui xiec2efef72013-11-20 16:38:17 -0600334 { PHY_ID_VSC8574, 0x000ffff0 },
Sandeep Singh06ae4f82013-11-20 16:38:18 -0600335 { PHY_ID_VSC8662, 0x000ffff0 },
David Woodhouse4e4f10f2010-04-02 01:05:56 +0000336 { PHY_ID_VSC8221, 0x000ffff0 },
Michal Simek5a1cebd2013-05-30 20:08:24 +0000337 { PHY_ID_VSC8211, 0x000ffff0 },
David Woodhouse4e4f10f2010-04-02 01:05:56 +0000338 { }
339};
340
341MODULE_DEVICE_TABLE(mdio, vitesse_tbl);