blob: 933adde1bdea13f544e836d9f0e644c2112b9ffa [file] [log] [blame]
Benjamin Herrenschmidt27f44882011-09-19 18:27:58 +00001/*
2 * PowerNV OPAL definitions.
3 *
4 * Copyright 2011 IBM Corp.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 */
11
12#ifndef __OPAL_H
13#define __OPAL_H
14
15/****** Takeover interface ********/
16
17/* PAPR H-Call used to querty the HAL existence and/or instanciate
18 * it from within pHyp (tech preview only).
19 *
20 * This is exclusively used in prom_init.c
21 */
22
23#ifndef __ASSEMBLY__
24
25struct opal_takeover_args {
26 u64 k_image; /* r4 */
27 u64 k_size; /* r5 */
28 u64 k_entry; /* r6 */
29 u64 k_entry2; /* r7 */
30 u64 hal_addr; /* r8 */
31 u64 rd_image; /* r9 */
32 u64 rd_size; /* r10 */
33 u64 rd_loc; /* r11 */
34};
35
Vasant Hegde7e1ce5a2013-11-18 16:39:22 +053036/*
37 * SG entry
38 *
39 * WARNING: The current implementation requires each entry
40 * to represent a block that is 4k aligned *and* each block
41 * size except the last one in the list to be as well.
42 */
43struct opal_sg_entry {
44 void *data;
45 long length;
46};
47
48/* sg list */
49struct opal_sg_list {
50 unsigned long num_entries;
51 struct opal_sg_list *next;
52 struct opal_sg_entry entry[];
53};
54
55/* We calculate number of sg entries based on PAGE_SIZE */
56#define SG_ENTRIES_PER_NODE ((PAGE_SIZE - 16) / sizeof(struct opal_sg_entry))
57
Benjamin Herrenschmidt27f44882011-09-19 18:27:58 +000058extern long opal_query_takeover(u64 *hal_size, u64 *hal_align);
59
60extern long opal_do_takeover(struct opal_takeover_args *args);
61
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +000062struct rtas_args;
Benjamin Herrenschmidt27f44882011-09-19 18:27:58 +000063extern int opal_enter_rtas(struct rtas_args *args,
64 unsigned long data,
65 unsigned long entry);
66
Benjamin Herrenschmidt27f44882011-09-19 18:27:58 +000067#endif /* __ASSEMBLY__ */
68
69/****** OPAL APIs ******/
70
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +000071/* Return codes */
72#define OPAL_SUCCESS 0
73#define OPAL_PARAMETER -1
74#define OPAL_BUSY -2
75#define OPAL_PARTIAL -3
76#define OPAL_CONSTRAINED -4
77#define OPAL_CLOSED -5
78#define OPAL_HARDWARE -6
79#define OPAL_UNSUPPORTED -7
80#define OPAL_PERMISSION -8
81#define OPAL_NO_MEM -9
82#define OPAL_RESOURCE -10
83#define OPAL_INTERNAL_ERROR -11
84#define OPAL_BUSY_EVENT -12
85#define OPAL_HARDWARE_FROZEN -13
86
87/* API Tokens (in r0) */
88#define OPAL_CONSOLE_WRITE 1
89#define OPAL_CONSOLE_READ 2
90#define OPAL_RTC_READ 3
91#define OPAL_RTC_WRITE 4
92#define OPAL_CEC_POWER_DOWN 5
93#define OPAL_CEC_REBOOT 6
94#define OPAL_READ_NVRAM 7
95#define OPAL_WRITE_NVRAM 8
96#define OPAL_HANDLE_INTERRUPT 9
97#define OPAL_POLL_EVENTS 10
98#define OPAL_PCI_SET_HUB_TCE_MEMORY 11
99#define OPAL_PCI_SET_PHB_TCE_MEMORY 12
100#define OPAL_PCI_CONFIG_READ_BYTE 13
101#define OPAL_PCI_CONFIG_READ_HALF_WORD 14
102#define OPAL_PCI_CONFIG_READ_WORD 15
103#define OPAL_PCI_CONFIG_WRITE_BYTE 16
104#define OPAL_PCI_CONFIG_WRITE_HALF_WORD 17
105#define OPAL_PCI_CONFIG_WRITE_WORD 18
106#define OPAL_SET_XIVE 19
107#define OPAL_GET_XIVE 20
108#define OPAL_GET_COMPLETION_TOKEN_STATUS 21 /* obsolete */
109#define OPAL_REGISTER_OPAL_EXCEPTION_HANDLER 22
110#define OPAL_PCI_EEH_FREEZE_STATUS 23
111#define OPAL_PCI_SHPC 24
112#define OPAL_CONSOLE_WRITE_BUFFER_SPACE 25
113#define OPAL_PCI_EEH_FREEZE_CLEAR 26
114#define OPAL_PCI_PHB_MMIO_ENABLE 27
115#define OPAL_PCI_SET_PHB_MEM_WINDOW 28
116#define OPAL_PCI_MAP_PE_MMIO_WINDOW 29
117#define OPAL_PCI_SET_PHB_TABLE_MEMORY 30
118#define OPAL_PCI_SET_PE 31
119#define OPAL_PCI_SET_PELTV 32
120#define OPAL_PCI_SET_MVE 33
121#define OPAL_PCI_SET_MVE_ENABLE 34
122#define OPAL_PCI_GET_XIVE_REISSUE 35
123#define OPAL_PCI_SET_XIVE_REISSUE 36
124#define OPAL_PCI_SET_XIVE_PE 37
125#define OPAL_GET_XIVE_SOURCE 38
126#define OPAL_GET_MSI_32 39
127#define OPAL_GET_MSI_64 40
128#define OPAL_START_CPU 41
129#define OPAL_QUERY_CPU_STATUS 42
130#define OPAL_WRITE_OPPANEL 43
131#define OPAL_PCI_MAP_PE_DMA_WINDOW 44
132#define OPAL_PCI_MAP_PE_DMA_WINDOW_REAL 45
133#define OPAL_PCI_RESET 49
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000134#define OPAL_PCI_GET_HUB_DIAG_DATA 50
135#define OPAL_PCI_GET_PHB_DIAG_DATA 51
136#define OPAL_PCI_FENCE_PHB 52
137#define OPAL_PCI_REINIT 53
138#define OPAL_PCI_MASK_PE_ERROR 54
139#define OPAL_SET_SLOT_LED_STATUS 55
140#define OPAL_GET_EPOW_STATUS 56
141#define OPAL_SET_SYSTEM_ATTENTION_LED 57
Gavin Shan23773232013-06-20 13:21:05 +0800142#define OPAL_RESERVED1 58
143#define OPAL_RESERVED2 59
144#define OPAL_PCI_NEXT_ERROR 60
145#define OPAL_PCI_EEH_FREEZE_STATUS2 61
146#define OPAL_PCI_POLL 62
Gavin Shan137436c2013-04-25 19:20:59 +0000147#define OPAL_PCI_MSI_EOI 63
Gavin Shan23773232013-06-20 13:21:05 +0800148#define OPAL_PCI_GET_PHB_DIAG_DATA2 64
Benjamin Herrenschmidtcc0efb52013-07-15 13:03:09 +1000149#define OPAL_XSCOM_READ 65
150#define OPAL_XSCOM_WRITE 66
151#define OPAL_LPC_READ 67
152#define OPAL_LPC_WRITE 68
Benjamin Herrenschmidt13906db2013-08-21 13:03:20 +1000153#define OPAL_RETURN_CPU 69
Stewart Smith774fea12014-02-28 11:58:32 +1100154#define OPAL_ELOG_READ 71
155#define OPAL_ELOG_WRITE 72
156#define OPAL_ELOG_ACK 73
157#define OPAL_ELOG_RESEND 74
158#define OPAL_ELOG_SIZE 75
Vasant Hegde50bd6152013-10-24 16:04:58 +0530159#define OPAL_FLASH_VALIDATE 76
160#define OPAL_FLASH_MANAGE 77
161#define OPAL_FLASH_UPDATE 78
Mahesh Salgaonkar24366362013-11-18 15:35:58 +0530162#define OPAL_GET_MSG 85
163#define OPAL_CHECK_ASYNC_COMPLETION 86
Vasant Hegdef7d98d12014-01-15 17:02:04 +1100164#define OPAL_SYNC_HOST_REBOOT 87
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000165
166#ifndef __ASSEMBLY__
167
168/* Other enums */
169enum OpalVendorApiTokens {
170 OPAL_START_VENDOR_API_RANGE = 1000, OPAL_END_VENDOR_API_RANGE = 1999
171};
Gavin Shan23773232013-06-20 13:21:05 +0800172
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000173enum OpalFreezeState {
174 OPAL_EEH_STOPPED_NOT_FROZEN = 0,
175 OPAL_EEH_STOPPED_MMIO_FREEZE = 1,
176 OPAL_EEH_STOPPED_DMA_FREEZE = 2,
177 OPAL_EEH_STOPPED_MMIO_DMA_FREEZE = 3,
178 OPAL_EEH_STOPPED_RESET = 4,
179 OPAL_EEH_STOPPED_TEMP_UNAVAIL = 5,
180 OPAL_EEH_STOPPED_PERM_UNAVAIL = 6
181};
Gavin Shan23773232013-06-20 13:21:05 +0800182
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000183enum OpalEehFreezeActionToken {
184 OPAL_EEH_ACTION_CLEAR_FREEZE_MMIO = 1,
185 OPAL_EEH_ACTION_CLEAR_FREEZE_DMA = 2,
186 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL = 3
187};
Gavin Shan23773232013-06-20 13:21:05 +0800188
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000189enum OpalPciStatusToken {
Gavin Shan23773232013-06-20 13:21:05 +0800190 OPAL_EEH_NO_ERROR = 0,
191 OPAL_EEH_IOC_ERROR = 1,
192 OPAL_EEH_PHB_ERROR = 2,
193 OPAL_EEH_PE_ERROR = 3,
194 OPAL_EEH_PE_MMIO_ERROR = 4,
195 OPAL_EEH_PE_DMA_ERROR = 5
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000196};
Gavin Shan23773232013-06-20 13:21:05 +0800197
198enum OpalPciErrorSeverity {
199 OPAL_EEH_SEV_NO_ERROR = 0,
200 OPAL_EEH_SEV_IOC_DEAD = 1,
201 OPAL_EEH_SEV_PHB_DEAD = 2,
202 OPAL_EEH_SEV_PHB_FENCED = 3,
203 OPAL_EEH_SEV_PE_ER = 4,
204 OPAL_EEH_SEV_INF = 5
205};
206
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000207enum OpalShpcAction {
208 OPAL_SHPC_GET_LINK_STATE = 0,
209 OPAL_SHPC_GET_SLOT_STATE = 1
210};
Gavin Shan23773232013-06-20 13:21:05 +0800211
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000212enum OpalShpcLinkState {
213 OPAL_SHPC_LINK_DOWN = 0,
214 OPAL_SHPC_LINK_UP = 1
215};
Gavin Shan23773232013-06-20 13:21:05 +0800216
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000217enum OpalMmioWindowType {
218 OPAL_M32_WINDOW_TYPE = 1,
219 OPAL_M64_WINDOW_TYPE = 2,
220 OPAL_IO_WINDOW_TYPE = 3
221};
Gavin Shan23773232013-06-20 13:21:05 +0800222
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000223enum OpalShpcSlotState {
224 OPAL_SHPC_DEV_NOT_PRESENT = 0,
225 OPAL_SHPC_DEV_PRESENT = 1
226};
Gavin Shan23773232013-06-20 13:21:05 +0800227
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000228enum OpalExceptionHandler {
229 OPAL_MACHINE_CHECK_HANDLER = 1,
230 OPAL_HYPERVISOR_MAINTENANCE_HANDLER = 2,
231 OPAL_SOFTPATCH_HANDLER = 3
232};
Gavin Shan23773232013-06-20 13:21:05 +0800233
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000234enum OpalPendingState {
Gavin Shan23773232013-06-20 13:21:05 +0800235 OPAL_EVENT_OPAL_INTERNAL = 0x1,
236 OPAL_EVENT_NVRAM = 0x2,
237 OPAL_EVENT_RTC = 0x4,
238 OPAL_EVENT_CONSOLE_OUTPUT = 0x8,
239 OPAL_EVENT_CONSOLE_INPUT = 0x10,
240 OPAL_EVENT_ERROR_LOG_AVAIL = 0x20,
241 OPAL_EVENT_ERROR_LOG = 0x40,
242 OPAL_EVENT_EPOW = 0x80,
243 OPAL_EVENT_LED_STATUS = 0x100,
Mahesh Salgaonkar24366362013-11-18 15:35:58 +0530244 OPAL_EVENT_PCI_ERROR = 0x200,
245 OPAL_EVENT_MSG_PENDING = 0x800,
246};
247
248enum OpalMessageType {
249 OPAL_MSG_ASYNC_COMP = 0,
250 OPAL_MSG_MEM_ERR,
251 OPAL_MSG_EPOW,
252 OPAL_MSG_SHUTDOWN,
253 OPAL_MSG_TYPE_MAX,
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000254};
255
256/* Machine check related definitions */
257enum OpalMCE_Version {
258 OpalMCE_V1 = 1,
259};
260
261enum OpalMCE_Severity {
262 OpalMCE_SEV_NO_ERROR = 0,
263 OpalMCE_SEV_WARNING = 1,
264 OpalMCE_SEV_ERROR_SYNC = 2,
265 OpalMCE_SEV_FATAL = 3,
266};
267
268enum OpalMCE_Disposition {
269 OpalMCE_DISPOSITION_RECOVERED = 0,
270 OpalMCE_DISPOSITION_NOT_RECOVERED = 1,
271};
272
273enum OpalMCE_Initiator {
274 OpalMCE_INITIATOR_UNKNOWN = 0,
275 OpalMCE_INITIATOR_CPU = 1,
276};
277
278enum OpalMCE_ErrorType {
279 OpalMCE_ERROR_TYPE_UNKNOWN = 0,
280 OpalMCE_ERROR_TYPE_UE = 1,
281 OpalMCE_ERROR_TYPE_SLB = 2,
282 OpalMCE_ERROR_TYPE_ERAT = 3,
283 OpalMCE_ERROR_TYPE_TLB = 4,
284};
285
286enum OpalMCE_UeErrorType {
287 OpalMCE_UE_ERROR_INDETERMINATE = 0,
288 OpalMCE_UE_ERROR_IFETCH = 1,
289 OpalMCE_UE_ERROR_PAGE_TABLE_WALK_IFETCH = 2,
290 OpalMCE_UE_ERROR_LOAD_STORE = 3,
291 OpalMCE_UE_ERROR_PAGE_TABLE_WALK_LOAD_STORE = 4,
292};
293
294enum OpalMCE_SlbErrorType {
295 OpalMCE_SLB_ERROR_INDETERMINATE = 0,
296 OpalMCE_SLB_ERROR_PARITY = 1,
297 OpalMCE_SLB_ERROR_MULTIHIT = 2,
298};
299
300enum OpalMCE_EratErrorType {
301 OpalMCE_ERAT_ERROR_INDETERMINATE = 0,
302 OpalMCE_ERAT_ERROR_PARITY = 1,
303 OpalMCE_ERAT_ERROR_MULTIHIT = 2,
304};
305
306enum OpalMCE_TlbErrorType {
307 OpalMCE_TLB_ERROR_INDETERMINATE = 0,
308 OpalMCE_TLB_ERROR_PARITY = 1,
309 OpalMCE_TLB_ERROR_MULTIHIT = 2,
310};
311
312enum OpalThreadStatus {
313 OPAL_THREAD_INACTIVE = 0x0,
Benjamin Herrenschmidt75b93da2013-05-14 15:10:02 +1000314 OPAL_THREAD_STARTED = 0x1,
315 OPAL_THREAD_UNAVAILABLE = 0x2 /* opal-v3 */
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000316};
317
318enum OpalPciBusCompare {
319 OpalPciBusAny = 0, /* Any bus number match */
320 OpalPciBus3Bits = 2, /* Match top 3 bits of bus number */
321 OpalPciBus4Bits = 3, /* Match top 4 bits of bus number */
322 OpalPciBus5Bits = 4, /* Match top 5 bits of bus number */
323 OpalPciBus6Bits = 5, /* Match top 6 bits of bus number */
324 OpalPciBus7Bits = 6, /* Match top 7 bits of bus number */
325 OpalPciBusAll = 7, /* Match bus number exactly */
326};
327
328enum OpalDeviceCompare {
329 OPAL_IGNORE_RID_DEVICE_NUMBER = 0,
330 OPAL_COMPARE_RID_DEVICE_NUMBER = 1
331};
332
333enum OpalFuncCompare {
334 OPAL_IGNORE_RID_FUNCTION_NUMBER = 0,
335 OPAL_COMPARE_RID_FUNCTION_NUMBER = 1
336};
337
338enum OpalPeAction {
339 OPAL_UNMAP_PE = 0,
340 OPAL_MAP_PE = 1
341};
342
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000343enum OpalPeltvAction {
344 OPAL_REMOVE_PE_FROM_DOMAIN = 0,
345 OPAL_ADD_PE_TO_DOMAIN = 1
346};
347
348enum OpalMveEnableAction {
349 OPAL_DISABLE_MVE = 0,
350 OPAL_ENABLE_MVE = 1
351};
352
Gavin Shan9be3bec2014-01-03 17:47:13 +0800353enum OpalPciResetScope {
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000354 OPAL_PHB_COMPLETE = 1, OPAL_PCI_LINK = 2, OPAL_PHB_ERROR = 3,
355 OPAL_PCI_HOT_RESET = 4, OPAL_PCI_FUNDAMENTAL_RESET = 5,
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000356 OPAL_PCI_IODA_TABLE_RESET = 6,
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000357};
358
Gavin Shan9be3bec2014-01-03 17:47:13 +0800359enum OpalPciReinitScope {
360 OPAL_REINIT_PCI_DEV = 1000
361};
362
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000363enum OpalPciResetState {
364 OPAL_DEASSERT_RESET = 0,
365 OPAL_ASSERT_RESET = 1
366};
367
368enum OpalPciMaskAction {
369 OPAL_UNMASK_ERROR_TYPE = 0,
370 OPAL_MASK_ERROR_TYPE = 1
371};
372
373enum OpalSlotLedType {
374 OPAL_SLOT_LED_ID_TYPE = 0,
375 OPAL_SLOT_LED_FAULT_TYPE = 1
376};
377
378enum OpalLedAction {
379 OPAL_TURN_OFF_LED = 0,
380 OPAL_TURN_ON_LED = 1,
381 OPAL_QUERY_LED_STATE_AFTER_BUSY = 2
382};
383
384enum OpalEpowStatus {
385 OPAL_EPOW_NONE = 0,
386 OPAL_EPOW_UPS = 1,
387 OPAL_EPOW_OVER_AMBIENT_TEMP = 2,
388 OPAL_EPOW_OVER_INTERNAL_TEMP = 3
389};
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000390
Benjamin Herrenschmidtcc0efb52013-07-15 13:03:09 +1000391/*
392 * Address cycle types for LPC accesses. These also correspond
393 * to the content of the first cell of the "reg" property for
394 * device nodes on the LPC bus
395 */
396enum OpalLPCAddressType {
397 OPAL_LPC_MEM = 0,
398 OPAL_LPC_IO = 1,
399 OPAL_LPC_FW = 2,
400};
401
Mahesh Salgaonkar24366362013-11-18 15:35:58 +0530402struct opal_msg {
403 uint32_t msg_type;
404 uint32_t reserved;
405 uint64_t params[8];
406};
407
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000408struct opal_machine_check_event {
409 enum OpalMCE_Version version:8; /* 0x00 */
410 uint8_t in_use; /* 0x01 */
411 enum OpalMCE_Severity severity:8; /* 0x02 */
412 enum OpalMCE_Initiator initiator:8; /* 0x03 */
413 enum OpalMCE_ErrorType error_type:8; /* 0x04 */
414 enum OpalMCE_Disposition disposition:8; /* 0x05 */
415 uint8_t reserved_1[2]; /* 0x06 */
416 uint64_t gpr3; /* 0x08 */
417 uint64_t srr0; /* 0x10 */
418 uint64_t srr1; /* 0x18 */
419 union { /* 0x20 */
420 struct {
421 enum OpalMCE_UeErrorType ue_error_type:8;
422 uint8_t effective_address_provided;
423 uint8_t physical_address_provided;
424 uint8_t reserved_1[5];
425 uint64_t effective_address;
426 uint64_t physical_address;
427 uint8_t reserved_2[8];
428 } ue_error;
429
430 struct {
431 enum OpalMCE_SlbErrorType slb_error_type:8;
432 uint8_t effective_address_provided;
433 uint8_t reserved_1[6];
434 uint64_t effective_address;
435 uint8_t reserved_2[16];
436 } slb_error;
437
438 struct {
439 enum OpalMCE_EratErrorType erat_error_type:8;
440 uint8_t effective_address_provided;
441 uint8_t reserved_1[6];
442 uint64_t effective_address;
443 uint8_t reserved_2[16];
444 } erat_error;
445
446 struct {
447 enum OpalMCE_TlbErrorType tlb_error_type:8;
448 uint8_t effective_address_provided;
449 uint8_t reserved_1[6];
450 uint64_t effective_address;
451 uint8_t reserved_2[16];
452 } tlb_error;
453 } u;
454};
455
Mahesh Salgaonkar75eb3d92013-11-15 09:50:57 +0530456/* FSP memory errors handling */
457enum OpalMemErr_Version {
458 OpalMemErr_V1 = 1,
459};
460
461enum OpalMemErrType {
462 OPAL_MEM_ERR_TYPE_RESILIENCE = 0,
463 OPAL_MEM_ERR_TYPE_DYN_DALLOC,
464 OPAL_MEM_ERR_TYPE_SCRUB,
465};
466
467/* Memory Reilience error type */
468enum OpalMemErr_ResilErrType {
469 OPAL_MEM_RESILIENCE_CE = 0,
470 OPAL_MEM_RESILIENCE_UE,
471 OPAL_MEM_RESILIENCE_UE_SCRUB,
472};
473
474/* Dynamic Memory Deallocation type */
475enum OpalMemErr_DynErrType {
476 OPAL_MEM_DYNAMIC_DEALLOC = 0,
477};
478
479/* OpalMemoryErrorData->flags */
480#define OPAL_MEM_CORRECTED_ERROR 0x0001
481#define OPAL_MEM_THRESHOLD_EXCEEDED 0x0002
482#define OPAL_MEM_ACK_REQUIRED 0x8000
483
484struct OpalMemoryErrorData {
485 enum OpalMemErr_Version version:8; /* 0x00 */
486 enum OpalMemErrType type:8; /* 0x01 */
487 uint16_t flags; /* 0x02 */
488 uint8_t reserved_1[4]; /* 0x04 */
489
490 union {
491 /* Memory Resilience corrected/uncorrected error info */
492 struct {
493 enum OpalMemErr_ResilErrType resil_err_type:8;
494 uint8_t reserved_1[7];
495 uint64_t physical_address_start;
496 uint64_t physical_address_end;
497 } resilience;
498 /* Dynamic memory deallocation error info */
499 struct {
500 enum OpalMemErr_DynErrType dyn_err_type:8;
501 uint8_t reserved_1[7];
502 uint64_t physical_address_start;
503 uint64_t physical_address_end;
504 } dyn_dealloc;
505 } u;
506};
507
Gavin Shan23773232013-06-20 13:21:05 +0800508enum {
509 OPAL_P7IOC_DIAG_TYPE_NONE = 0,
510 OPAL_P7IOC_DIAG_TYPE_RGC = 1,
511 OPAL_P7IOC_DIAG_TYPE_BI = 2,
512 OPAL_P7IOC_DIAG_TYPE_CI = 3,
513 OPAL_P7IOC_DIAG_TYPE_MISC = 4,
514 OPAL_P7IOC_DIAG_TYPE_I2C = 5,
515 OPAL_P7IOC_DIAG_TYPE_LAST = 6
516};
517
518struct OpalIoP7IOCErrorData {
519 uint16_t type;
520
521 /* GEM */
522 uint64_t gemXfir;
523 uint64_t gemRfir;
524 uint64_t gemRirqfir;
525 uint64_t gemMask;
526 uint64_t gemRwof;
527
528 /* LEM */
529 uint64_t lemFir;
530 uint64_t lemErrMask;
531 uint64_t lemAction0;
532 uint64_t lemAction1;
533 uint64_t lemWof;
534
535 union {
536 struct OpalIoP7IOCRgcErrorData {
537 uint64_t rgcStatus; /* 3E1C10 */
538 uint64_t rgcLdcp; /* 3E1C18 */
539 }rgc;
540 struct OpalIoP7IOCBiErrorData {
541 uint64_t biLdcp0; /* 3C0100, 3C0118 */
542 uint64_t biLdcp1; /* 3C0108, 3C0120 */
543 uint64_t biLdcp2; /* 3C0110, 3C0128 */
544 uint64_t biFenceStatus; /* 3C0130, 3C0130 */
545
546 uint8_t biDownbound; /* BI Downbound or Upbound */
547 }bi;
548 struct OpalIoP7IOCCiErrorData {
549 uint64_t ciPortStatus; /* 3Dn008 */
550 uint64_t ciPortLdcp; /* 3Dn010 */
551
552 uint8_t ciPort; /* Index of CI port: 0/1 */
553 }ci;
554 };
555};
556
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000557/**
558 * This structure defines the overlay which will be used to store PHB error
559 * data upon request.
560 */
561enum {
Gavin Shan23773232013-06-20 13:21:05 +0800562 OPAL_PHB_ERROR_DATA_VERSION_1 = 1,
563};
564
565enum {
566 OPAL_PHB_ERROR_DATA_TYPE_P7IOC = 1,
Gavin Shan8c6852e2013-09-06 09:00:04 +0800567 OPAL_PHB_ERROR_DATA_TYPE_PHB3 = 2
Gavin Shan23773232013-06-20 13:21:05 +0800568};
569
570enum {
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000571 OPAL_P7IOC_NUM_PEST_REGS = 128,
Gavin Shan8c6852e2013-09-06 09:00:04 +0800572 OPAL_PHB3_NUM_PEST_REGS = 256
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000573};
574
Gavin Shan23773232013-06-20 13:21:05 +0800575struct OpalIoPhbErrorCommon {
576 uint32_t version;
577 uint32_t ioType;
578 uint32_t len;
579};
580
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000581struct OpalIoP7IOCPhbErrorData {
Gavin Shan23773232013-06-20 13:21:05 +0800582 struct OpalIoPhbErrorCommon common;
583
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000584 uint32_t brdgCtl;
585
586 // P7IOC utl regs
587 uint32_t portStatusReg;
588 uint32_t rootCmplxStatus;
589 uint32_t busAgentStatus;
590
591 // P7IOC cfg regs
592 uint32_t deviceStatus;
593 uint32_t slotStatus;
594 uint32_t linkStatus;
595 uint32_t devCmdStatus;
596 uint32_t devSecStatus;
597
598 // cfg AER regs
599 uint32_t rootErrorStatus;
600 uint32_t uncorrErrorStatus;
601 uint32_t corrErrorStatus;
602 uint32_t tlpHdr1;
603 uint32_t tlpHdr2;
604 uint32_t tlpHdr3;
605 uint32_t tlpHdr4;
606 uint32_t sourceId;
607
608 uint32_t rsv3;
609
610 // Record data about the call to allocate a buffer.
611 uint64_t errorClass;
612 uint64_t correlator;
613
614 //P7IOC MMIO Error Regs
615 uint64_t p7iocPlssr; // n120
616 uint64_t p7iocCsr; // n110
617 uint64_t lemFir; // nC00
618 uint64_t lemErrorMask; // nC18
619 uint64_t lemWOF; // nC40
620 uint64_t phbErrorStatus; // nC80
621 uint64_t phbFirstErrorStatus; // nC88
622 uint64_t phbErrorLog0; // nCC0
623 uint64_t phbErrorLog1; // nCC8
624 uint64_t mmioErrorStatus; // nD00
625 uint64_t mmioFirstErrorStatus; // nD08
626 uint64_t mmioErrorLog0; // nD40
627 uint64_t mmioErrorLog1; // nD48
628 uint64_t dma0ErrorStatus; // nD80
629 uint64_t dma0FirstErrorStatus; // nD88
630 uint64_t dma0ErrorLog0; // nDC0
631 uint64_t dma0ErrorLog1; // nDC8
632 uint64_t dma1ErrorStatus; // nE00
633 uint64_t dma1FirstErrorStatus; // nE08
634 uint64_t dma1ErrorLog0; // nE40
635 uint64_t dma1ErrorLog1; // nE48
636 uint64_t pestA[OPAL_P7IOC_NUM_PEST_REGS];
637 uint64_t pestB[OPAL_P7IOC_NUM_PEST_REGS];
638};
639
Gavin Shan8c6852e2013-09-06 09:00:04 +0800640struct OpalIoPhb3ErrorData {
641 struct OpalIoPhbErrorCommon common;
642
643 uint32_t brdgCtl;
644
645 /* PHB3 UTL regs */
646 uint32_t portStatusReg;
647 uint32_t rootCmplxStatus;
648 uint32_t busAgentStatus;
649
650 /* PHB3 cfg regs */
651 uint32_t deviceStatus;
652 uint32_t slotStatus;
653 uint32_t linkStatus;
654 uint32_t devCmdStatus;
655 uint32_t devSecStatus;
656
657 /* cfg AER regs */
658 uint32_t rootErrorStatus;
659 uint32_t uncorrErrorStatus;
660 uint32_t corrErrorStatus;
661 uint32_t tlpHdr1;
662 uint32_t tlpHdr2;
663 uint32_t tlpHdr3;
664 uint32_t tlpHdr4;
665 uint32_t sourceId;
666
667 uint32_t rsv3;
668
669 /* Record data about the call to allocate a buffer */
670 uint64_t errorClass;
671 uint64_t correlator;
672
673 uint64_t nFir; /* 000 */
674 uint64_t nFirMask; /* 003 */
675 uint64_t nFirWOF; /* 008 */
676
677 /* PHB3 MMIO Error Regs */
678 uint64_t phbPlssr; /* 120 */
679 uint64_t phbCsr; /* 110 */
680 uint64_t lemFir; /* C00 */
681 uint64_t lemErrorMask; /* C18 */
682 uint64_t lemWOF; /* C40 */
683 uint64_t phbErrorStatus; /* C80 */
684 uint64_t phbFirstErrorStatus; /* C88 */
685 uint64_t phbErrorLog0; /* CC0 */
686 uint64_t phbErrorLog1; /* CC8 */
687 uint64_t mmioErrorStatus; /* D00 */
688 uint64_t mmioFirstErrorStatus; /* D08 */
689 uint64_t mmioErrorLog0; /* D40 */
690 uint64_t mmioErrorLog1; /* D48 */
691 uint64_t dma0ErrorStatus; /* D80 */
692 uint64_t dma0FirstErrorStatus; /* D88 */
693 uint64_t dma0ErrorLog0; /* DC0 */
694 uint64_t dma0ErrorLog1; /* DC8 */
695 uint64_t dma1ErrorStatus; /* E00 */
696 uint64_t dma1FirstErrorStatus; /* E08 */
697 uint64_t dma1ErrorLog0; /* E40 */
698 uint64_t dma1ErrorLog1; /* E48 */
699 uint64_t pestA[OPAL_PHB3_NUM_PEST_REGS];
700 uint64_t pestB[OPAL_PHB3_NUM_PEST_REGS];
701};
702
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000703typedef struct oppanel_line {
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000704 const char * line;
705 uint64_t line_len;
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000706} oppanel_line_t;
707
Vasant Hegde6f68b5e2013-08-27 15:09:52 +0530708/* /sys/firmware/opal */
709extern struct kobject *opal_kobj;
710
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000711/* API functions */
Benjamin Herrenschmidt4f893632013-09-23 12:05:02 +1000712int64_t opal_console_write(int64_t term_number, __be64 *length,
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000713 const uint8_t *buffer);
Benjamin Herrenschmidt4f893632013-09-23 12:05:02 +1000714int64_t opal_console_read(int64_t term_number, __be64 *length,
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000715 uint8_t *buffer);
716int64_t opal_console_write_buffer_space(int64_t term_number,
Benjamin Herrenschmidt4f893632013-09-23 12:05:02 +1000717 __be64 *length);
Anton Blanchard6feff6d2013-09-23 12:05:05 +1000718int64_t opal_rtc_read(__be32 *year_month_day,
719 __be64 *hour_minute_second_millisecond);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000720int64_t opal_rtc_write(uint32_t year_month_day,
721 uint64_t hour_minute_second_millisecond);
722int64_t opal_cec_power_down(uint64_t request);
723int64_t opal_cec_reboot(void);
724int64_t opal_read_nvram(uint64_t buffer, uint64_t size, uint64_t offset);
725int64_t opal_write_nvram(uint64_t buffer, uint64_t size, uint64_t offset);
Anton Blanchard5e4da532013-09-23 12:05:06 +1000726int64_t opal_handle_interrupt(uint64_t isn, __be64 *outstanding_event_mask);
Benjamin Herrenschmidt4f893632013-09-23 12:05:02 +1000727int64_t opal_poll_events(__be64 *outstanding_event_mask);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000728int64_t opal_pci_set_hub_tce_memory(uint64_t hub_id, uint64_t tce_mem_addr,
729 uint64_t tce_mem_size);
730int64_t opal_pci_set_phb_tce_memory(uint64_t phb_id, uint64_t tce_mem_addr,
731 uint64_t tce_mem_size);
732int64_t opal_pci_config_read_byte(uint64_t phb_id, uint64_t bus_dev_func,
733 uint64_t offset, uint8_t *data);
734int64_t opal_pci_config_read_half_word(uint64_t phb_id, uint64_t bus_dev_func,
Anton Blanchard5e4da532013-09-23 12:05:06 +1000735 uint64_t offset, __be16 *data);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000736int64_t opal_pci_config_read_word(uint64_t phb_id, uint64_t bus_dev_func,
Anton Blanchard5e4da532013-09-23 12:05:06 +1000737 uint64_t offset, __be32 *data);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000738int64_t opal_pci_config_write_byte(uint64_t phb_id, uint64_t bus_dev_func,
739 uint64_t offset, uint8_t data);
740int64_t opal_pci_config_write_half_word(uint64_t phb_id, uint64_t bus_dev_func,
741 uint64_t offset, uint16_t data);
742int64_t opal_pci_config_write_word(uint64_t phb_id, uint64_t bus_dev_func,
743 uint64_t offset, uint32_t data);
744int64_t opal_set_xive(uint32_t isn, uint16_t server, uint8_t priority);
Anton Blanchard5e4da532013-09-23 12:05:06 +1000745int64_t opal_get_xive(uint32_t isn, __be16 *server, uint8_t *priority);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000746int64_t opal_register_exception_handler(uint64_t opal_exception,
747 uint64_t handler_address,
748 uint64_t glue_cache_line);
749int64_t opal_pci_eeh_freeze_status(uint64_t phb_id, uint64_t pe_number,
750 uint8_t *freeze_state,
Anton Blanchard5e4da532013-09-23 12:05:06 +1000751 __be16 *pci_error_type,
752 __be64 *phb_status);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000753int64_t opal_pci_eeh_freeze_clear(uint64_t phb_id, uint64_t pe_number,
754 uint64_t eeh_action_token);
755int64_t opal_pci_shpc(uint64_t phb_id, uint64_t shpc_action, uint8_t *state);
756
757
758
759int64_t opal_pci_phb_mmio_enable(uint64_t phb_id, uint16_t window_type,
760 uint16_t window_num, uint16_t enable);
761int64_t opal_pci_set_phb_mem_window(uint64_t phb_id, uint16_t window_type,
762 uint16_t window_num,
763 uint64_t starting_real_address,
764 uint64_t starting_pci_address,
765 uint16_t segment_size);
766int64_t opal_pci_map_pe_mmio_window(uint64_t phb_id, uint16_t pe_number,
767 uint16_t window_type, uint16_t window_num,
768 uint16_t segment_num);
769int64_t opal_pci_set_phb_table_memory(uint64_t phb_id, uint64_t rtt_addr,
770 uint64_t ivt_addr, uint64_t ivt_len,
771 uint64_t reject_array_addr,
772 uint64_t peltv_addr);
773int64_t opal_pci_set_pe(uint64_t phb_id, uint64_t pe_number, uint64_t bus_dev_func,
774 uint8_t bus_compare, uint8_t dev_compare, uint8_t func_compare,
775 uint8_t pe_action);
776int64_t opal_pci_set_peltv(uint64_t phb_id, uint32_t parent_pe, uint32_t child_pe,
777 uint8_t state);
778int64_t opal_pci_set_mve(uint64_t phb_id, uint32_t mve_number, uint32_t pe_number);
779int64_t opal_pci_set_mve_enable(uint64_t phb_id, uint32_t mve_number,
780 uint32_t state);
781int64_t opal_pci_get_xive_reissue(uint64_t phb_id, uint32_t xive_number,
782 uint8_t *p_bit, uint8_t *q_bit);
783int64_t opal_pci_set_xive_reissue(uint64_t phb_id, uint32_t xive_number,
784 uint8_t p_bit, uint8_t q_bit);
Gavin Shan137436c2013-04-25 19:20:59 +0000785int64_t opal_pci_msi_eoi(uint64_t phb_id, uint32_t hw_irq);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000786int64_t opal_pci_set_xive_pe(uint64_t phb_id, uint32_t pe_number,
787 uint32_t xive_num);
788int64_t opal_get_xive_source(uint64_t phb_id, uint32_t xive_num,
Anton Blanchard5e4da532013-09-23 12:05:06 +1000789 __be32 *interrupt_source_number);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000790int64_t opal_get_msi_32(uint64_t phb_id, uint32_t mve_number, uint32_t xive_num,
Anton Blanchard5e4da532013-09-23 12:05:06 +1000791 uint8_t msi_range, __be32 *msi_address,
792 __be32 *message_data);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000793int64_t opal_get_msi_64(uint64_t phb_id, uint32_t mve_number,
794 uint32_t xive_num, uint8_t msi_range,
Anton Blanchard5e4da532013-09-23 12:05:06 +1000795 __be64 *msi_address, __be32 *message_data);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000796int64_t opal_start_cpu(uint64_t thread_number, uint64_t start_address);
797int64_t opal_query_cpu_status(uint64_t thread_number, uint8_t *thread_status);
798int64_t opal_write_oppanel(oppanel_line_t *lines, uint64_t num_lines);
799int64_t opal_pci_map_pe_dma_window(uint64_t phb_id, uint16_t pe_number, uint16_t window_id,
800 uint16_t tce_levels, uint64_t tce_table_addr,
801 uint64_t tce_table_size, uint64_t tce_page_size);
802int64_t opal_pci_map_pe_dma_window_real(uint64_t phb_id, uint16_t pe_number,
803 uint16_t dma_window_number, uint64_t pci_start_addr,
804 uint64_t pci_mem_size);
805int64_t opal_pci_reset(uint64_t phb_id, uint8_t reset_scope, uint8_t assert_state);
806
Gavin Shan23773232013-06-20 13:21:05 +0800807int64_t opal_pci_get_hub_diag_data(uint64_t hub_id, void *diag_buffer,
808 uint64_t diag_buffer_len);
809int64_t opal_pci_get_phb_diag_data(uint64_t phb_id, void *diag_buffer,
810 uint64_t diag_buffer_len);
811int64_t opal_pci_get_phb_diag_data2(uint64_t phb_id, void *diag_buffer,
812 uint64_t diag_buffer_len);
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000813int64_t opal_pci_fence_phb(uint64_t phb_id);
Gavin Shan9be3bec2014-01-03 17:47:13 +0800814int64_t opal_pci_reinit(uint64_t phb_id, uint64_t reinit_scope, uint64_t data);
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000815int64_t opal_pci_mask_pe_error(uint64_t phb_id, uint16_t pe_number, uint8_t error_type, uint8_t mask_action);
816int64_t opal_set_slot_led_status(uint64_t phb_id, uint64_t slot_id, uint8_t led_type, uint8_t led_action);
Anton Blanchard5e4da532013-09-23 12:05:06 +1000817int64_t opal_get_epow_status(__be64 *status);
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000818int64_t opal_set_system_attention_led(uint8_t led_action);
Gavin Shan23773232013-06-20 13:21:05 +0800819int64_t opal_pci_next_error(uint64_t phb_id, uint64_t *first_frozen_pe,
820 uint16_t *pci_error_type, uint16_t *severity);
821int64_t opal_pci_poll(uint64_t phb_id);
Benjamin Herrenschmidt13906db2013-08-21 13:03:20 +1000822int64_t opal_return_cpu(void);
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000823
Benjamin Herrenschmidt2f3f38e2014-02-28 16:20:29 +1100824int64_t opal_xscom_read(uint32_t gcid, uint64_t pcb_addr, __be64 *val);
825int64_t opal_xscom_write(uint32_t gcid, uint64_t pcb_addr, uint64_t val);
Benjamin Herrenschmidtcc0efb52013-07-15 13:03:09 +1000826
827int64_t opal_lpc_write(uint32_t chip_id, enum OpalLPCAddressType addr_type,
828 uint32_t addr, uint32_t data, uint32_t sz);
829int64_t opal_lpc_read(uint32_t chip_id, enum OpalLPCAddressType addr_type,
Benjamin Herrenschmidt803c2d22013-12-13 15:56:06 +1100830 uint32_t addr, __be32 *data, uint32_t sz);
Stewart Smith774fea12014-02-28 11:58:32 +1100831
832int64_t opal_read_elog(uint64_t buffer, size_t size, uint64_t log_id);
833int64_t opal_get_elog_size(uint64_t *log_id, size_t *size, uint64_t *elog_type);
834int64_t opal_write_elog(uint64_t buffer, uint64_t size, uint64_t offset);
835int64_t opal_send_ack_elog(uint64_t log_id);
836void opal_resend_pending_logs(void);
837
Vasant Hegde50bd6152013-10-24 16:04:58 +0530838int64_t opal_validate_flash(uint64_t buffer, uint32_t *size, uint32_t *result);
839int64_t opal_manage_flash(uint8_t op);
840int64_t opal_update_flash(uint64_t blk_list);
Benjamin Herrenschmidtcc0efb52013-07-15 13:03:09 +1000841
Mahesh Salgaonkar24366362013-11-18 15:35:58 +0530842int64_t opal_get_msg(uint64_t buffer, size_t size);
843int64_t opal_check_completion(uint64_t buffer, size_t size, uint64_t token);
Vasant Hegdef7d98d12014-01-15 17:02:04 +1100844int64_t opal_sync_host_reboot(void);
Mahesh Salgaonkar24366362013-11-18 15:35:58 +0530845
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000846/* Internal functions */
847extern int early_init_dt_scan_opal(unsigned long node, const char *uname, int depth, void *data);
Mahesh Salgaonkar55672ec2013-12-16 10:46:24 +0530848extern int early_init_dt_scan_recoverable_ranges(unsigned long node,
849 const char *uname, int depth, void *data);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000850
851extern int opal_get_chars(uint32_t vtermno, char *buf, int count);
852extern int opal_put_chars(uint32_t vtermno, const char *buf, int total_len);
853
854extern void hvc_opal_init_early(void);
855
856/* Internal functions */
857extern int early_init_dt_scan_opal(unsigned long node, const char *uname,
858 int depth, void *data);
859
Gavin Shan1bc98de2013-06-20 18:13:22 +0800860extern int opal_notifier_register(struct notifier_block *nb);
Mahesh Salgaonkar24366362013-11-18 15:35:58 +0530861extern int opal_message_notifier_register(enum OpalMessageType msg_type,
862 struct notifier_block *nb);
Gavin Shan1bc98de2013-06-20 18:13:22 +0800863extern void opal_notifier_enable(void);
864extern void opal_notifier_disable(void);
865extern void opal_notifier_update_evt(uint64_t evt_mask, uint64_t evt_val);
866
Benjamin Herrenschmidtdaea1172011-09-19 17:44:59 +0000867extern int opal_get_chars(uint32_t vtermno, char *buf, int count);
868extern int opal_put_chars(uint32_t vtermno, const char *buf, int total_len);
869
870extern void hvc_opal_init_early(void);
871
Benjamin Herrenschmidt628daa82011-09-19 17:45:01 +0000872struct rtc_time;
873extern int opal_set_rtc_time(struct rtc_time *tm);
874extern void opal_get_rtc_time(struct rtc_time *tm);
875extern unsigned long opal_get_boot_time(void);
876extern void opal_nvram_init(void);
Vasant Hegde50bd6152013-10-24 16:04:58 +0530877extern void opal_flash_init(void);
Stewart Smith774fea12014-02-28 11:58:32 +1100878extern int opal_elog_init(void);
Benjamin Herrenschmidt628daa82011-09-19 17:45:01 +0000879
Benjamin Herrenschmidted79ba92011-09-19 17:45:04 +0000880extern int opal_machine_check(struct pt_regs *regs);
Mahesh Salgaonkar55672ec2013-12-16 10:46:24 +0530881extern bool opal_mce_check_early_recovery(struct pt_regs *regs);
Benjamin Herrenschmidted79ba92011-09-19 17:45:04 +0000882
Benjamin Herrenschmidt73ed1482013-05-10 16:59:18 +1000883extern void opal_shutdown(void);
884
Benjamin Herrenschmidt3fafe9c2013-07-15 13:03:11 +1000885extern void opal_lpc_init(void);
886
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000887#endif /* __ASSEMBLY__ */
Benjamin Herrenschmidt27f44882011-09-19 18:27:58 +0000888
889#endif /* __OPAL_H */