blob: ff9194d7ebb7a8d74e3c2babc8c530ea4ae7f0a3 [file] [log] [blame]
Zhang Wei173acc72008-03-01 07:42:48 -07001/*
2 * Freescale MPC85xx, MPC83xx DMA Engine support
3 *
4 * Copyright (C) 2007 Freescale Semiconductor, Inc. All rights reserved.
5 *
6 * Author:
7 * Zhang Wei <wei.zhang@freescale.com>, Jul 2007
8 * Ebony Zhu <ebony.zhu@freescale.com>, May 2007
9 *
10 * Description:
11 * DMA engine driver for Freescale MPC8540 DMA controller, which is
12 * also fit for MPC8560, MPC8555, MPC8548, MPC8641, and etc.
13 * The support for MPC8349 DMA contorller is also added.
14 *
15 * This is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License as published by
17 * the Free Software Foundation; either version 2 of the License, or
18 * (at your option) any later version.
19 *
20 */
21
22#include <linux/init.h>
23#include <linux/module.h>
24#include <linux/pci.h>
25#include <linux/interrupt.h>
26#include <linux/dmaengine.h>
27#include <linux/delay.h>
28#include <linux/dma-mapping.h>
29#include <linux/dmapool.h>
30#include <linux/of_platform.h>
31
32#include "fsldma.h"
33
34static void dma_init(struct fsl_dma_chan *fsl_chan)
35{
36 /* Reset the channel */
37 DMA_OUT(fsl_chan, &fsl_chan->reg_base->mr, 0, 32);
38
39 switch (fsl_chan->feature & FSL_DMA_IP_MASK) {
40 case FSL_DMA_IP_85XX:
41 /* Set the channel to below modes:
42 * EIE - Error interrupt enable
43 * EOSIE - End of segments interrupt enable (basic mode)
44 * EOLNIE - End of links interrupt enable
45 */
46 DMA_OUT(fsl_chan, &fsl_chan->reg_base->mr, FSL_DMA_MR_EIE
47 | FSL_DMA_MR_EOLNIE | FSL_DMA_MR_EOSIE, 32);
48 break;
49 case FSL_DMA_IP_83XX:
50 /* Set the channel to below modes:
51 * EOTIE - End-of-transfer interrupt enable
52 */
53 DMA_OUT(fsl_chan, &fsl_chan->reg_base->mr, FSL_DMA_MR_EOTIE,
54 32);
55 break;
56 }
57
58}
59
Zhang Wei56822842008-03-13 10:45:27 -070060static void set_sr(struct fsl_dma_chan *fsl_chan, u32 val)
Zhang Wei173acc72008-03-01 07:42:48 -070061{
62 DMA_OUT(fsl_chan, &fsl_chan->reg_base->sr, val, 32);
63}
64
Zhang Wei56822842008-03-13 10:45:27 -070065static u32 get_sr(struct fsl_dma_chan *fsl_chan)
Zhang Wei173acc72008-03-01 07:42:48 -070066{
67 return DMA_IN(fsl_chan, &fsl_chan->reg_base->sr, 32);
68}
69
70static void set_desc_cnt(struct fsl_dma_chan *fsl_chan,
71 struct fsl_dma_ld_hw *hw, u32 count)
72{
73 hw->count = CPU_TO_DMA(fsl_chan, count, 32);
74}
75
76static void set_desc_src(struct fsl_dma_chan *fsl_chan,
77 struct fsl_dma_ld_hw *hw, dma_addr_t src)
78{
79 u64 snoop_bits;
80
81 snoop_bits = ((fsl_chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX)
82 ? ((u64)FSL_DMA_SATR_SREADTYPE_SNOOP_READ << 32) : 0;
83 hw->src_addr = CPU_TO_DMA(fsl_chan, snoop_bits | src, 64);
84}
85
86static void set_desc_dest(struct fsl_dma_chan *fsl_chan,
87 struct fsl_dma_ld_hw *hw, dma_addr_t dest)
88{
89 u64 snoop_bits;
90
91 snoop_bits = ((fsl_chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX)
92 ? ((u64)FSL_DMA_DATR_DWRITETYPE_SNOOP_WRITE << 32) : 0;
93 hw->dst_addr = CPU_TO_DMA(fsl_chan, snoop_bits | dest, 64);
94}
95
96static void set_desc_next(struct fsl_dma_chan *fsl_chan,
97 struct fsl_dma_ld_hw *hw, dma_addr_t next)
98{
99 u64 snoop_bits;
100
101 snoop_bits = ((fsl_chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_83XX)
102 ? FSL_DMA_SNEN : 0;
103 hw->next_ln_addr = CPU_TO_DMA(fsl_chan, snoop_bits | next, 64);
104}
105
106static void set_cdar(struct fsl_dma_chan *fsl_chan, dma_addr_t addr)
107{
108 DMA_OUT(fsl_chan, &fsl_chan->reg_base->cdar, addr | FSL_DMA_SNEN, 64);
109}
110
111static dma_addr_t get_cdar(struct fsl_dma_chan *fsl_chan)
112{
113 return DMA_IN(fsl_chan, &fsl_chan->reg_base->cdar, 64) & ~FSL_DMA_SNEN;
114}
115
116static void set_ndar(struct fsl_dma_chan *fsl_chan, dma_addr_t addr)
117{
118 DMA_OUT(fsl_chan, &fsl_chan->reg_base->ndar, addr, 64);
119}
120
121static dma_addr_t get_ndar(struct fsl_dma_chan *fsl_chan)
122{
123 return DMA_IN(fsl_chan, &fsl_chan->reg_base->ndar, 64);
124}
125
Zhang Weif79abb62008-03-18 18:45:00 -0700126static u32 get_bcr(struct fsl_dma_chan *fsl_chan)
127{
128 return DMA_IN(fsl_chan, &fsl_chan->reg_base->bcr, 32);
129}
130
Zhang Wei173acc72008-03-01 07:42:48 -0700131static int dma_is_idle(struct fsl_dma_chan *fsl_chan)
132{
133 u32 sr = get_sr(fsl_chan);
134 return (!(sr & FSL_DMA_SR_CB)) || (sr & FSL_DMA_SR_CH);
135}
136
137static void dma_start(struct fsl_dma_chan *fsl_chan)
138{
139 u32 mr_set = 0;;
140
141 if (fsl_chan->feature & FSL_DMA_CHAN_PAUSE_EXT) {
142 DMA_OUT(fsl_chan, &fsl_chan->reg_base->bcr, 0, 32);
143 mr_set |= FSL_DMA_MR_EMP_EN;
144 } else
145 DMA_OUT(fsl_chan, &fsl_chan->reg_base->mr,
146 DMA_IN(fsl_chan, &fsl_chan->reg_base->mr, 32)
147 & ~FSL_DMA_MR_EMP_EN, 32);
148
149 if (fsl_chan->feature & FSL_DMA_CHAN_START_EXT)
150 mr_set |= FSL_DMA_MR_EMS_EN;
151 else
152 mr_set |= FSL_DMA_MR_CS;
153
154 DMA_OUT(fsl_chan, &fsl_chan->reg_base->mr,
155 DMA_IN(fsl_chan, &fsl_chan->reg_base->mr, 32)
156 | mr_set, 32);
157}
158
159static void dma_halt(struct fsl_dma_chan *fsl_chan)
160{
Dan Williams900325a2009-03-02 15:33:46 -0700161 int i;
162
Zhang Wei173acc72008-03-01 07:42:48 -0700163 DMA_OUT(fsl_chan, &fsl_chan->reg_base->mr,
164 DMA_IN(fsl_chan, &fsl_chan->reg_base->mr, 32) | FSL_DMA_MR_CA,
165 32);
166 DMA_OUT(fsl_chan, &fsl_chan->reg_base->mr,
167 DMA_IN(fsl_chan, &fsl_chan->reg_base->mr, 32) & ~(FSL_DMA_MR_CS
168 | FSL_DMA_MR_EMS_EN | FSL_DMA_MR_CA), 32);
169
Dan Williams900325a2009-03-02 15:33:46 -0700170 for (i = 0; i < 100; i++) {
171 if (dma_is_idle(fsl_chan))
172 break;
Zhang Wei173acc72008-03-01 07:42:48 -0700173 udelay(10);
Dan Williams900325a2009-03-02 15:33:46 -0700174 }
Zhang Wei173acc72008-03-01 07:42:48 -0700175 if (i >= 100 && !dma_is_idle(fsl_chan))
176 dev_err(fsl_chan->dev, "DMA halt timeout!\n");
177}
178
179static void set_ld_eol(struct fsl_dma_chan *fsl_chan,
180 struct fsl_desc_sw *desc)
181{
Ira Snyder776c8942009-05-15 11:33:20 -0700182 u64 snoop_bits;
183
184 snoop_bits = ((fsl_chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_83XX)
185 ? FSL_DMA_SNEN : 0;
186
Zhang Wei173acc72008-03-01 07:42:48 -0700187 desc->hw.next_ln_addr = CPU_TO_DMA(fsl_chan,
Ira Snyder776c8942009-05-15 11:33:20 -0700188 DMA_TO_CPU(fsl_chan, desc->hw.next_ln_addr, 64) | FSL_DMA_EOL
189 | snoop_bits, 64);
Zhang Wei173acc72008-03-01 07:42:48 -0700190}
191
192static void append_ld_queue(struct fsl_dma_chan *fsl_chan,
193 struct fsl_desc_sw *new_desc)
194{
195 struct fsl_desc_sw *queue_tail = to_fsl_desc(fsl_chan->ld_queue.prev);
196
197 if (list_empty(&fsl_chan->ld_queue))
198 return;
199
200 /* Link to the new descriptor physical address and
201 * Enable End-of-segment interrupt for
202 * the last link descriptor.
203 * (the previous node's next link descriptor)
204 *
205 * For FSL_DMA_IP_83xx, the snoop enable bit need be set.
206 */
207 queue_tail->hw.next_ln_addr = CPU_TO_DMA(fsl_chan,
208 new_desc->async_tx.phys | FSL_DMA_EOSIE |
209 (((fsl_chan->feature & FSL_DMA_IP_MASK)
210 == FSL_DMA_IP_83XX) ? FSL_DMA_SNEN : 0), 64);
211}
212
213/**
214 * fsl_chan_set_src_loop_size - Set source address hold transfer size
215 * @fsl_chan : Freescale DMA channel
216 * @size : Address loop size, 0 for disable loop
217 *
218 * The set source address hold transfer size. The source
219 * address hold or loop transfer size is when the DMA transfer
220 * data from source address (SA), if the loop size is 4, the DMA will
221 * read data from SA, SA + 1, SA + 2, SA + 3, then loop back to SA,
222 * SA + 1 ... and so on.
223 */
224static void fsl_chan_set_src_loop_size(struct fsl_dma_chan *fsl_chan, int size)
225{
226 switch (size) {
227 case 0:
228 DMA_OUT(fsl_chan, &fsl_chan->reg_base->mr,
229 DMA_IN(fsl_chan, &fsl_chan->reg_base->mr, 32) &
230 (~FSL_DMA_MR_SAHE), 32);
231 break;
232 case 1:
233 case 2:
234 case 4:
235 case 8:
236 DMA_OUT(fsl_chan, &fsl_chan->reg_base->mr,
237 DMA_IN(fsl_chan, &fsl_chan->reg_base->mr, 32) |
238 FSL_DMA_MR_SAHE | (__ilog2(size) << 14),
239 32);
240 break;
241 }
242}
243
244/**
245 * fsl_chan_set_dest_loop_size - Set destination address hold transfer size
246 * @fsl_chan : Freescale DMA channel
247 * @size : Address loop size, 0 for disable loop
248 *
249 * The set destination address hold transfer size. The destination
250 * address hold or loop transfer size is when the DMA transfer
251 * data to destination address (TA), if the loop size is 4, the DMA will
252 * write data to TA, TA + 1, TA + 2, TA + 3, then loop back to TA,
253 * TA + 1 ... and so on.
254 */
255static void fsl_chan_set_dest_loop_size(struct fsl_dma_chan *fsl_chan, int size)
256{
257 switch (size) {
258 case 0:
259 DMA_OUT(fsl_chan, &fsl_chan->reg_base->mr,
260 DMA_IN(fsl_chan, &fsl_chan->reg_base->mr, 32) &
261 (~FSL_DMA_MR_DAHE), 32);
262 break;
263 case 1:
264 case 2:
265 case 4:
266 case 8:
267 DMA_OUT(fsl_chan, &fsl_chan->reg_base->mr,
268 DMA_IN(fsl_chan, &fsl_chan->reg_base->mr, 32) |
269 FSL_DMA_MR_DAHE | (__ilog2(size) << 16),
270 32);
271 break;
272 }
273}
274
275/**
276 * fsl_chan_toggle_ext_pause - Toggle channel external pause status
277 * @fsl_chan : Freescale DMA channel
278 * @size : Pause control size, 0 for disable external pause control.
279 * The maximum is 1024.
280 *
281 * The Freescale DMA channel can be controlled by the external
282 * signal DREQ#. The pause control size is how many bytes are allowed
283 * to transfer before pausing the channel, after which a new assertion
284 * of DREQ# resumes channel operation.
285 */
286static void fsl_chan_toggle_ext_pause(struct fsl_dma_chan *fsl_chan, int size)
287{
288 if (size > 1024)
289 return;
290
291 if (size) {
292 DMA_OUT(fsl_chan, &fsl_chan->reg_base->mr,
293 DMA_IN(fsl_chan, &fsl_chan->reg_base->mr, 32)
294 | ((__ilog2(size) << 24) & 0x0f000000),
295 32);
296 fsl_chan->feature |= FSL_DMA_CHAN_PAUSE_EXT;
297 } else
298 fsl_chan->feature &= ~FSL_DMA_CHAN_PAUSE_EXT;
299}
300
301/**
302 * fsl_chan_toggle_ext_start - Toggle channel external start status
303 * @fsl_chan : Freescale DMA channel
304 * @enable : 0 is disabled, 1 is enabled.
305 *
306 * If enable the external start, the channel can be started by an
307 * external DMA start pin. So the dma_start() does not start the
308 * transfer immediately. The DMA channel will wait for the
309 * control pin asserted.
310 */
311static void fsl_chan_toggle_ext_start(struct fsl_dma_chan *fsl_chan, int enable)
312{
313 if (enable)
314 fsl_chan->feature |= FSL_DMA_CHAN_START_EXT;
315 else
316 fsl_chan->feature &= ~FSL_DMA_CHAN_START_EXT;
317}
318
319static dma_cookie_t fsl_dma_tx_submit(struct dma_async_tx_descriptor *tx)
320{
Zhang Wei173acc72008-03-01 07:42:48 -0700321 struct fsl_dma_chan *fsl_chan = to_fsl_chan(tx->chan);
Ira Snyderbcfb7462009-05-15 14:27:16 -0700322 struct fsl_desc_sw *desc;
Zhang Wei173acc72008-03-01 07:42:48 -0700323 unsigned long flags;
324 dma_cookie_t cookie;
325
326 /* cookie increment and adding to ld_queue must be atomic */
327 spin_lock_irqsave(&fsl_chan->desc_lock, flags);
328
329 cookie = fsl_chan->common.cookie;
Ira Snyderbcfb7462009-05-15 14:27:16 -0700330 list_for_each_entry(desc, &tx->tx_list, node) {
331 cookie++;
332 if (cookie < 0)
333 cookie = 1;
Zhang Wei173acc72008-03-01 07:42:48 -0700334
Ira Snyderbcfb7462009-05-15 14:27:16 -0700335 desc->async_tx.cookie = cookie;
336 }
337
338 fsl_chan->common.cookie = cookie;
339 append_ld_queue(fsl_chan, tx_to_fsl_desc(tx));
340 list_splice_init(&tx->tx_list, fsl_chan->ld_queue.prev);
Zhang Wei173acc72008-03-01 07:42:48 -0700341
342 spin_unlock_irqrestore(&fsl_chan->desc_lock, flags);
343
344 return cookie;
345}
346
347/**
348 * fsl_dma_alloc_descriptor - Allocate descriptor from channel's DMA pool.
349 * @fsl_chan : Freescale DMA channel
350 *
351 * Return - The descriptor allocated. NULL for failed.
352 */
353static struct fsl_desc_sw *fsl_dma_alloc_descriptor(
354 struct fsl_dma_chan *fsl_chan)
355{
356 dma_addr_t pdesc;
357 struct fsl_desc_sw *desc_sw;
358
359 desc_sw = dma_pool_alloc(fsl_chan->desc_pool, GFP_ATOMIC, &pdesc);
360 if (desc_sw) {
361 memset(desc_sw, 0, sizeof(struct fsl_desc_sw));
362 dma_async_tx_descriptor_init(&desc_sw->async_tx,
363 &fsl_chan->common);
364 desc_sw->async_tx.tx_submit = fsl_dma_tx_submit;
Zhang Wei173acc72008-03-01 07:42:48 -0700365 desc_sw->async_tx.phys = pdesc;
366 }
367
368 return desc_sw;
369}
370
371
372/**
373 * fsl_dma_alloc_chan_resources - Allocate resources for DMA channel.
374 * @fsl_chan : Freescale DMA channel
375 *
376 * This function will create a dma pool for descriptor allocation.
377 *
378 * Return - The number of descriptors allocated.
379 */
Dan Williamsaa1e6f12009-01-06 11:38:17 -0700380static int fsl_dma_alloc_chan_resources(struct dma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -0700381{
382 struct fsl_dma_chan *fsl_chan = to_fsl_chan(chan);
Timur Tabi77cd62e2008-09-26 17:00:11 -0700383
384 /* Has this channel already been allocated? */
385 if (fsl_chan->desc_pool)
386 return 1;
Zhang Wei173acc72008-03-01 07:42:48 -0700387
388 /* We need the descriptor to be aligned to 32bytes
389 * for meeting FSL DMA specification requirement.
390 */
391 fsl_chan->desc_pool = dma_pool_create("fsl_dma_engine_desc_pool",
392 fsl_chan->dev, sizeof(struct fsl_desc_sw),
393 32, 0);
394 if (!fsl_chan->desc_pool) {
395 dev_err(fsl_chan->dev, "No memory for channel %d "
396 "descriptor dma pool.\n", fsl_chan->id);
397 return 0;
398 }
399
400 return 1;
401}
402
403/**
404 * fsl_dma_free_chan_resources - Free all resources of the channel.
405 * @fsl_chan : Freescale DMA channel
406 */
407static void fsl_dma_free_chan_resources(struct dma_chan *chan)
408{
409 struct fsl_dma_chan *fsl_chan = to_fsl_chan(chan);
410 struct fsl_desc_sw *desc, *_desc;
411 unsigned long flags;
412
413 dev_dbg(fsl_chan->dev, "Free all channel resources.\n");
414 spin_lock_irqsave(&fsl_chan->desc_lock, flags);
415 list_for_each_entry_safe(desc, _desc, &fsl_chan->ld_queue, node) {
416#ifdef FSL_DMA_LD_DEBUG
417 dev_dbg(fsl_chan->dev,
418 "LD %p will be released.\n", desc);
419#endif
420 list_del(&desc->node);
421 /* free link descriptor */
422 dma_pool_free(fsl_chan->desc_pool, desc, desc->async_tx.phys);
423 }
424 spin_unlock_irqrestore(&fsl_chan->desc_lock, flags);
425 dma_pool_destroy(fsl_chan->desc_pool);
Timur Tabi77cd62e2008-09-26 17:00:11 -0700426
427 fsl_chan->desc_pool = NULL;
Zhang Wei173acc72008-03-01 07:42:48 -0700428}
429
Zhang Wei2187c262008-03-13 17:45:28 -0700430static struct dma_async_tx_descriptor *
Dan Williams636bdea2008-04-17 20:17:26 -0700431fsl_dma_prep_interrupt(struct dma_chan *chan, unsigned long flags)
Zhang Wei2187c262008-03-13 17:45:28 -0700432{
433 struct fsl_dma_chan *fsl_chan;
434 struct fsl_desc_sw *new;
435
436 if (!chan)
437 return NULL;
438
439 fsl_chan = to_fsl_chan(chan);
440
441 new = fsl_dma_alloc_descriptor(fsl_chan);
442 if (!new) {
443 dev_err(fsl_chan->dev, "No free memory for link descriptor\n");
444 return NULL;
445 }
446
447 new->async_tx.cookie = -EBUSY;
Dan Williams636bdea2008-04-17 20:17:26 -0700448 new->async_tx.flags = flags;
Zhang Wei2187c262008-03-13 17:45:28 -0700449
Zhang Weif79abb62008-03-18 18:45:00 -0700450 /* Insert the link descriptor to the LD ring */
451 list_add_tail(&new->node, &new->async_tx.tx_list);
452
Zhang Wei2187c262008-03-13 17:45:28 -0700453 /* Set End-of-link to the last link descriptor of new list*/
454 set_ld_eol(fsl_chan, new);
455
456 return &new->async_tx;
457}
458
Zhang Wei173acc72008-03-01 07:42:48 -0700459static struct dma_async_tx_descriptor *fsl_dma_prep_memcpy(
460 struct dma_chan *chan, dma_addr_t dma_dest, dma_addr_t dma_src,
461 size_t len, unsigned long flags)
462{
463 struct fsl_dma_chan *fsl_chan;
464 struct fsl_desc_sw *first = NULL, *prev = NULL, *new;
465 size_t copy;
466 LIST_HEAD(link_chain);
467
468 if (!chan)
469 return NULL;
470
471 if (!len)
472 return NULL;
473
474 fsl_chan = to_fsl_chan(chan);
475
476 do {
477
478 /* Allocate the link descriptor from DMA pool */
479 new = fsl_dma_alloc_descriptor(fsl_chan);
480 if (!new) {
481 dev_err(fsl_chan->dev,
482 "No free memory for link descriptor\n");
483 return NULL;
484 }
485#ifdef FSL_DMA_LD_DEBUG
486 dev_dbg(fsl_chan->dev, "new link desc alloc %p\n", new);
487#endif
488
Zhang Wei56822842008-03-13 10:45:27 -0700489 copy = min(len, (size_t)FSL_DMA_BCR_MAX_CNT);
Zhang Wei173acc72008-03-01 07:42:48 -0700490
491 set_desc_cnt(fsl_chan, &new->hw, copy);
492 set_desc_src(fsl_chan, &new->hw, dma_src);
493 set_desc_dest(fsl_chan, &new->hw, dma_dest);
494
495 if (!first)
496 first = new;
497 else
498 set_desc_next(fsl_chan, &prev->hw, new->async_tx.phys);
499
500 new->async_tx.cookie = 0;
Dan Williams636bdea2008-04-17 20:17:26 -0700501 async_tx_ack(&new->async_tx);
Zhang Wei173acc72008-03-01 07:42:48 -0700502
503 prev = new;
504 len -= copy;
505 dma_src += copy;
506 dma_dest += copy;
507
508 /* Insert the link descriptor to the LD ring */
509 list_add_tail(&new->node, &first->async_tx.tx_list);
510 } while (len);
511
Dan Williams636bdea2008-04-17 20:17:26 -0700512 new->async_tx.flags = flags; /* client is in control of this ack */
Zhang Wei173acc72008-03-01 07:42:48 -0700513 new->async_tx.cookie = -EBUSY;
514
515 /* Set End-of-link to the last link descriptor of new list*/
516 set_ld_eol(fsl_chan, new);
517
518 return first ? &first->async_tx : NULL;
519}
520
521/**
522 * fsl_dma_update_completed_cookie - Update the completed cookie.
523 * @fsl_chan : Freescale DMA channel
524 */
525static void fsl_dma_update_completed_cookie(struct fsl_dma_chan *fsl_chan)
526{
527 struct fsl_desc_sw *cur_desc, *desc;
528 dma_addr_t ld_phy;
529
530 ld_phy = get_cdar(fsl_chan) & FSL_DMA_NLDA_MASK;
531
532 if (ld_phy) {
533 cur_desc = NULL;
534 list_for_each_entry(desc, &fsl_chan->ld_queue, node)
535 if (desc->async_tx.phys == ld_phy) {
536 cur_desc = desc;
537 break;
538 }
539
540 if (cur_desc && cur_desc->async_tx.cookie) {
541 if (dma_is_idle(fsl_chan))
542 fsl_chan->completed_cookie =
543 cur_desc->async_tx.cookie;
544 else
545 fsl_chan->completed_cookie =
546 cur_desc->async_tx.cookie - 1;
547 }
548 }
549}
550
551/**
552 * fsl_chan_ld_cleanup - Clean up link descriptors
553 * @fsl_chan : Freescale DMA channel
554 *
555 * This function clean up the ld_queue of DMA channel.
556 * If 'in_intr' is set, the function will move the link descriptor to
557 * the recycle list. Otherwise, free it directly.
558 */
559static void fsl_chan_ld_cleanup(struct fsl_dma_chan *fsl_chan)
560{
561 struct fsl_desc_sw *desc, *_desc;
562 unsigned long flags;
563
564 spin_lock_irqsave(&fsl_chan->desc_lock, flags);
565
Zhang Wei173acc72008-03-01 07:42:48 -0700566 dev_dbg(fsl_chan->dev, "chan completed_cookie = %d\n",
567 fsl_chan->completed_cookie);
568 list_for_each_entry_safe(desc, _desc, &fsl_chan->ld_queue, node) {
569 dma_async_tx_callback callback;
570 void *callback_param;
571
572 if (dma_async_is_complete(desc->async_tx.cookie,
573 fsl_chan->completed_cookie, fsl_chan->common.cookie)
574 == DMA_IN_PROGRESS)
575 break;
576
577 callback = desc->async_tx.callback;
578 callback_param = desc->async_tx.callback_param;
579
580 /* Remove from ld_queue list */
581 list_del(&desc->node);
582
583 dev_dbg(fsl_chan->dev, "link descriptor %p will be recycle.\n",
584 desc);
585 dma_pool_free(fsl_chan->desc_pool, desc, desc->async_tx.phys);
586
587 /* Run the link descriptor callback function */
588 if (callback) {
589 spin_unlock_irqrestore(&fsl_chan->desc_lock, flags);
590 dev_dbg(fsl_chan->dev, "link descriptor %p callback\n",
591 desc);
592 callback(callback_param);
593 spin_lock_irqsave(&fsl_chan->desc_lock, flags);
594 }
595 }
596 spin_unlock_irqrestore(&fsl_chan->desc_lock, flags);
597}
598
599/**
600 * fsl_chan_xfer_ld_queue - Transfer link descriptors in channel ld_queue.
601 * @fsl_chan : Freescale DMA channel
602 */
603static void fsl_chan_xfer_ld_queue(struct fsl_dma_chan *fsl_chan)
604{
605 struct list_head *ld_node;
606 dma_addr_t next_dest_addr;
607 unsigned long flags;
608
Ira Snyder138ef012009-05-19 15:42:13 -0700609 spin_lock_irqsave(&fsl_chan->desc_lock, flags);
610
Zhang Wei173acc72008-03-01 07:42:48 -0700611 if (!dma_is_idle(fsl_chan))
Ira Snyder138ef012009-05-19 15:42:13 -0700612 goto out_unlock;
Zhang Wei173acc72008-03-01 07:42:48 -0700613
614 dma_halt(fsl_chan);
615
616 /* If there are some link descriptors
617 * not transfered in queue. We need to start it.
618 */
Zhang Wei173acc72008-03-01 07:42:48 -0700619
620 /* Find the first un-transfer desciptor */
621 for (ld_node = fsl_chan->ld_queue.next;
622 (ld_node != &fsl_chan->ld_queue)
623 && (dma_async_is_complete(
624 to_fsl_desc(ld_node)->async_tx.cookie,
625 fsl_chan->completed_cookie,
626 fsl_chan->common.cookie) == DMA_SUCCESS);
627 ld_node = ld_node->next);
628
Zhang Wei173acc72008-03-01 07:42:48 -0700629 if (ld_node != &fsl_chan->ld_queue) {
630 /* Get the ld start address from ld_queue */
631 next_dest_addr = to_fsl_desc(ld_node)->async_tx.phys;
Zhang Wei56822842008-03-13 10:45:27 -0700632 dev_dbg(fsl_chan->dev, "xfer LDs staring from %p\n",
633 (void *)next_dest_addr);
Zhang Wei173acc72008-03-01 07:42:48 -0700634 set_cdar(fsl_chan, next_dest_addr);
635 dma_start(fsl_chan);
636 } else {
637 set_cdar(fsl_chan, 0);
638 set_ndar(fsl_chan, 0);
639 }
Ira Snyder138ef012009-05-19 15:42:13 -0700640
641out_unlock:
642 spin_unlock_irqrestore(&fsl_chan->desc_lock, flags);
Zhang Wei173acc72008-03-01 07:42:48 -0700643}
644
645/**
646 * fsl_dma_memcpy_issue_pending - Issue the DMA start command
647 * @fsl_chan : Freescale DMA channel
648 */
649static void fsl_dma_memcpy_issue_pending(struct dma_chan *chan)
650{
651 struct fsl_dma_chan *fsl_chan = to_fsl_chan(chan);
652
653#ifdef FSL_DMA_LD_DEBUG
654 struct fsl_desc_sw *ld;
655 unsigned long flags;
656
657 spin_lock_irqsave(&fsl_chan->desc_lock, flags);
658 if (list_empty(&fsl_chan->ld_queue)) {
659 spin_unlock_irqrestore(&fsl_chan->desc_lock, flags);
660 return;
661 }
662
663 dev_dbg(fsl_chan->dev, "--memcpy issue--\n");
664 list_for_each_entry(ld, &fsl_chan->ld_queue, node) {
665 int i;
666 dev_dbg(fsl_chan->dev, "Ch %d, LD %08x\n",
667 fsl_chan->id, ld->async_tx.phys);
668 for (i = 0; i < 8; i++)
669 dev_dbg(fsl_chan->dev, "LD offset %d: %08x\n",
670 i, *(((u32 *)&ld->hw) + i));
671 }
672 dev_dbg(fsl_chan->dev, "----------------\n");
673 spin_unlock_irqrestore(&fsl_chan->desc_lock, flags);
674#endif
675
676 fsl_chan_xfer_ld_queue(fsl_chan);
677}
678
Zhang Wei173acc72008-03-01 07:42:48 -0700679/**
680 * fsl_dma_is_complete - Determine the DMA status
681 * @fsl_chan : Freescale DMA channel
682 */
683static enum dma_status fsl_dma_is_complete(struct dma_chan *chan,
684 dma_cookie_t cookie,
685 dma_cookie_t *done,
686 dma_cookie_t *used)
687{
688 struct fsl_dma_chan *fsl_chan = to_fsl_chan(chan);
689 dma_cookie_t last_used;
690 dma_cookie_t last_complete;
691
692 fsl_chan_ld_cleanup(fsl_chan);
693
694 last_used = chan->cookie;
695 last_complete = fsl_chan->completed_cookie;
696
697 if (done)
698 *done = last_complete;
699
700 if (used)
701 *used = last_used;
702
703 return dma_async_is_complete(cookie, last_complete, last_used);
704}
705
706static irqreturn_t fsl_dma_chan_do_interrupt(int irq, void *data)
707{
708 struct fsl_dma_chan *fsl_chan = (struct fsl_dma_chan *)data;
Zhang Wei56822842008-03-13 10:45:27 -0700709 u32 stat;
Zhang Wei1c629792008-04-17 20:17:25 -0700710 int update_cookie = 0;
711 int xfer_ld_q = 0;
Zhang Wei173acc72008-03-01 07:42:48 -0700712
713 stat = get_sr(fsl_chan);
714 dev_dbg(fsl_chan->dev, "event: channel %d, stat = 0x%x\n",
715 fsl_chan->id, stat);
716 set_sr(fsl_chan, stat); /* Clear the event register */
717
718 stat &= ~(FSL_DMA_SR_CB | FSL_DMA_SR_CH);
719 if (!stat)
720 return IRQ_NONE;
721
722 if (stat & FSL_DMA_SR_TE)
723 dev_err(fsl_chan->dev, "Transfer Error!\n");
724
Zhang Weif79abb62008-03-18 18:45:00 -0700725 /* Programming Error
726 * The DMA_INTERRUPT async_tx is a NULL transfer, which will
727 * triger a PE interrupt.
728 */
729 if (stat & FSL_DMA_SR_PE) {
730 dev_dbg(fsl_chan->dev, "event: Programming Error INT\n");
731 if (get_bcr(fsl_chan) == 0) {
732 /* BCR register is 0, this is a DMA_INTERRUPT async_tx.
733 * Now, update the completed cookie, and continue the
734 * next uncompleted transfer.
735 */
Zhang Wei1c629792008-04-17 20:17:25 -0700736 update_cookie = 1;
737 xfer_ld_q = 1;
Zhang Weif79abb62008-03-18 18:45:00 -0700738 }
739 stat &= ~FSL_DMA_SR_PE;
740 }
741
Zhang Wei173acc72008-03-01 07:42:48 -0700742 /* If the link descriptor segment transfer finishes,
743 * we will recycle the used descriptor.
744 */
745 if (stat & FSL_DMA_SR_EOSI) {
746 dev_dbg(fsl_chan->dev, "event: End-of-segments INT\n");
Zhang Wei56822842008-03-13 10:45:27 -0700747 dev_dbg(fsl_chan->dev, "event: clndar %p, nlndar %p\n",
748 (void *)get_cdar(fsl_chan), (void *)get_ndar(fsl_chan));
Zhang Wei173acc72008-03-01 07:42:48 -0700749 stat &= ~FSL_DMA_SR_EOSI;
Zhang Wei1c629792008-04-17 20:17:25 -0700750 update_cookie = 1;
751 }
752
753 /* For MPC8349, EOCDI event need to update cookie
754 * and start the next transfer if it exist.
755 */
756 if (stat & FSL_DMA_SR_EOCDI) {
757 dev_dbg(fsl_chan->dev, "event: End-of-Chain link INT\n");
758 stat &= ~FSL_DMA_SR_EOCDI;
759 update_cookie = 1;
760 xfer_ld_q = 1;
Zhang Wei173acc72008-03-01 07:42:48 -0700761 }
762
763 /* If it current transfer is the end-of-transfer,
764 * we should clear the Channel Start bit for
765 * prepare next transfer.
766 */
Zhang Wei1c629792008-04-17 20:17:25 -0700767 if (stat & FSL_DMA_SR_EOLNI) {
Zhang Wei173acc72008-03-01 07:42:48 -0700768 dev_dbg(fsl_chan->dev, "event: End-of-link INT\n");
769 stat &= ~FSL_DMA_SR_EOLNI;
Zhang Wei1c629792008-04-17 20:17:25 -0700770 xfer_ld_q = 1;
Zhang Wei173acc72008-03-01 07:42:48 -0700771 }
772
Zhang Wei1c629792008-04-17 20:17:25 -0700773 if (update_cookie)
774 fsl_dma_update_completed_cookie(fsl_chan);
775 if (xfer_ld_q)
776 fsl_chan_xfer_ld_queue(fsl_chan);
Zhang Wei173acc72008-03-01 07:42:48 -0700777 if (stat)
778 dev_dbg(fsl_chan->dev, "event: unhandled sr 0x%02x\n",
779 stat);
780
781 dev_dbg(fsl_chan->dev, "event: Exit\n");
782 tasklet_schedule(&fsl_chan->tasklet);
783 return IRQ_HANDLED;
784}
785
786static irqreturn_t fsl_dma_do_interrupt(int irq, void *data)
787{
788 struct fsl_dma_device *fdev = (struct fsl_dma_device *)data;
789 u32 gsr;
790 int ch_nr;
791
792 gsr = (fdev->feature & FSL_DMA_BIG_ENDIAN) ? in_be32(fdev->reg_base)
793 : in_le32(fdev->reg_base);
794 ch_nr = (32 - ffs(gsr)) / 8;
795
796 return fdev->chan[ch_nr] ? fsl_dma_chan_do_interrupt(irq,
797 fdev->chan[ch_nr]) : IRQ_NONE;
798}
799
800static void dma_do_tasklet(unsigned long data)
801{
802 struct fsl_dma_chan *fsl_chan = (struct fsl_dma_chan *)data;
803 fsl_chan_ld_cleanup(fsl_chan);
804}
805
Timur Tabi77cd62e2008-09-26 17:00:11 -0700806static int __devinit fsl_dma_chan_probe(struct fsl_dma_device *fdev,
807 struct device_node *node, u32 feature, const char *compatible)
Zhang Wei173acc72008-03-01 07:42:48 -0700808{
Zhang Wei173acc72008-03-01 07:42:48 -0700809 struct fsl_dma_chan *new_fsl_chan;
810 int err;
811
Zhang Wei173acc72008-03-01 07:42:48 -0700812 /* alloc channel */
813 new_fsl_chan = kzalloc(sizeof(struct fsl_dma_chan), GFP_KERNEL);
814 if (!new_fsl_chan) {
Timur Tabi77cd62e2008-09-26 17:00:11 -0700815 dev_err(fdev->dev, "No free memory for allocating "
Zhang Wei173acc72008-03-01 07:42:48 -0700816 "dma channels!\n");
Li Yang51ee87f2008-05-29 23:25:45 -0700817 return -ENOMEM;
Zhang Wei173acc72008-03-01 07:42:48 -0700818 }
819
820 /* get dma channel register base */
Timur Tabi77cd62e2008-09-26 17:00:11 -0700821 err = of_address_to_resource(node, 0, &new_fsl_chan->reg);
Zhang Wei173acc72008-03-01 07:42:48 -0700822 if (err) {
Timur Tabi77cd62e2008-09-26 17:00:11 -0700823 dev_err(fdev->dev, "Can't get %s property 'reg'\n",
824 node->full_name);
Li Yang51ee87f2008-05-29 23:25:45 -0700825 goto err_no_reg;
Zhang Wei173acc72008-03-01 07:42:48 -0700826 }
827
Timur Tabi77cd62e2008-09-26 17:00:11 -0700828 new_fsl_chan->feature = feature;
Zhang Wei173acc72008-03-01 07:42:48 -0700829
830 if (!fdev->feature)
831 fdev->feature = new_fsl_chan->feature;
832
833 /* If the DMA device's feature is different than its channels',
834 * report the bug.
835 */
836 WARN_ON(fdev->feature != new_fsl_chan->feature);
837
Dan Williams6527de62009-01-12 15:18:34 -0700838 new_fsl_chan->dev = fdev->dev;
Zhang Wei173acc72008-03-01 07:42:48 -0700839 new_fsl_chan->reg_base = ioremap(new_fsl_chan->reg.start,
840 new_fsl_chan->reg.end - new_fsl_chan->reg.start + 1);
841
842 new_fsl_chan->id = ((new_fsl_chan->reg.start - 0x100) & 0xfff) >> 7;
Roel Kluinf47edc62009-05-22 16:46:52 +0800843 if (new_fsl_chan->id >= FSL_DMA_MAX_CHANS_PER_DEVICE) {
Timur Tabi77cd62e2008-09-26 17:00:11 -0700844 dev_err(fdev->dev, "There is no %d channel!\n",
Zhang Wei173acc72008-03-01 07:42:48 -0700845 new_fsl_chan->id);
846 err = -EINVAL;
Li Yang51ee87f2008-05-29 23:25:45 -0700847 goto err_no_chan;
Zhang Wei173acc72008-03-01 07:42:48 -0700848 }
849 fdev->chan[new_fsl_chan->id] = new_fsl_chan;
850 tasklet_init(&new_fsl_chan->tasklet, dma_do_tasklet,
851 (unsigned long)new_fsl_chan);
852
853 /* Init the channel */
854 dma_init(new_fsl_chan);
855
856 /* Clear cdar registers */
857 set_cdar(new_fsl_chan, 0);
858
859 switch (new_fsl_chan->feature & FSL_DMA_IP_MASK) {
860 case FSL_DMA_IP_85XX:
861 new_fsl_chan->toggle_ext_start = fsl_chan_toggle_ext_start;
862 new_fsl_chan->toggle_ext_pause = fsl_chan_toggle_ext_pause;
863 case FSL_DMA_IP_83XX:
864 new_fsl_chan->set_src_loop_size = fsl_chan_set_src_loop_size;
865 new_fsl_chan->set_dest_loop_size = fsl_chan_set_dest_loop_size;
866 }
867
868 spin_lock_init(&new_fsl_chan->desc_lock);
869 INIT_LIST_HEAD(&new_fsl_chan->ld_queue);
870
871 new_fsl_chan->common.device = &fdev->common;
872
873 /* Add the channel to DMA device channel list */
874 list_add_tail(&new_fsl_chan->common.device_node,
875 &fdev->common.channels);
876 fdev->common.chancnt++;
877
Timur Tabi77cd62e2008-09-26 17:00:11 -0700878 new_fsl_chan->irq = irq_of_parse_and_map(node, 0);
Zhang Wei173acc72008-03-01 07:42:48 -0700879 if (new_fsl_chan->irq != NO_IRQ) {
880 err = request_irq(new_fsl_chan->irq,
881 &fsl_dma_chan_do_interrupt, IRQF_SHARED,
882 "fsldma-channel", new_fsl_chan);
883 if (err) {
Timur Tabi77cd62e2008-09-26 17:00:11 -0700884 dev_err(fdev->dev, "DMA channel %s request_irq error "
885 "with return %d\n", node->full_name, err);
Li Yang51ee87f2008-05-29 23:25:45 -0700886 goto err_no_irq;
Zhang Wei173acc72008-03-01 07:42:48 -0700887 }
888 }
889
Timur Tabi77cd62e2008-09-26 17:00:11 -0700890 dev_info(fdev->dev, "#%d (%s), irq %d\n", new_fsl_chan->id,
Peter Korsgaard169d5f62009-01-14 22:33:31 -0700891 compatible,
892 new_fsl_chan->irq != NO_IRQ ? new_fsl_chan->irq : fdev->irq);
Zhang Wei173acc72008-03-01 07:42:48 -0700893
894 return 0;
Li Yang51ee87f2008-05-29 23:25:45 -0700895
Li Yang51ee87f2008-05-29 23:25:45 -0700896err_no_irq:
Zhang Wei173acc72008-03-01 07:42:48 -0700897 list_del(&new_fsl_chan->common.device_node);
Li Yang51ee87f2008-05-29 23:25:45 -0700898err_no_chan:
899 iounmap(new_fsl_chan->reg_base);
900err_no_reg:
Zhang Wei173acc72008-03-01 07:42:48 -0700901 kfree(new_fsl_chan);
902 return err;
903}
904
Timur Tabi77cd62e2008-09-26 17:00:11 -0700905static void fsl_dma_chan_remove(struct fsl_dma_chan *fchan)
Zhang Wei173acc72008-03-01 07:42:48 -0700906{
Peter Korsgaard6782dfe2009-01-14 22:32:58 -0700907 if (fchan->irq != NO_IRQ)
908 free_irq(fchan->irq, fchan);
Timur Tabi77cd62e2008-09-26 17:00:11 -0700909 list_del(&fchan->common.device_node);
910 iounmap(fchan->reg_base);
911 kfree(fchan);
Zhang Wei173acc72008-03-01 07:42:48 -0700912}
913
914static int __devinit of_fsl_dma_probe(struct of_device *dev,
915 const struct of_device_id *match)
916{
917 int err;
Zhang Wei173acc72008-03-01 07:42:48 -0700918 struct fsl_dma_device *fdev;
Timur Tabi77cd62e2008-09-26 17:00:11 -0700919 struct device_node *child;
Zhang Wei173acc72008-03-01 07:42:48 -0700920
921 fdev = kzalloc(sizeof(struct fsl_dma_device), GFP_KERNEL);
922 if (!fdev) {
923 dev_err(&dev->dev, "No enough memory for 'priv'\n");
Li Yang51ee87f2008-05-29 23:25:45 -0700924 return -ENOMEM;
Zhang Wei173acc72008-03-01 07:42:48 -0700925 }
926 fdev->dev = &dev->dev;
927 INIT_LIST_HEAD(&fdev->common.channels);
928
929 /* get DMA controller register base */
930 err = of_address_to_resource(dev->node, 0, &fdev->reg);
931 if (err) {
932 dev_err(&dev->dev, "Can't get %s property 'reg'\n",
933 dev->node->full_name);
Li Yang51ee87f2008-05-29 23:25:45 -0700934 goto err_no_reg;
Zhang Wei173acc72008-03-01 07:42:48 -0700935 }
936
937 dev_info(&dev->dev, "Probe the Freescale DMA driver for %s "
Zhang Wei56822842008-03-13 10:45:27 -0700938 "controller at %p...\n",
939 match->compatible, (void *)fdev->reg.start);
Zhang Wei173acc72008-03-01 07:42:48 -0700940 fdev->reg_base = ioremap(fdev->reg.start, fdev->reg.end
941 - fdev->reg.start + 1);
942
943 dma_cap_set(DMA_MEMCPY, fdev->common.cap_mask);
944 dma_cap_set(DMA_INTERRUPT, fdev->common.cap_mask);
945 fdev->common.device_alloc_chan_resources = fsl_dma_alloc_chan_resources;
946 fdev->common.device_free_chan_resources = fsl_dma_free_chan_resources;
Zhang Wei2187c262008-03-13 17:45:28 -0700947 fdev->common.device_prep_dma_interrupt = fsl_dma_prep_interrupt;
Zhang Wei173acc72008-03-01 07:42:48 -0700948 fdev->common.device_prep_dma_memcpy = fsl_dma_prep_memcpy;
949 fdev->common.device_is_tx_complete = fsl_dma_is_complete;
950 fdev->common.device_issue_pending = fsl_dma_memcpy_issue_pending;
Zhang Wei173acc72008-03-01 07:42:48 -0700951 fdev->common.dev = &dev->dev;
952
Timur Tabi77cd62e2008-09-26 17:00:11 -0700953 fdev->irq = irq_of_parse_and_map(dev->node, 0);
954 if (fdev->irq != NO_IRQ) {
955 err = request_irq(fdev->irq, &fsl_dma_do_interrupt, IRQF_SHARED,
Zhang Wei173acc72008-03-01 07:42:48 -0700956 "fsldma-device", fdev);
957 if (err) {
958 dev_err(&dev->dev, "DMA device request_irq error "
959 "with return %d\n", err);
960 goto err;
961 }
962 }
963
964 dev_set_drvdata(&(dev->dev), fdev);
Timur Tabi77cd62e2008-09-26 17:00:11 -0700965
966 /* We cannot use of_platform_bus_probe() because there is no
967 * of_platform_bus_remove. Instead, we manually instantiate every DMA
968 * channel object.
969 */
970 for_each_child_of_node(dev->node, child) {
971 if (of_device_is_compatible(child, "fsl,eloplus-dma-channel"))
972 fsl_dma_chan_probe(fdev, child,
973 FSL_DMA_IP_85XX | FSL_DMA_BIG_ENDIAN,
974 "fsl,eloplus-dma-channel");
975 if (of_device_is_compatible(child, "fsl,elo-dma-channel"))
976 fsl_dma_chan_probe(fdev, child,
977 FSL_DMA_IP_83XX | FSL_DMA_LITTLE_ENDIAN,
978 "fsl,elo-dma-channel");
979 }
Zhang Wei173acc72008-03-01 07:42:48 -0700980
981 dma_async_device_register(&fdev->common);
982 return 0;
983
984err:
985 iounmap(fdev->reg_base);
Li Yang51ee87f2008-05-29 23:25:45 -0700986err_no_reg:
Zhang Wei173acc72008-03-01 07:42:48 -0700987 kfree(fdev);
988 return err;
989}
990
Timur Tabi77cd62e2008-09-26 17:00:11 -0700991static int of_fsl_dma_remove(struct of_device *of_dev)
992{
993 struct fsl_dma_device *fdev;
994 unsigned int i;
995
996 fdev = dev_get_drvdata(&of_dev->dev);
997
998 dma_async_device_unregister(&fdev->common);
999
1000 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++)
1001 if (fdev->chan[i])
1002 fsl_dma_chan_remove(fdev->chan[i]);
1003
1004 if (fdev->irq != NO_IRQ)
1005 free_irq(fdev->irq, fdev);
1006
1007 iounmap(fdev->reg_base);
1008
1009 kfree(fdev);
1010 dev_set_drvdata(&of_dev->dev, NULL);
1011
1012 return 0;
1013}
1014
Zhang Wei173acc72008-03-01 07:42:48 -07001015static struct of_device_id of_fsl_dma_ids[] = {
Kumar Gala049c9d42008-03-31 11:13:21 -05001016 { .compatible = "fsl,eloplus-dma", },
1017 { .compatible = "fsl,elo-dma", },
Zhang Wei173acc72008-03-01 07:42:48 -07001018 {}
1019};
1020
1021static struct of_platform_driver of_fsl_dma_driver = {
Timur Tabi77cd62e2008-09-26 17:00:11 -07001022 .name = "fsl-elo-dma",
Zhang Wei173acc72008-03-01 07:42:48 -07001023 .match_table = of_fsl_dma_ids,
1024 .probe = of_fsl_dma_probe,
Timur Tabi77cd62e2008-09-26 17:00:11 -07001025 .remove = of_fsl_dma_remove,
Zhang Wei173acc72008-03-01 07:42:48 -07001026};
1027
1028static __init int of_fsl_dma_init(void)
1029{
Timur Tabi77cd62e2008-09-26 17:00:11 -07001030 int ret;
1031
1032 pr_info("Freescale Elo / Elo Plus DMA driver\n");
1033
1034 ret = of_register_platform_driver(&of_fsl_dma_driver);
1035 if (ret)
1036 pr_err("fsldma: failed to register platform driver\n");
1037
1038 return ret;
Zhang Wei173acc72008-03-01 07:42:48 -07001039}
1040
Timur Tabi77cd62e2008-09-26 17:00:11 -07001041static void __exit of_fsl_dma_exit(void)
1042{
1043 of_unregister_platform_driver(&of_fsl_dma_driver);
1044}
1045
Zhang Wei173acc72008-03-01 07:42:48 -07001046subsys_initcall(of_fsl_dma_init);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001047module_exit(of_fsl_dma_exit);
1048
1049MODULE_DESCRIPTION("Freescale Elo / Elo Plus DMA driver");
1050MODULE_LICENSE("GPL");