blob: abdc1ae384674def8810a122ecc1ae3c11a47ae2 [file] [log] [blame]
Dave Airlief26c4732006-01-02 17:18:39 +11001/* radeon_cp.c -- CP support for Radeon -*- linux-c -*- */
2/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
4 * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
Alex Deucher45e51902008-05-28 13:28:59 +10005 * Copyright 2007 Advanced Micro Devices, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the "Software"),
10 * to deal in the Software without restriction, including without limitation
11 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12 * and/or sell copies of the Software, and to permit persons to whom the
13 * Software is furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the next
16 * paragraph) shall be included in all copies or substantial portions of the
17 * Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
23 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
24 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
25 * DEALINGS IN THE SOFTWARE.
26 *
27 * Authors:
28 * Kevin E. Martin <martin@valinux.com>
29 * Gareth Hughes <gareth@valinux.com>
30 */
31
32#include "drmP.h"
33#include "drm.h"
34#include "radeon_drm.h"
35#include "radeon_drv.h"
Dave Airlie414ed532005-08-16 20:43:16 +100036#include "r300_reg.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Alex Deucher9f184092008-05-28 11:21:25 +100038#include "radeon_microcode.h"
39
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#define RADEON_FIFO_DEBUG 0
41
Dave Airlie84b1fd12007-07-11 15:53:27 +100042static int radeon_do_cleanup_cp(struct drm_device * dev);
Jerome Glisse54f961a2008-08-13 09:46:31 +100043static void radeon_do_cp_start(drm_radeon_private_t * dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -070044
Alex Deucher45e51902008-05-28 13:28:59 +100045static u32 R500_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
Dave Airlie3d5e2c12008-02-07 15:01:05 +100046{
47 u32 ret;
48 RADEON_WRITE(R520_MC_IND_INDEX, 0x7f0000 | (addr & 0xff));
49 ret = RADEON_READ(R520_MC_IND_DATA);
50 RADEON_WRITE(R520_MC_IND_INDEX, 0);
51 return ret;
52}
53
Alex Deucher45e51902008-05-28 13:28:59 +100054static u32 RS480_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
55{
56 u32 ret;
57 RADEON_WRITE(RS480_NB_MC_INDEX, addr & 0xff);
58 ret = RADEON_READ(RS480_NB_MC_DATA);
59 RADEON_WRITE(RS480_NB_MC_INDEX, 0xff);
60 return ret;
61}
62
Maciej Cencora60f92682008-02-19 21:32:45 +100063static u32 RS690_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
64{
Alex Deucher45e51902008-05-28 13:28:59 +100065 u32 ret;
Maciej Cencora60f92682008-02-19 21:32:45 +100066 RADEON_WRITE(RS690_MC_INDEX, (addr & RS690_MC_INDEX_MASK));
Alex Deucher45e51902008-05-28 13:28:59 +100067 ret = RADEON_READ(RS690_MC_DATA);
68 RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_MASK);
69 return ret;
70}
71
72static u32 IGP_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
73{
Alex Deucherf0738e92008-10-16 17:12:02 +100074 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
75 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
Alex Deucher45e51902008-05-28 13:28:59 +100076 return RS690_READ_MCIND(dev_priv, addr);
77 else
78 return RS480_READ_MCIND(dev_priv, addr);
Maciej Cencora60f92682008-02-19 21:32:45 +100079}
80
Dave Airlie3d5e2c12008-02-07 15:01:05 +100081u32 radeon_read_fb_location(drm_radeon_private_t *dev_priv)
82{
83
84 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +100085 return R500_READ_MCIND(dev_priv, RV515_MC_FB_LOCATION);
Alex Deucherf0738e92008-10-16 17:12:02 +100086 else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
87 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
Maciej Cencora60f92682008-02-19 21:32:45 +100088 return RS690_READ_MCIND(dev_priv, RS690_MC_FB_LOCATION);
Dave Airlie3d5e2c12008-02-07 15:01:05 +100089 else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +100090 return R500_READ_MCIND(dev_priv, R520_MC_FB_LOCATION);
Dave Airlie3d5e2c12008-02-07 15:01:05 +100091 else
92 return RADEON_READ(RADEON_MC_FB_LOCATION);
93}
94
95static void radeon_write_fb_location(drm_radeon_private_t *dev_priv, u32 fb_loc)
96{
97 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +100098 R500_WRITE_MCIND(RV515_MC_FB_LOCATION, fb_loc);
Alex Deucherf0738e92008-10-16 17:12:02 +100099 else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
100 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
Maciej Cencora60f92682008-02-19 21:32:45 +1000101 RS690_WRITE_MCIND(RS690_MC_FB_LOCATION, fb_loc);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000102 else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +1000103 R500_WRITE_MCIND(R520_MC_FB_LOCATION, fb_loc);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000104 else
105 RADEON_WRITE(RADEON_MC_FB_LOCATION, fb_loc);
106}
107
108static void radeon_write_agp_location(drm_radeon_private_t *dev_priv, u32 agp_loc)
109{
110 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +1000111 R500_WRITE_MCIND(RV515_MC_AGP_LOCATION, agp_loc);
Alex Deucherf0738e92008-10-16 17:12:02 +1000112 else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
113 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
Maciej Cencora60f92682008-02-19 21:32:45 +1000114 RS690_WRITE_MCIND(RS690_MC_AGP_LOCATION, agp_loc);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000115 else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +1000116 R500_WRITE_MCIND(R520_MC_AGP_LOCATION, agp_loc);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000117 else
118 RADEON_WRITE(RADEON_MC_AGP_LOCATION, agp_loc);
119}
120
Dave Airlie70b13d52008-06-19 11:40:44 +1000121static void radeon_write_agp_base(drm_radeon_private_t *dev_priv, u64 agp_base)
122{
123 u32 agp_base_hi = upper_32_bits(agp_base);
124 u32 agp_base_lo = agp_base & 0xffffffff;
125
126 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) {
127 R500_WRITE_MCIND(RV515_MC_AGP_BASE, agp_base_lo);
128 R500_WRITE_MCIND(RV515_MC_AGP_BASE_2, agp_base_hi);
Alex Deucherf0738e92008-10-16 17:12:02 +1000129 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
130 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
Dave Airlie70b13d52008-06-19 11:40:44 +1000131 RS690_WRITE_MCIND(RS690_MC_AGP_BASE, agp_base_lo);
132 RS690_WRITE_MCIND(RS690_MC_AGP_BASE_2, agp_base_hi);
133 } else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515) {
134 R500_WRITE_MCIND(R520_MC_AGP_BASE, agp_base_lo);
135 R500_WRITE_MCIND(R520_MC_AGP_BASE_2, agp_base_hi);
Alex Deucherb2ceddf2008-10-17 09:19:33 +1000136 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
137 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
Alex Deucher5cfb6952008-06-19 12:38:29 +1000138 RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
Alex Deucherb2ceddf2008-10-17 09:19:33 +1000139 RADEON_WRITE(RS480_AGP_BASE_2, agp_base_hi);
Dave Airlie70b13d52008-06-19 11:40:44 +1000140 } else {
141 RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
142 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R200)
143 RADEON_WRITE(RADEON_AGP_BASE_2, agp_base_hi);
144 }
145}
146
Dave Airlie84b1fd12007-07-11 15:53:27 +1000147static int RADEON_READ_PLL(struct drm_device * dev, int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148{
149 drm_radeon_private_t *dev_priv = dev->dev_private;
150
151 RADEON_WRITE8(RADEON_CLOCK_CNTL_INDEX, addr & 0x1f);
152 return RADEON_READ(RADEON_CLOCK_CNTL_DATA);
153}
154
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000155static u32 RADEON_READ_PCIE(drm_radeon_private_t *dev_priv, int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156{
Dave Airlieea98a922005-09-11 20:28:11 +1000157 RADEON_WRITE8(RADEON_PCIE_INDEX, addr & 0xff);
158 return RADEON_READ(RADEON_PCIE_DATA);
159}
160
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000162static void radeon_status(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163{
Harvey Harrisonbf9d8922008-04-30 00:55:10 -0700164 printk("%s:\n", __func__);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000165 printk("RBBM_STATUS = 0x%08x\n",
166 (unsigned int)RADEON_READ(RADEON_RBBM_STATUS));
167 printk("CP_RB_RTPR = 0x%08x\n",
168 (unsigned int)RADEON_READ(RADEON_CP_RB_RPTR));
169 printk("CP_RB_WTPR = 0x%08x\n",
170 (unsigned int)RADEON_READ(RADEON_CP_RB_WPTR));
171 printk("AIC_CNTL = 0x%08x\n",
172 (unsigned int)RADEON_READ(RADEON_AIC_CNTL));
173 printk("AIC_STAT = 0x%08x\n",
174 (unsigned int)RADEON_READ(RADEON_AIC_STAT));
175 printk("AIC_PT_BASE = 0x%08x\n",
176 (unsigned int)RADEON_READ(RADEON_AIC_PT_BASE));
177 printk("TLB_ADDR = 0x%08x\n",
178 (unsigned int)RADEON_READ(RADEON_AIC_TLB_ADDR));
179 printk("TLB_DATA = 0x%08x\n",
180 (unsigned int)RADEON_READ(RADEON_AIC_TLB_DATA));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181}
182#endif
183
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184/* ================================================================
185 * Engine, FIFO control
186 */
187
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000188static int radeon_do_pixcache_flush(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189{
190 u32 tmp;
191 int i;
192
193 dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
194
Alex Deucher259434a2008-05-28 11:51:12 +1000195 if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) {
196 tmp = RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT);
197 tmp |= RADEON_RB3D_DC_FLUSH_ALL;
198 RADEON_WRITE(RADEON_RB3D_DSTCACHE_CTLSTAT, tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199
Alex Deucher259434a2008-05-28 11:51:12 +1000200 for (i = 0; i < dev_priv->usec_timeout; i++) {
201 if (!(RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT)
202 & RADEON_RB3D_DC_BUSY)) {
203 return 0;
204 }
205 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206 }
Alex Deucher259434a2008-05-28 11:51:12 +1000207 } else {
Jerome Glisse54f961a2008-08-13 09:46:31 +1000208 /* don't flush or purge cache here or lockup */
209 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210 }
211
212#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000213 DRM_ERROR("failed!\n");
214 radeon_status(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215#endif
Eric Anholt20caafa2007-08-25 19:22:43 +1000216 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217}
218
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000219static int radeon_do_wait_for_fifo(drm_radeon_private_t * dev_priv, int entries)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220{
221 int i;
222
223 dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
224
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000225 for (i = 0; i < dev_priv->usec_timeout; i++) {
226 int slots = (RADEON_READ(RADEON_RBBM_STATUS)
227 & RADEON_RBBM_FIFOCNT_MASK);
228 if (slots >= entries)
229 return 0;
230 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231 }
Dave Airlie6c7be292008-09-01 08:51:52 +1000232 DRM_DEBUG("wait for fifo failed status : 0x%08X 0x%08X\n",
Jerome Glisse54f961a2008-08-13 09:46:31 +1000233 RADEON_READ(RADEON_RBBM_STATUS),
234 RADEON_READ(R300_VAP_CNTL_STATUS));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235
236#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000237 DRM_ERROR("failed!\n");
238 radeon_status(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239#endif
Eric Anholt20caafa2007-08-25 19:22:43 +1000240 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241}
242
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000243static int radeon_do_wait_for_idle(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244{
245 int i, ret;
246
247 dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
248
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000249 ret = radeon_do_wait_for_fifo(dev_priv, 64);
250 if (ret)
251 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000253 for (i = 0; i < dev_priv->usec_timeout; i++) {
254 if (!(RADEON_READ(RADEON_RBBM_STATUS)
255 & RADEON_RBBM_ACTIVE)) {
256 radeon_do_pixcache_flush(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 return 0;
258 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000259 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260 }
Dave Airlie6c7be292008-09-01 08:51:52 +1000261 DRM_DEBUG("wait idle failed status : 0x%08X 0x%08X\n",
Jerome Glisse54f961a2008-08-13 09:46:31 +1000262 RADEON_READ(RADEON_RBBM_STATUS),
263 RADEON_READ(R300_VAP_CNTL_STATUS));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264
265#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000266 DRM_ERROR("failed!\n");
267 radeon_status(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268#endif
Eric Anholt20caafa2007-08-25 19:22:43 +1000269 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270}
271
Alex Deucher5b92c402008-05-28 11:57:40 +1000272static void radeon_init_pipes(drm_radeon_private_t *dev_priv)
273{
274 uint32_t gb_tile_config, gb_pipe_sel = 0;
275
276 /* RS4xx/RS6xx/R4xx/R5xx */
277 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R420) {
278 gb_pipe_sel = RADEON_READ(R400_GB_PIPE_SELECT);
279 dev_priv->num_gb_pipes = ((gb_pipe_sel >> 12) & 0x3) + 1;
280 } else {
281 /* R3xx */
282 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
283 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350)) {
284 dev_priv->num_gb_pipes = 2;
285 } else {
286 /* R3Vxx */
287 dev_priv->num_gb_pipes = 1;
288 }
289 }
290 DRM_INFO("Num pipes: %d\n", dev_priv->num_gb_pipes);
291
292 gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16 /*| R300_SUBPIXEL_1_16*/);
293
294 switch (dev_priv->num_gb_pipes) {
295 case 2: gb_tile_config |= R300_PIPE_COUNT_R300; break;
296 case 3: gb_tile_config |= R300_PIPE_COUNT_R420_3P; break;
297 case 4: gb_tile_config |= R300_PIPE_COUNT_R420; break;
298 default:
299 case 1: gb_tile_config |= R300_PIPE_COUNT_RV350; break;
300 }
301
302 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV515) {
303 RADEON_WRITE_PLL(R500_DYN_SCLK_PWMEM_PIPE, (1 | ((gb_pipe_sel >> 8) & 0xf) << 4));
304 RADEON_WRITE(R500_SU_REG_DEST, ((1 << dev_priv->num_gb_pipes) - 1));
305 }
306 RADEON_WRITE(R300_GB_TILE_CONFIG, gb_tile_config);
307 radeon_do_wait_for_idle(dev_priv);
308 RADEON_WRITE(R300_DST_PIPE_CONFIG, RADEON_READ(R300_DST_PIPE_CONFIG) | R300_PIPE_AUTO_CONFIG);
309 RADEON_WRITE(R300_RB2D_DSTCACHE_MODE, (RADEON_READ(R300_RB2D_DSTCACHE_MODE) |
310 R300_DC_AUTOFLUSH_ENABLE |
311 R300_DC_DC_DISABLE_IGNORE_PE));
312
313
314}
315
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316/* ================================================================
317 * CP control, initialization
318 */
319
320/* Load the microcode for the CP */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000321static void radeon_cp_load_microcode(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322{
323 int i;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000324 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000326 radeon_do_wait_for_idle(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000328 RADEON_WRITE(RADEON_CP_ME_RAM_ADDR, 0);
Alex Deucher9f184092008-05-28 11:21:25 +1000329 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R100) ||
330 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV100) ||
331 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV200) ||
332 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS100) ||
333 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS200)) {
334 DRM_INFO("Loading R100 Microcode\n");
335 for (i = 0; i < 256; i++) {
336 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
337 R100_cp_microcode[i][1]);
338 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
339 R100_cp_microcode[i][0]);
340 }
341 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R200) ||
342 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV250) ||
343 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV280) ||
344 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS300)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 DRM_INFO("Loading R200 Microcode\n");
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000346 for (i = 0; i < 256; i++) {
347 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
348 R200_cp_microcode[i][1]);
349 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
350 R200_cp_microcode[i][0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 }
Alex Deucher9f184092008-05-28 11:21:25 +1000352 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
353 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350) ||
354 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV350) ||
355 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV380) ||
Alex Deucherb2ceddf2008-10-17 09:19:33 +1000356 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
Alex Deucher45e51902008-05-28 13:28:59 +1000357 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 DRM_INFO("Loading R300 Microcode\n");
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000359 for (i = 0; i < 256; i++) {
360 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
361 R300_cp_microcode[i][1]);
362 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
363 R300_cp_microcode[i][0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 }
Alex Deucher9f184092008-05-28 11:21:25 +1000365 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
Alex Deucheredc6f382008-10-17 09:21:45 +1000366 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R423) ||
Alex Deucher9f184092008-05-28 11:21:25 +1000367 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV410)) {
368 DRM_INFO("Loading R400 Microcode\n");
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000369 for (i = 0; i < 256; i++) {
370 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
Alex Deucher9f184092008-05-28 11:21:25 +1000371 R420_cp_microcode[i][1]);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000372 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
Alex Deucher9f184092008-05-28 11:21:25 +1000373 R420_cp_microcode[i][0]);
374 }
Alex Deucherf0738e92008-10-16 17:12:02 +1000375 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
376 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
377 DRM_INFO("Loading RS690/RS740 Microcode\n");
Alex Deucher9f184092008-05-28 11:21:25 +1000378 for (i = 0; i < 256; i++) {
379 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
380 RS690_cp_microcode[i][1]);
381 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
382 RS690_cp_microcode[i][0]);
383 }
384 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) ||
385 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R520) ||
386 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV530) ||
387 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R580) ||
388 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV560) ||
389 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV570)) {
390 DRM_INFO("Loading R500 Microcode\n");
391 for (i = 0; i < 256; i++) {
392 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
393 R520_cp_microcode[i][1]);
394 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
395 R520_cp_microcode[i][0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396 }
397 }
398}
399
400/* Flush any pending commands to the CP. This should only be used just
401 * prior to a wait for idle, as it informs the engine that the command
402 * stream is ending.
403 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000404static void radeon_do_cp_flush(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405{
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000406 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407#if 0
408 u32 tmp;
409
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000410 tmp = RADEON_READ(RADEON_CP_RB_WPTR) | (1 << 31);
411 RADEON_WRITE(RADEON_CP_RB_WPTR, tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412#endif
413}
414
415/* Wait for the CP to go idle.
416 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000417int radeon_do_cp_idle(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418{
419 RING_LOCALS;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000420 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000422 BEGIN_RING(6);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423
424 RADEON_PURGE_CACHE();
425 RADEON_PURGE_ZCACHE();
426 RADEON_WAIT_UNTIL_IDLE();
427
428 ADVANCE_RING();
429 COMMIT_RING();
430
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000431 return radeon_do_wait_for_idle(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432}
433
434/* Start the Command Processor.
435 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000436static void radeon_do_cp_start(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437{
438 RING_LOCALS;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000439 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000441 radeon_do_wait_for_idle(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000443 RADEON_WRITE(RADEON_CP_CSQ_CNTL, dev_priv->cp_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444
445 dev_priv->cp_running = 1;
446
Jerome Glisse54f961a2008-08-13 09:46:31 +1000447 BEGIN_RING(8);
448 /* isync can only be written through cp on r5xx write it here */
449 OUT_RING(CP_PACKET0(RADEON_ISYNC_CNTL, 0));
450 OUT_RING(RADEON_ISYNC_ANY2D_IDLE3D |
451 RADEON_ISYNC_ANY3D_IDLE2D |
452 RADEON_ISYNC_WAIT_IDLEGUI |
453 RADEON_ISYNC_CPSCRATCH_IDLEGUI);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454 RADEON_PURGE_CACHE();
455 RADEON_PURGE_ZCACHE();
456 RADEON_WAIT_UNTIL_IDLE();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 ADVANCE_RING();
458 COMMIT_RING();
Jerome Glisse54f961a2008-08-13 09:46:31 +1000459
460 dev_priv->track_flush |= RADEON_FLUSH_EMITED | RADEON_PURGE_EMITED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461}
462
463/* Reset the Command Processor. This will not flush any pending
464 * commands, so you must wait for the CP command stream to complete
465 * before calling this routine.
466 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000467static void radeon_do_cp_reset(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468{
469 u32 cur_read_ptr;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000470 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000472 cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
473 RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
474 SET_RING_HEAD(dev_priv, cur_read_ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475 dev_priv->ring.tail = cur_read_ptr;
476}
477
478/* Stop the Command Processor. This will not flush any pending
479 * commands, so you must flush the command stream and wait for the CP
480 * to go idle before calling this routine.
481 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000482static void radeon_do_cp_stop(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483{
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000484 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000486 RADEON_WRITE(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIDIS_INDDIS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487
488 dev_priv->cp_running = 0;
489}
490
491/* Reset the engine. This will stop the CP if it is running.
492 */
Dave Airlie84b1fd12007-07-11 15:53:27 +1000493static int radeon_do_engine_reset(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494{
495 drm_radeon_private_t *dev_priv = dev->dev_private;
Alex Deucherd396db32008-05-28 11:54:06 +1000496 u32 clock_cntl_index = 0, mclk_cntl = 0, rbbm_soft_reset;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000497 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000499 radeon_do_pixcache_flush(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500
Alex Deucherd396db32008-05-28 11:54:06 +1000501 if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
502 /* may need something similar for newer chips */
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000503 clock_cntl_index = RADEON_READ(RADEON_CLOCK_CNTL_INDEX);
504 mclk_cntl = RADEON_READ_PLL(dev, RADEON_MCLK_CNTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000506 RADEON_WRITE_PLL(RADEON_MCLK_CNTL, (mclk_cntl |
507 RADEON_FORCEON_MCLKA |
508 RADEON_FORCEON_MCLKB |
509 RADEON_FORCEON_YCLKA |
510 RADEON_FORCEON_YCLKB |
511 RADEON_FORCEON_MC |
512 RADEON_FORCEON_AIC));
Alex Deucherd396db32008-05-28 11:54:06 +1000513 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514
Alex Deucherd396db32008-05-28 11:54:06 +1000515 rbbm_soft_reset = RADEON_READ(RADEON_RBBM_SOFT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516
Alex Deucherd396db32008-05-28 11:54:06 +1000517 RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset |
518 RADEON_SOFT_RESET_CP |
519 RADEON_SOFT_RESET_HI |
520 RADEON_SOFT_RESET_SE |
521 RADEON_SOFT_RESET_RE |
522 RADEON_SOFT_RESET_PP |
523 RADEON_SOFT_RESET_E2 |
524 RADEON_SOFT_RESET_RB));
525 RADEON_READ(RADEON_RBBM_SOFT_RESET);
526 RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset &
527 ~(RADEON_SOFT_RESET_CP |
528 RADEON_SOFT_RESET_HI |
529 RADEON_SOFT_RESET_SE |
530 RADEON_SOFT_RESET_RE |
531 RADEON_SOFT_RESET_PP |
532 RADEON_SOFT_RESET_E2 |
533 RADEON_SOFT_RESET_RB)));
534 RADEON_READ(RADEON_RBBM_SOFT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535
Alex Deucherd396db32008-05-28 11:54:06 +1000536 if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000537 RADEON_WRITE_PLL(RADEON_MCLK_CNTL, mclk_cntl);
538 RADEON_WRITE(RADEON_CLOCK_CNTL_INDEX, clock_cntl_index);
539 RADEON_WRITE(RADEON_RBBM_SOFT_RESET, rbbm_soft_reset);
540 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541
Alex Deucher5b92c402008-05-28 11:57:40 +1000542 /* setup the raster pipes */
543 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R300)
544 radeon_init_pipes(dev_priv);
545
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546 /* Reset the CP ring */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000547 radeon_do_cp_reset(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548
549 /* The CP is no longer running after an engine reset */
550 dev_priv->cp_running = 0;
551
552 /* Reset any pending vertex, indirect buffers */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000553 radeon_freelist_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554
555 return 0;
556}
557
Dave Airlie84b1fd12007-07-11 15:53:27 +1000558static void radeon_cp_init_ring_buffer(struct drm_device * dev,
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000559 drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560{
561 u32 ring_start, cur_read_ptr;
562 u32 tmp;
Dave Airliebc5f4522007-11-05 12:50:58 +1000563
Dave Airlied5ea7022006-03-19 19:37:55 +1100564 /* Initialize the memory controller. With new memory map, the fb location
565 * is not changed, it should have been properly initialized already. Part
566 * of the problem is that the code below is bogus, assuming the GART is
567 * always appended to the fb which is not necessarily the case
568 */
569 if (!dev_priv->new_memmap)
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000570 radeon_write_fb_location(dev_priv,
Dave Airlied5ea7022006-03-19 19:37:55 +1100571 ((dev_priv->gart_vm_start - 1) & 0xffff0000)
572 | (dev_priv->fb_location >> 16));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573
574#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +1000575 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlie70b13d52008-06-19 11:40:44 +1000576 radeon_write_agp_base(dev_priv, dev->agp->base);
577
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000578 radeon_write_agp_location(dev_priv,
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000579 (((dev_priv->gart_vm_start - 1 +
580 dev_priv->gart_size) & 0xffff0000) |
581 (dev_priv->gart_vm_start >> 16)));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582
583 ring_start = (dev_priv->cp_ring->offset
584 - dev->agp->base
585 + dev_priv->gart_vm_start);
Ivan Kokshayskyb0917bd2005-10-26 11:05:25 +0100586 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587#endif
588 ring_start = (dev_priv->cp_ring->offset
Ivan Kokshayskyb0917bd2005-10-26 11:05:25 +0100589 - (unsigned long)dev->sg->virtual
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590 + dev_priv->gart_vm_start);
591
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000592 RADEON_WRITE(RADEON_CP_RB_BASE, ring_start);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593
594 /* Set the write pointer delay */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000595 RADEON_WRITE(RADEON_CP_RB_WPTR_DELAY, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596
597 /* Initialize the ring buffer's read and write pointers */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000598 cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
599 RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
600 SET_RING_HEAD(dev_priv, cur_read_ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601 dev_priv->ring.tail = cur_read_ptr;
602
603#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +1000604 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000605 RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
606 dev_priv->ring_rptr->offset
607 - dev->agp->base + dev_priv->gart_vm_start);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608 } else
609#endif
610 {
Dave Airlie55910512007-07-11 16:53:40 +1000611 struct drm_sg_mem *entry = dev->sg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612 unsigned long tmp_ofs, page_ofs;
613
Ivan Kokshayskyb0917bd2005-10-26 11:05:25 +0100614 tmp_ofs = dev_priv->ring_rptr->offset -
615 (unsigned long)dev->sg->virtual;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616 page_ofs = tmp_ofs >> PAGE_SHIFT;
617
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000618 RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR, entry->busaddr[page_ofs]);
619 DRM_DEBUG("ring rptr: offset=0x%08lx handle=0x%08lx\n",
620 (unsigned long)entry->busaddr[page_ofs],
621 entry->handle + tmp_ofs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 }
623
Dave Airlied5ea7022006-03-19 19:37:55 +1100624 /* Set ring buffer size */
625#ifdef __BIG_ENDIAN
626 RADEON_WRITE(RADEON_CP_RB_CNTL,
Roland Scheidegger576cc452008-02-07 14:59:24 +1000627 RADEON_BUF_SWAP_32BIT |
628 (dev_priv->ring.fetch_size_l2ow << 18) |
629 (dev_priv->ring.rptr_update_l2qw << 8) |
630 dev_priv->ring.size_l2qw);
Dave Airlied5ea7022006-03-19 19:37:55 +1100631#else
Roland Scheidegger576cc452008-02-07 14:59:24 +1000632 RADEON_WRITE(RADEON_CP_RB_CNTL,
633 (dev_priv->ring.fetch_size_l2ow << 18) |
634 (dev_priv->ring.rptr_update_l2qw << 8) |
635 dev_priv->ring.size_l2qw);
Dave Airlied5ea7022006-03-19 19:37:55 +1100636#endif
637
Dave Airlied5ea7022006-03-19 19:37:55 +1100638
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 /* Initialize the scratch register pointer. This will cause
640 * the scratch register values to be written out to memory
641 * whenever they are updated.
642 *
643 * We simply put this behind the ring read pointer, this works
644 * with PCI GART as well as (whatever kind of) AGP GART
645 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000646 RADEON_WRITE(RADEON_SCRATCH_ADDR, RADEON_READ(RADEON_CP_RB_RPTR_ADDR)
647 + RADEON_SCRATCH_REG_OFFSET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648
649 dev_priv->scratch = ((__volatile__ u32 *)
650 dev_priv->ring_rptr->handle +
651 (RADEON_SCRATCH_REG_OFFSET / sizeof(u32)));
652
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000653 RADEON_WRITE(RADEON_SCRATCH_UMSK, 0x7);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654
Dave Airlied5ea7022006-03-19 19:37:55 +1100655 /* Turn on bus mastering */
Alex Deucher4e270e92008-10-28 07:48:34 +1000656 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
Alex Deucheredc6f382008-10-17 09:21:45 +1000657 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
Alex Deucher4e270e92008-10-28 07:48:34 +1000658 /* rs600/rs690/rs740 */
659 tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
Alex Deucheredc6f382008-10-17 09:21:45 +1000660 RADEON_WRITE(RADEON_BUS_CNTL, tmp);
Alex Deucher4e270e92008-10-28 07:48:34 +1000661 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV350) ||
662 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
663 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
664 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
665 /* r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
Alex Deucheredc6f382008-10-17 09:21:45 +1000666 tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
667 RADEON_WRITE(RADEON_BUS_CNTL, tmp);
668 } /* PCIE cards appears to not need this */
Dave Airlied5ea7022006-03-19 19:37:55 +1100669
670 dev_priv->sarea_priv->last_frame = dev_priv->scratch[0] = 0;
671 RADEON_WRITE(RADEON_LAST_FRAME_REG, dev_priv->sarea_priv->last_frame);
672
673 dev_priv->sarea_priv->last_dispatch = dev_priv->scratch[1] = 0;
674 RADEON_WRITE(RADEON_LAST_DISPATCH_REG,
675 dev_priv->sarea_priv->last_dispatch);
676
677 dev_priv->sarea_priv->last_clear = dev_priv->scratch[2] = 0;
678 RADEON_WRITE(RADEON_LAST_CLEAR_REG, dev_priv->sarea_priv->last_clear);
679
680 radeon_do_wait_for_idle(dev_priv);
681
682 /* Sync everything up */
683 RADEON_WRITE(RADEON_ISYNC_CNTL,
684 (RADEON_ISYNC_ANY2D_IDLE3D |
685 RADEON_ISYNC_ANY3D_IDLE2D |
686 RADEON_ISYNC_WAIT_IDLEGUI |
687 RADEON_ISYNC_CPSCRATCH_IDLEGUI));
688
689}
690
691static void radeon_test_writeback(drm_radeon_private_t * dev_priv)
692{
693 u32 tmp;
694
Dave Airlie6b79d522008-09-02 10:10:16 +1000695 /* Start with assuming that writeback doesn't work */
696 dev_priv->writeback_works = 0;
697
Dave Airlied5ea7022006-03-19 19:37:55 +1100698 /* Writeback doesn't seem to work everywhere, test it here and possibly
699 * enable it if it appears to work
700 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000701 DRM_WRITE32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1), 0);
702 RADEON_WRITE(RADEON_SCRATCH_REG1, 0xdeadbeef);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000704 for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
705 if (DRM_READ32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1)) ==
706 0xdeadbeef)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 break;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000708 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709 }
710
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000711 if (tmp < dev_priv->usec_timeout) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 dev_priv->writeback_works = 1;
Dave Airlied5ea7022006-03-19 19:37:55 +1100713 DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714 } else {
715 dev_priv->writeback_works = 0;
Dave Airlied5ea7022006-03-19 19:37:55 +1100716 DRM_INFO("writeback test failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717 }
Dave Airlie689b9d72005-09-30 17:09:07 +1000718 if (radeon_no_wb == 1) {
719 dev_priv->writeback_works = 0;
Dave Airlied5ea7022006-03-19 19:37:55 +1100720 DRM_INFO("writeback forced off\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721 }
Michel Dänzerae1b1a482006-08-07 20:37:46 +1000722
723 if (!dev_priv->writeback_works) {
724 /* Disable writeback to avoid unnecessary bus master transfer */
725 RADEON_WRITE(RADEON_CP_RB_CNTL, RADEON_READ(RADEON_CP_RB_CNTL) |
726 RADEON_RB_NO_UPDATE);
727 RADEON_WRITE(RADEON_SCRATCH_UMSK, 0);
728 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729}
730
Dave Airlief2b04cd2007-05-08 15:19:23 +1000731/* Enable or disable IGP GART on the chip */
732static void radeon_set_igpgart(drm_radeon_private_t * dev_priv, int on)
733{
Maciej Cencora60f92682008-02-19 21:32:45 +1000734 u32 temp;
735
736 if (on) {
Alex Deucher45e51902008-05-28 13:28:59 +1000737 DRM_DEBUG("programming igp gart %08X %08lX %08X\n",
Maciej Cencora60f92682008-02-19 21:32:45 +1000738 dev_priv->gart_vm_start,
739 (long)dev_priv->gart_info.bus_addr,
740 dev_priv->gart_size);
741
Alex Deucher45e51902008-05-28 13:28:59 +1000742 temp = IGP_READ_MCIND(dev_priv, RS480_MC_MISC_CNTL);
Alex Deucherf0738e92008-10-16 17:12:02 +1000743 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
744 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
Alex Deucher45e51902008-05-28 13:28:59 +1000745 IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, (RS480_GART_INDEX_REG_EN |
746 RS690_BLOCK_GFX_D3_EN));
747 else
748 IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, RS480_GART_INDEX_REG_EN);
Maciej Cencora60f92682008-02-19 21:32:45 +1000749
Alex Deucher45e51902008-05-28 13:28:59 +1000750 IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
751 RS480_VA_SIZE_32MB));
Maciej Cencora60f92682008-02-19 21:32:45 +1000752
Alex Deucher45e51902008-05-28 13:28:59 +1000753 temp = IGP_READ_MCIND(dev_priv, RS480_GART_FEATURE_ID);
754 IGP_WRITE_MCIND(RS480_GART_FEATURE_ID, (RS480_HANG_EN |
755 RS480_TLB_ENABLE |
756 RS480_GTW_LAC_EN |
757 RS480_1LEVEL_GART));
Maciej Cencora60f92682008-02-19 21:32:45 +1000758
Dave Airliefa0d71b2008-05-28 11:27:01 +1000759 temp = dev_priv->gart_info.bus_addr & 0xfffff000;
760 temp |= (upper_32_bits(dev_priv->gart_info.bus_addr) & 0xff) << 4;
Alex Deucher45e51902008-05-28 13:28:59 +1000761 IGP_WRITE_MCIND(RS480_GART_BASE, temp);
Maciej Cencora60f92682008-02-19 21:32:45 +1000762
Alex Deucher45e51902008-05-28 13:28:59 +1000763 temp = IGP_READ_MCIND(dev_priv, RS480_AGP_MODE_CNTL);
764 IGP_WRITE_MCIND(RS480_AGP_MODE_CNTL, ((1 << RS480_REQ_TYPE_SNOOP_SHIFT) |
765 RS480_REQ_TYPE_SNOOP_DIS));
Maciej Cencora60f92682008-02-19 21:32:45 +1000766
Alex Deucher5cfb6952008-06-19 12:38:29 +1000767 radeon_write_agp_base(dev_priv, dev_priv->gart_vm_start);
Dave Airlie3722bfc2008-05-28 11:28:27 +1000768
Maciej Cencora60f92682008-02-19 21:32:45 +1000769 dev_priv->gart_size = 32*1024*1024;
770 temp = (((dev_priv->gart_vm_start - 1 + dev_priv->gart_size) &
771 0xffff0000) | (dev_priv->gart_vm_start >> 16));
772
Alex Deucher45e51902008-05-28 13:28:59 +1000773 radeon_write_agp_location(dev_priv, temp);
Maciej Cencora60f92682008-02-19 21:32:45 +1000774
Alex Deucher45e51902008-05-28 13:28:59 +1000775 temp = IGP_READ_MCIND(dev_priv, RS480_AGP_ADDRESS_SPACE_SIZE);
776 IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
777 RS480_VA_SIZE_32MB));
Maciej Cencora60f92682008-02-19 21:32:45 +1000778
779 do {
Alex Deucher45e51902008-05-28 13:28:59 +1000780 temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
781 if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
Maciej Cencora60f92682008-02-19 21:32:45 +1000782 break;
783 DRM_UDELAY(1);
784 } while (1);
785
Alex Deucher45e51902008-05-28 13:28:59 +1000786 IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL,
787 RS480_GART_CACHE_INVALIDATE);
Alex Deucher27359772008-05-28 12:54:16 +1000788
Maciej Cencora60f92682008-02-19 21:32:45 +1000789 do {
Alex Deucher45e51902008-05-28 13:28:59 +1000790 temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
791 if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
Maciej Cencora60f92682008-02-19 21:32:45 +1000792 break;
793 DRM_UDELAY(1);
794 } while (1);
795
Alex Deucher45e51902008-05-28 13:28:59 +1000796 IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL, 0);
Maciej Cencora60f92682008-02-19 21:32:45 +1000797 } else {
Alex Deucher45e51902008-05-28 13:28:59 +1000798 IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, 0);
Maciej Cencora60f92682008-02-19 21:32:45 +1000799 }
800}
801
Dave Airlieea98a922005-09-11 20:28:11 +1000802static void radeon_set_pciegart(drm_radeon_private_t * dev_priv, int on)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803{
Dave Airlieea98a922005-09-11 20:28:11 +1000804 u32 tmp = RADEON_READ_PCIE(dev_priv, RADEON_PCIE_TX_GART_CNTL);
805 if (on) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806
Dave Airlieea98a922005-09-11 20:28:11 +1000807 DRM_DEBUG("programming pcie %08X %08lX %08X\n",
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000808 dev_priv->gart_vm_start,
809 (long)dev_priv->gart_info.bus_addr,
Dave Airlieea98a922005-09-11 20:28:11 +1000810 dev_priv->gart_size);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000811 RADEON_WRITE_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO,
812 dev_priv->gart_vm_start);
813 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_BASE,
814 dev_priv->gart_info.bus_addr);
815 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_START_LO,
816 dev_priv->gart_vm_start);
817 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_END_LO,
818 dev_priv->gart_vm_start +
819 dev_priv->gart_size - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000821 radeon_write_agp_location(dev_priv, 0xffffffc0); /* ?? */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000823 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
824 RADEON_PCIE_TX_GART_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825 } else {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000826 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
827 tmp & ~RADEON_PCIE_TX_GART_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828 }
829}
830
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831/* Enable or disable PCI GART on the chip */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000832static void radeon_set_pcigart(drm_radeon_private_t * dev_priv, int on)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833{
Dave Airlied985c102006-01-02 21:32:48 +1100834 u32 tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835
Alex Deucher45e51902008-05-28 13:28:59 +1000836 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
Alex Deucherf0738e92008-10-16 17:12:02 +1000837 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740) ||
Alex Deucher45e51902008-05-28 13:28:59 +1000838 (dev_priv->flags & RADEON_IS_IGPGART)) {
Dave Airlief2b04cd2007-05-08 15:19:23 +1000839 radeon_set_igpgart(dev_priv, on);
840 return;
841 }
842
Dave Airlie54a56ac2006-09-22 04:25:09 +1000843 if (dev_priv->flags & RADEON_IS_PCIE) {
Dave Airlieea98a922005-09-11 20:28:11 +1000844 radeon_set_pciegart(dev_priv, on);
845 return;
846 }
847
Dave Airliebc5f4522007-11-05 12:50:58 +1000848 tmp = RADEON_READ(RADEON_AIC_CNTL);
Dave Airlied985c102006-01-02 21:32:48 +1100849
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000850 if (on) {
851 RADEON_WRITE(RADEON_AIC_CNTL,
852 tmp | RADEON_PCIGART_TRANSLATE_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853
854 /* set PCI GART page-table base address
855 */
Dave Airlieea98a922005-09-11 20:28:11 +1000856 RADEON_WRITE(RADEON_AIC_PT_BASE, dev_priv->gart_info.bus_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857
858 /* set address range for PCI address translate
859 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000860 RADEON_WRITE(RADEON_AIC_LO_ADDR, dev_priv->gart_vm_start);
861 RADEON_WRITE(RADEON_AIC_HI_ADDR, dev_priv->gart_vm_start
862 + dev_priv->gart_size - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863
864 /* Turn off AGP aperture -- is this required for PCI GART?
865 */
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000866 radeon_write_agp_location(dev_priv, 0xffffffc0);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000867 RADEON_WRITE(RADEON_AGP_COMMAND, 0); /* clear AGP_COMMAND */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868 } else {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000869 RADEON_WRITE(RADEON_AIC_CNTL,
870 tmp & ~RADEON_PCIGART_TRANSLATE_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871 }
872}
873
Dave Airlie84b1fd12007-07-11 15:53:27 +1000874static int radeon_do_init_cp(struct drm_device * dev, drm_radeon_init_t * init)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875{
Dave Airlied985c102006-01-02 21:32:48 +1100876 drm_radeon_private_t *dev_priv = dev->dev_private;
877
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000878 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879
Dave Airlief3dd5c32006-03-25 18:09:46 +1100880 /* if we require new memory map but we don't have it fail */
Dave Airlie54a56ac2006-09-22 04:25:09 +1000881 if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
Dave Airlieb15ec362006-08-19 17:43:52 +1000882 DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
Dave Airlief3dd5c32006-03-25 18:09:46 +1100883 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +1000884 return -EINVAL;
Dave Airlief3dd5c32006-03-25 18:09:46 +1100885 }
886
Dave Airlie54a56ac2006-09-22 04:25:09 +1000887 if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
Dave Airlied985c102006-01-02 21:32:48 +1100888 DRM_DEBUG("Forcing AGP card to PCI mode\n");
Dave Airlie54a56ac2006-09-22 04:25:09 +1000889 dev_priv->flags &= ~RADEON_IS_AGP;
890 } else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
Dave Airlieb15ec362006-08-19 17:43:52 +1000891 && !init->is_pci) {
892 DRM_DEBUG("Restoring AGP flag\n");
Dave Airlie54a56ac2006-09-22 04:25:09 +1000893 dev_priv->flags |= RADEON_IS_AGP;
Dave Airlied985c102006-01-02 21:32:48 +1100894 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895
Dave Airlie54a56ac2006-09-22 04:25:09 +1000896 if ((!(dev_priv->flags & RADEON_IS_AGP)) && !dev->sg) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000897 DRM_ERROR("PCI GART memory not allocated!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +1000899 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900 }
901
902 dev_priv->usec_timeout = init->usec_timeout;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000903 if (dev_priv->usec_timeout < 1 ||
904 dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
905 DRM_DEBUG("TIMEOUT problem!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +1000907 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908 }
909
Dave Airlieddbee332007-07-11 12:16:01 +1000910 /* Enable vblank on CRTC1 for older X servers
911 */
912 dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;
913
Dave Airlied985c102006-01-02 21:32:48 +1100914 switch(init->func) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915 case RADEON_INIT_R200_CP:
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000916 dev_priv->microcode_version = UCODE_R200;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917 break;
918 case RADEON_INIT_R300_CP:
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000919 dev_priv->microcode_version = UCODE_R300;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920 break;
921 default:
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000922 dev_priv->microcode_version = UCODE_R100;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000924
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925 dev_priv->do_boxes = 0;
926 dev_priv->cp_mode = init->cp_mode;
927
928 /* We don't support anything other than bus-mastering ring mode,
929 * but the ring can be in either AGP or PCI space for the ring
930 * read pointer.
931 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000932 if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
933 (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
934 DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +1000936 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937 }
938
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000939 switch (init->fb_bpp) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940 case 16:
941 dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
942 break;
943 case 32:
944 default:
945 dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
946 break;
947 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000948 dev_priv->front_offset = init->front_offset;
949 dev_priv->front_pitch = init->front_pitch;
950 dev_priv->back_offset = init->back_offset;
951 dev_priv->back_pitch = init->back_pitch;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000953 switch (init->depth_bpp) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954 case 16:
955 dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_16BIT_INT_Z;
956 break;
957 case 32:
958 default:
959 dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_24BIT_INT_Z;
960 break;
961 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000962 dev_priv->depth_offset = init->depth_offset;
963 dev_priv->depth_pitch = init->depth_pitch;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964
965 /* Hardware state for depth clears. Remove this if/when we no
966 * longer clear the depth buffer with a 3D rectangle. Hard-code
967 * all values to prevent unwanted 3D state from slipping through
968 * and screwing with the clear operation.
969 */
970 dev_priv->depth_clear.rb3d_cntl = (RADEON_PLANE_MASK_ENABLE |
971 (dev_priv->color_fmt << 10) |
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000972 (dev_priv->microcode_version ==
973 UCODE_R100 ? RADEON_ZBLOCK16 : 0));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000975 dev_priv->depth_clear.rb3d_zstencilcntl =
976 (dev_priv->depth_fmt |
977 RADEON_Z_TEST_ALWAYS |
978 RADEON_STENCIL_TEST_ALWAYS |
979 RADEON_STENCIL_S_FAIL_REPLACE |
980 RADEON_STENCIL_ZPASS_REPLACE |
981 RADEON_STENCIL_ZFAIL_REPLACE | RADEON_Z_WRITE_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982
983 dev_priv->depth_clear.se_cntl = (RADEON_FFACE_CULL_CW |
984 RADEON_BFACE_SOLID |
985 RADEON_FFACE_SOLID |
986 RADEON_FLAT_SHADE_VTX_LAST |
987 RADEON_DIFFUSE_SHADE_FLAT |
988 RADEON_ALPHA_SHADE_FLAT |
989 RADEON_SPECULAR_SHADE_FLAT |
990 RADEON_FOG_SHADE_FLAT |
991 RADEON_VTX_PIX_CENTER_OGL |
992 RADEON_ROUND_MODE_TRUNC |
993 RADEON_ROUND_PREC_8TH_PIX);
994
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996 dev_priv->ring_offset = init->ring_offset;
997 dev_priv->ring_rptr_offset = init->ring_rptr_offset;
998 dev_priv->buffers_offset = init->buffers_offset;
999 dev_priv->gart_textures_offset = init->gart_textures_offset;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001000
Dave Airlieda509d72007-05-26 05:04:51 +10001001 dev_priv->sarea = drm_getsarea(dev);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001002 if (!dev_priv->sarea) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003 DRM_ERROR("could not find sarea!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001005 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006 }
1007
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008 dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001009 if (!dev_priv->cp_ring) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010 DRM_ERROR("could not find cp ring region!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001012 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013 }
1014 dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001015 if (!dev_priv->ring_rptr) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016 DRM_ERROR("could not find ring read pointer!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001018 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019 }
Dave Airlied1f2b552005-08-05 22:11:22 +10001020 dev->agp_buffer_token = init->buffers_offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021 dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001022 if (!dev->agp_buffer_map) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023 DRM_ERROR("could not find dma buffer region!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001025 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026 }
1027
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001028 if (init->gart_textures_offset) {
1029 dev_priv->gart_textures =
1030 drm_core_findmap(dev, init->gart_textures_offset);
1031 if (!dev_priv->gart_textures) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032 DRM_ERROR("could not find GART texture region!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001034 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035 }
1036 }
1037
1038 dev_priv->sarea_priv =
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001039 (drm_radeon_sarea_t *) ((u8 *) dev_priv->sarea->handle +
1040 init->sarea_priv_offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041
1042#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001043 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001044 drm_core_ioremap(dev_priv->cp_ring, dev);
1045 drm_core_ioremap(dev_priv->ring_rptr, dev);
1046 drm_core_ioremap(dev->agp_buffer_map, dev);
1047 if (!dev_priv->cp_ring->handle ||
1048 !dev_priv->ring_rptr->handle ||
1049 !dev->agp_buffer_map->handle) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050 DRM_ERROR("could not find ioremap agp regions!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001052 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053 }
1054 } else
1055#endif
1056 {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001057 dev_priv->cp_ring->handle = (void *)dev_priv->cp_ring->offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058 dev_priv->ring_rptr->handle =
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001059 (void *)dev_priv->ring_rptr->offset;
1060 dev->agp_buffer_map->handle =
1061 (void *)dev->agp_buffer_map->offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001063 DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
1064 dev_priv->cp_ring->handle);
1065 DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
1066 dev_priv->ring_rptr->handle);
1067 DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
1068 dev->agp_buffer_map->handle);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069 }
1070
Dave Airlie3d5e2c12008-02-07 15:01:05 +10001071 dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 16;
Dave Airliebc5f4522007-11-05 12:50:58 +10001072 dev_priv->fb_size =
Dave Airlie3d5e2c12008-02-07 15:01:05 +10001073 ((radeon_read_fb_location(dev_priv) & 0xffff0000u) + 0x10000)
Dave Airlied5ea7022006-03-19 19:37:55 +11001074 - dev_priv->fb_location;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001076 dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
1077 ((dev_priv->front_offset
1078 + dev_priv->fb_location) >> 10));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001080 dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
1081 ((dev_priv->back_offset
1082 + dev_priv->fb_location) >> 10));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001084 dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
1085 ((dev_priv->depth_offset
1086 + dev_priv->fb_location) >> 10));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087
1088 dev_priv->gart_size = init->gart_size;
Dave Airlied5ea7022006-03-19 19:37:55 +11001089
1090 /* New let's set the memory map ... */
1091 if (dev_priv->new_memmap) {
1092 u32 base = 0;
1093
1094 DRM_INFO("Setting GART location based on new memory map\n");
1095
1096 /* If using AGP, try to locate the AGP aperture at the same
1097 * location in the card and on the bus, though we have to
1098 * align it down.
1099 */
1100#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001101 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlied5ea7022006-03-19 19:37:55 +11001102 base = dev->agp->base;
1103 /* Check if valid */
Michel Dänzer80b2c382007-02-18 18:03:21 +11001104 if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
1105 base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
Dave Airlied5ea7022006-03-19 19:37:55 +11001106 DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
1107 dev->agp->base);
1108 base = 0;
1109 }
1110 }
1111#endif
1112 /* If not or if AGP is at 0 (Macs), try to put it elsewhere */
1113 if (base == 0) {
1114 base = dev_priv->fb_location + dev_priv->fb_size;
Michel Dänzer80b2c382007-02-18 18:03:21 +11001115 if (base < dev_priv->fb_location ||
1116 ((base + dev_priv->gart_size) & 0xfffffffful) < base)
Dave Airlied5ea7022006-03-19 19:37:55 +11001117 base = dev_priv->fb_location
1118 - dev_priv->gart_size;
Dave Airliebc5f4522007-11-05 12:50:58 +10001119 }
Dave Airlied5ea7022006-03-19 19:37:55 +11001120 dev_priv->gart_vm_start = base & 0xffc00000u;
1121 if (dev_priv->gart_vm_start != base)
1122 DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
1123 base, dev_priv->gart_vm_start);
1124 } else {
1125 DRM_INFO("Setting GART location based on old memory map\n");
1126 dev_priv->gart_vm_start = dev_priv->fb_location +
1127 RADEON_READ(RADEON_CONFIG_APER_SIZE);
1128 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129
1130#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001131 if (dev_priv->flags & RADEON_IS_AGP)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132 dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001133 - dev->agp->base
1134 + dev_priv->gart_vm_start);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135 else
1136#endif
1137 dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
Ivan Kokshayskyb0917bd2005-10-26 11:05:25 +01001138 - (unsigned long)dev->sg->virtual
1139 + dev_priv->gart_vm_start);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001141 DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
1142 DRM_DEBUG("dev_priv->gart_vm_start 0x%x\n", dev_priv->gart_vm_start);
1143 DRM_DEBUG("dev_priv->gart_buffers_offset 0x%lx\n",
1144 dev_priv->gart_buffers_offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001145
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001146 dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
1147 dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148 + init->ring_size / sizeof(u32));
1149 dev_priv->ring.size = init->ring_size;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001150 dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151
Roland Scheidegger576cc452008-02-07 14:59:24 +10001152 dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
1153 dev_priv->ring.rptr_update_l2qw = drm_order( /* init->rptr_update */ 4096 / 8);
1154
1155 dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
1156 dev_priv->ring.fetch_size_l2ow = drm_order( /* init->fetch_size */ 32 / 16);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001157 dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158
1159 dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;
1160
1161#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001162 if (dev_priv->flags & RADEON_IS_AGP) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163 /* Turn off PCI GART */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001164 radeon_set_pcigart(dev_priv, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165 } else
1166#endif
1167 {
Dave Airlieb05c2382008-03-17 10:24:24 +10001168 dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
Dave Airlieea98a922005-09-11 20:28:11 +10001169 /* if we have an offset set from userspace */
Dave Airlief2b04cd2007-05-08 15:19:23 +10001170 if (dev_priv->pcigart_offset_set) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001171 dev_priv->gart_info.bus_addr =
1172 dev_priv->pcigart_offset + dev_priv->fb_location;
Dave Airlief26c4732006-01-02 17:18:39 +11001173 dev_priv->gart_info.mapping.offset =
Dave Airlie7fc86862007-11-05 10:45:27 +10001174 dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
Dave Airlief26c4732006-01-02 17:18:39 +11001175 dev_priv->gart_info.mapping.size =
Dave Airlief2b04cd2007-05-08 15:19:23 +10001176 dev_priv->gart_info.table_size;
Dave Airlief26c4732006-01-02 17:18:39 +11001177
Dave Airlie242e3df2008-07-15 15:48:05 +10001178 drm_core_ioremap_wc(&dev_priv->gart_info.mapping, dev);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001179 dev_priv->gart_info.addr =
Dave Airlief26c4732006-01-02 17:18:39 +11001180 dev_priv->gart_info.mapping.handle;
Dave Airlieea98a922005-09-11 20:28:11 +10001181
Dave Airlief2b04cd2007-05-08 15:19:23 +10001182 if (dev_priv->flags & RADEON_IS_PCIE)
1183 dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCIE;
1184 else
1185 dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001186 dev_priv->gart_info.gart_table_location =
1187 DRM_ATI_GART_FB;
1188
Dave Airlief26c4732006-01-02 17:18:39 +11001189 DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001190 dev_priv->gart_info.addr,
1191 dev_priv->pcigart_offset);
1192 } else {
Dave Airlief2b04cd2007-05-08 15:19:23 +10001193 if (dev_priv->flags & RADEON_IS_IGPGART)
1194 dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_IGP;
1195 else
1196 dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001197 dev_priv->gart_info.gart_table_location =
1198 DRM_ATI_GART_MAIN;
Dave Airlief26c4732006-01-02 17:18:39 +11001199 dev_priv->gart_info.addr = NULL;
1200 dev_priv->gart_info.bus_addr = 0;
Dave Airlie54a56ac2006-09-22 04:25:09 +10001201 if (dev_priv->flags & RADEON_IS_PCIE) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001202 DRM_ERROR
1203 ("Cannot use PCI Express without GART in FB memory\n");
Dave Airlieea98a922005-09-11 20:28:11 +10001204 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001205 return -EINVAL;
Dave Airlieea98a922005-09-11 20:28:11 +10001206 }
1207 }
1208
1209 if (!drm_ati_pcigart_init(dev, &dev_priv->gart_info)) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001210 DRM_ERROR("failed to init PCI GART!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001212 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213 }
1214
1215 /* Turn on PCI GART */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001216 radeon_set_pcigart(dev_priv, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217 }
1218
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001219 radeon_cp_load_microcode(dev_priv);
1220 radeon_cp_init_ring_buffer(dev, dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001221
1222 dev_priv->last_buf = 0;
1223
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001224 radeon_do_engine_reset(dev);
Dave Airlied5ea7022006-03-19 19:37:55 +11001225 radeon_test_writeback(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226
1227 return 0;
1228}
1229
Dave Airlie84b1fd12007-07-11 15:53:27 +10001230static int radeon_do_cleanup_cp(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231{
1232 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001233 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234
1235 /* Make sure interrupts are disabled here because the uninstall ioctl
1236 * may not have been called from userspace and after dev_private
1237 * is freed, it's too late.
1238 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001239 if (dev->irq_enabled)
1240 drm_irq_uninstall(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241
1242#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001243 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlied985c102006-01-02 21:32:48 +11001244 if (dev_priv->cp_ring != NULL) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001245 drm_core_ioremapfree(dev_priv->cp_ring, dev);
Dave Airlied985c102006-01-02 21:32:48 +11001246 dev_priv->cp_ring = NULL;
1247 }
1248 if (dev_priv->ring_rptr != NULL) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001249 drm_core_ioremapfree(dev_priv->ring_rptr, dev);
Dave Airlied985c102006-01-02 21:32:48 +11001250 dev_priv->ring_rptr = NULL;
1251 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001252 if (dev->agp_buffer_map != NULL) {
1253 drm_core_ioremapfree(dev->agp_buffer_map, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254 dev->agp_buffer_map = NULL;
1255 }
1256 } else
1257#endif
1258 {
Dave Airlied985c102006-01-02 21:32:48 +11001259
1260 if (dev_priv->gart_info.bus_addr) {
1261 /* Turn off PCI GART */
1262 radeon_set_pcigart(dev_priv, 0);
Dave Airlieea98a922005-09-11 20:28:11 +10001263 if (!drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info))
1264 DRM_ERROR("failed to cleanup PCI GART!\n");
Dave Airlied985c102006-01-02 21:32:48 +11001265 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001266
Dave Airlied985c102006-01-02 21:32:48 +11001267 if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB)
1268 {
Dave Airlief26c4732006-01-02 17:18:39 +11001269 drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
Dave Airlief2b04cd2007-05-08 15:19:23 +10001270 dev_priv->gart_info.addr = 0;
Dave Airlieea98a922005-09-11 20:28:11 +10001271 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273 /* only clear to the start of flags */
1274 memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));
1275
1276 return 0;
1277}
1278
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001279/* This code will reinit the Radeon CP hardware after a resume from disc.
1280 * AFAIK, it would be very difficult to pickle the state at suspend time, so
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281 * here we make sure that all Radeon hardware initialisation is re-done without
1282 * affecting running applications.
1283 *
1284 * Charl P. Botha <http://cpbotha.net>
1285 */
Dave Airlie84b1fd12007-07-11 15:53:27 +10001286static int radeon_do_resume_cp(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287{
1288 drm_radeon_private_t *dev_priv = dev->dev_private;
1289
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001290 if (!dev_priv) {
1291 DRM_ERROR("Called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001292 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293 }
1294
1295 DRM_DEBUG("Starting radeon_do_resume_cp()\n");
1296
1297#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001298 if (dev_priv->flags & RADEON_IS_AGP) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299 /* Turn off PCI GART */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001300 radeon_set_pcigart(dev_priv, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301 } else
1302#endif
1303 {
1304 /* Turn on PCI GART */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001305 radeon_set_pcigart(dev_priv, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306 }
1307
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001308 radeon_cp_load_microcode(dev_priv);
1309 radeon_cp_init_ring_buffer(dev, dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001310
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001311 radeon_do_engine_reset(dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001312 radeon_irq_set_state(dev, RADEON_SW_INT_ENABLE, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001313
1314 DRM_DEBUG("radeon_do_resume_cp() complete\n");
1315
1316 return 0;
1317}
1318
Eric Anholtc153f452007-09-03 12:06:45 +10001319int radeon_cp_init(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320{
Eric Anholtc153f452007-09-03 12:06:45 +10001321 drm_radeon_init_t *init = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322
Eric Anholt6c340ea2007-08-25 20:23:09 +10001323 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324
Eric Anholtc153f452007-09-03 12:06:45 +10001325 if (init->func == RADEON_INIT_R300_CP)
Dave Airlie3d5e2c12008-02-07 15:01:05 +10001326 r300_init_reg_flags(dev);
Dave Airlie414ed532005-08-16 20:43:16 +10001327
Eric Anholtc153f452007-09-03 12:06:45 +10001328 switch (init->func) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001329 case RADEON_INIT_CP:
1330 case RADEON_INIT_R200_CP:
1331 case RADEON_INIT_R300_CP:
Eric Anholtc153f452007-09-03 12:06:45 +10001332 return radeon_do_init_cp(dev, init);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001333 case RADEON_CLEANUP_CP:
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001334 return radeon_do_cleanup_cp(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001335 }
1336
Eric Anholt20caafa2007-08-25 19:22:43 +10001337 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001338}
1339
Eric Anholtc153f452007-09-03 12:06:45 +10001340int radeon_cp_start(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001343 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001344
Eric Anholt6c340ea2007-08-25 20:23:09 +10001345 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001347 if (dev_priv->cp_running) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001348 DRM_DEBUG("while CP running\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349 return 0;
1350 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001351 if (dev_priv->cp_mode == RADEON_CSQ_PRIDIS_INDDIS) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001352 DRM_DEBUG("called with bogus CP mode (%d)\n",
1353 dev_priv->cp_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001354 return 0;
1355 }
1356
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001357 radeon_do_cp_start(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358
1359 return 0;
1360}
1361
1362/* Stop the CP. The engine must have been idled before calling this
1363 * routine.
1364 */
Eric Anholtc153f452007-09-03 12:06:45 +10001365int radeon_cp_stop(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001366{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367 drm_radeon_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001368 drm_radeon_cp_stop_t *stop = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001369 int ret;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001370 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001371
Eric Anholt6c340ea2007-08-25 20:23:09 +10001372 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001373
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374 if (!dev_priv->cp_running)
1375 return 0;
1376
1377 /* Flush any pending CP commands. This ensures any outstanding
1378 * commands are exectuted by the engine before we turn it off.
1379 */
Eric Anholtc153f452007-09-03 12:06:45 +10001380 if (stop->flush) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001381 radeon_do_cp_flush(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001382 }
1383
1384 /* If we fail to make the engine go idle, we return an error
1385 * code so that the DRM ioctl wrapper can try again.
1386 */
Eric Anholtc153f452007-09-03 12:06:45 +10001387 if (stop->idle) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001388 ret = radeon_do_cp_idle(dev_priv);
1389 if (ret)
1390 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001391 }
1392
1393 /* Finally, we can turn off the CP. If the engine isn't idle,
1394 * we will get some dropped triangles as they won't be fully
1395 * rendered before the CP is shut down.
1396 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001397 radeon_do_cp_stop(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398
1399 /* Reset the engine */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001400 radeon_do_engine_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401
1402 return 0;
1403}
1404
Dave Airlie84b1fd12007-07-11 15:53:27 +10001405void radeon_do_release(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406{
1407 drm_radeon_private_t *dev_priv = dev->dev_private;
1408 int i, ret;
1409
1410 if (dev_priv) {
1411 if (dev_priv->cp_running) {
1412 /* Stop the cp */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001413 while ((ret = radeon_do_cp_idle(dev_priv)) != 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001414 DRM_DEBUG("radeon_do_cp_idle %d\n", ret);
1415#ifdef __linux__
1416 schedule();
1417#else
1418 tsleep(&ret, PZERO, "rdnrel", 1);
1419#endif
1420 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001421 radeon_do_cp_stop(dev_priv);
1422 radeon_do_engine_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423 }
1424
1425 /* Disable *all* interrupts */
1426 if (dev_priv->mmio) /* remove this after permanent addmaps */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001427 RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001428
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001429 if (dev_priv->mmio) { /* remove all surfaces */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001430 for (i = 0; i < RADEON_MAX_SURFACES; i++) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001431 RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, 0);
1432 RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND +
1433 16 * i, 0);
1434 RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND +
1435 16 * i, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001436 }
1437 }
1438
1439 /* Free memory heap structures */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001440 radeon_mem_takedown(&(dev_priv->gart_heap));
1441 radeon_mem_takedown(&(dev_priv->fb_heap));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442
1443 /* deallocate kernel resources */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001444 radeon_do_cleanup_cp(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001445 }
1446}
1447
1448/* Just reset the CP ring. Called as part of an X Server engine reset.
1449 */
Eric Anholtc153f452007-09-03 12:06:45 +10001450int radeon_cp_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001451{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001453 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454
Eric Anholt6c340ea2007-08-25 20:23:09 +10001455 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001457 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001458 DRM_DEBUG("called before init done\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001459 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001460 }
1461
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001462 radeon_do_cp_reset(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001463
1464 /* The CP is no longer running after an engine reset */
1465 dev_priv->cp_running = 0;
1466
1467 return 0;
1468}
1469
Eric Anholtc153f452007-09-03 12:06:45 +10001470int radeon_cp_idle(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001471{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001472 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001473 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474
Eric Anholt6c340ea2007-08-25 20:23:09 +10001475 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001476
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001477 return radeon_do_cp_idle(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478}
1479
1480/* Added by Charl P. Botha to call radeon_do_resume_cp().
1481 */
Eric Anholtc153f452007-09-03 12:06:45 +10001482int radeon_cp_resume(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001483{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001484
1485 return radeon_do_resume_cp(dev);
1486}
1487
Eric Anholtc153f452007-09-03 12:06:45 +10001488int radeon_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001489{
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001490 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001491
Eric Anholt6c340ea2007-08-25 20:23:09 +10001492 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001493
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001494 return radeon_do_engine_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001495}
1496
Linus Torvalds1da177e2005-04-16 15:20:36 -07001497/* ================================================================
1498 * Fullscreen mode
1499 */
1500
1501/* KW: Deprecated to say the least:
1502 */
Eric Anholtc153f452007-09-03 12:06:45 +10001503int radeon_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001504{
1505 return 0;
1506}
1507
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508/* ================================================================
1509 * Freelist management
1510 */
1511
1512/* Original comment: FIXME: ROTATE_BUFS is a hack to cycle through
1513 * bufs until freelist code is used. Note this hides a problem with
1514 * the scratch register * (used to keep track of last buffer
1515 * completed) being written to before * the last buffer has actually
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001516 * completed rendering.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517 *
1518 * KW: It's also a good way to find free buffers quickly.
1519 *
1520 * KW: Ideally this loop wouldn't exist, and freelist_get wouldn't
1521 * sleep. However, bugs in older versions of radeon_accel.c mean that
1522 * we essentially have to do this, else old clients will break.
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001523 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001524 * However, it does leave open a potential deadlock where all the
1525 * buffers are held by other clients, which can't release them because
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001526 * they can't get the lock.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001527 */
1528
Dave Airlie056219e2007-07-11 16:17:42 +10001529struct drm_buf *radeon_freelist_get(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530{
Dave Airliecdd55a22007-07-11 16:32:08 +10001531 struct drm_device_dma *dma = dev->dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532 drm_radeon_private_t *dev_priv = dev->dev_private;
1533 drm_radeon_buf_priv_t *buf_priv;
Dave Airlie056219e2007-07-11 16:17:42 +10001534 struct drm_buf *buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001535 int i, t;
1536 int start;
1537
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001538 if (++dev_priv->last_buf >= dma->buf_count)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001539 dev_priv->last_buf = 0;
1540
1541 start = dev_priv->last_buf;
1542
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001543 for (t = 0; t < dev_priv->usec_timeout; t++) {
1544 u32 done_age = GET_SCRATCH(1);
1545 DRM_DEBUG("done_age = %d\n", done_age);
1546 for (i = start; i < dma->buf_count; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547 buf = dma->buflist[i];
1548 buf_priv = buf->dev_private;
Eric Anholt6c340ea2007-08-25 20:23:09 +10001549 if (buf->file_priv == NULL || (buf->pending &&
1550 buf_priv->age <=
1551 done_age)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552 dev_priv->stats.requested_bufs++;
1553 buf->pending = 0;
1554 return buf;
1555 }
1556 start = 0;
1557 }
1558
1559 if (t) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001560 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561 dev_priv->stats.freelist_loops++;
1562 }
1563 }
1564
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001565 DRM_DEBUG("returning NULL!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001566 return NULL;
1567}
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001568
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569#if 0
Dave Airlie056219e2007-07-11 16:17:42 +10001570struct drm_buf *radeon_freelist_get(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001571{
Dave Airliecdd55a22007-07-11 16:32:08 +10001572 struct drm_device_dma *dma = dev->dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573 drm_radeon_private_t *dev_priv = dev->dev_private;
1574 drm_radeon_buf_priv_t *buf_priv;
Dave Airlie056219e2007-07-11 16:17:42 +10001575 struct drm_buf *buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576 int i, t;
1577 int start;
1578 u32 done_age = DRM_READ32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1));
1579
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001580 if (++dev_priv->last_buf >= dma->buf_count)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001581 dev_priv->last_buf = 0;
1582
1583 start = dev_priv->last_buf;
1584 dev_priv->stats.freelist_loops++;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001585
1586 for (t = 0; t < 2; t++) {
1587 for (i = start; i < dma->buf_count; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001588 buf = dma->buflist[i];
1589 buf_priv = buf->dev_private;
Eric Anholt6c340ea2007-08-25 20:23:09 +10001590 if (buf->file_priv == 0 || (buf->pending &&
1591 buf_priv->age <=
1592 done_age)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001593 dev_priv->stats.requested_bufs++;
1594 buf->pending = 0;
1595 return buf;
1596 }
1597 }
1598 start = 0;
1599 }
1600
1601 return NULL;
1602}
1603#endif
1604
Dave Airlie84b1fd12007-07-11 15:53:27 +10001605void radeon_freelist_reset(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001606{
Dave Airliecdd55a22007-07-11 16:32:08 +10001607 struct drm_device_dma *dma = dev->dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001608 drm_radeon_private_t *dev_priv = dev->dev_private;
1609 int i;
1610
1611 dev_priv->last_buf = 0;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001612 for (i = 0; i < dma->buf_count; i++) {
Dave Airlie056219e2007-07-11 16:17:42 +10001613 struct drm_buf *buf = dma->buflist[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614 drm_radeon_buf_priv_t *buf_priv = buf->dev_private;
1615 buf_priv->age = 0;
1616 }
1617}
1618
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619/* ================================================================
1620 * CP command submission
1621 */
1622
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001623int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001624{
1625 drm_radeon_ring_buffer_t *ring = &dev_priv->ring;
1626 int i;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001627 u32 last_head = GET_RING_HEAD(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001629 for (i = 0; i < dev_priv->usec_timeout; i++) {
1630 u32 head = GET_RING_HEAD(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001631
1632 ring->space = (head - ring->tail) * sizeof(u32);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001633 if (ring->space <= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001634 ring->space += ring->size;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001635 if (ring->space > n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636 return 0;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001637
Linus Torvalds1da177e2005-04-16 15:20:36 -07001638 dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
1639
1640 if (head != last_head)
1641 i = 0;
1642 last_head = head;
1643
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001644 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001645 }
1646
1647 /* FIXME: This return value is ignored in the BEGIN_RING macro! */
1648#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001649 radeon_status(dev_priv);
1650 DRM_ERROR("failed!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001651#endif
Eric Anholt20caafa2007-08-25 19:22:43 +10001652 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653}
1654
Eric Anholt6c340ea2007-08-25 20:23:09 +10001655static int radeon_cp_get_buffers(struct drm_device *dev,
1656 struct drm_file *file_priv,
Dave Airliec60ce622007-07-11 15:27:12 +10001657 struct drm_dma * d)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658{
1659 int i;
Dave Airlie056219e2007-07-11 16:17:42 +10001660 struct drm_buf *buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001662 for (i = d->granted_count; i < d->request_count; i++) {
1663 buf = radeon_freelist_get(dev);
1664 if (!buf)
Eric Anholt20caafa2007-08-25 19:22:43 +10001665 return -EBUSY; /* NOTE: broken client */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666
Eric Anholt6c340ea2007-08-25 20:23:09 +10001667 buf->file_priv = file_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001668
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001669 if (DRM_COPY_TO_USER(&d->request_indices[i], &buf->idx,
1670 sizeof(buf->idx)))
Eric Anholt20caafa2007-08-25 19:22:43 +10001671 return -EFAULT;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001672 if (DRM_COPY_TO_USER(&d->request_sizes[i], &buf->total,
1673 sizeof(buf->total)))
Eric Anholt20caafa2007-08-25 19:22:43 +10001674 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001675
1676 d->granted_count++;
1677 }
1678 return 0;
1679}
1680
Eric Anholtc153f452007-09-03 12:06:45 +10001681int radeon_cp_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001682{
Dave Airliecdd55a22007-07-11 16:32:08 +10001683 struct drm_device_dma *dma = dev->dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001684 int ret = 0;
Eric Anholtc153f452007-09-03 12:06:45 +10001685 struct drm_dma *d = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001686
Eric Anholt6c340ea2007-08-25 20:23:09 +10001687 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001688
Linus Torvalds1da177e2005-04-16 15:20:36 -07001689 /* Please don't send us buffers.
1690 */
Eric Anholtc153f452007-09-03 12:06:45 +10001691 if (d->send_count != 0) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001692 DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
Eric Anholtc153f452007-09-03 12:06:45 +10001693 DRM_CURRENTPID, d->send_count);
Eric Anholt20caafa2007-08-25 19:22:43 +10001694 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695 }
1696
1697 /* We'll send you buffers.
1698 */
Eric Anholtc153f452007-09-03 12:06:45 +10001699 if (d->request_count < 0 || d->request_count > dma->buf_count) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001700 DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
Eric Anholtc153f452007-09-03 12:06:45 +10001701 DRM_CURRENTPID, d->request_count, dma->buf_count);
Eric Anholt20caafa2007-08-25 19:22:43 +10001702 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703 }
1704
Eric Anholtc153f452007-09-03 12:06:45 +10001705 d->granted_count = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001706
Eric Anholtc153f452007-09-03 12:06:45 +10001707 if (d->request_count) {
1708 ret = radeon_cp_get_buffers(dev, file_priv, d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001709 }
1710
Linus Torvalds1da177e2005-04-16 15:20:36 -07001711 return ret;
1712}
1713
Dave Airlie22eae942005-11-10 22:16:34 +11001714int radeon_driver_load(struct drm_device *dev, unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001715{
1716 drm_radeon_private_t *dev_priv;
1717 int ret = 0;
1718
1719 dev_priv = drm_alloc(sizeof(drm_radeon_private_t), DRM_MEM_DRIVER);
1720 if (dev_priv == NULL)
Eric Anholt20caafa2007-08-25 19:22:43 +10001721 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001722
1723 memset(dev_priv, 0, sizeof(drm_radeon_private_t));
1724 dev->dev_private = (void *)dev_priv;
1725 dev_priv->flags = flags;
1726
Dave Airlie54a56ac2006-09-22 04:25:09 +10001727 switch (flags & RADEON_FAMILY_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001728 case CHIP_R100:
1729 case CHIP_RV200:
1730 case CHIP_R200:
1731 case CHIP_R300:
Dave Airlieb15ec362006-08-19 17:43:52 +10001732 case CHIP_R350:
Dave Airlie414ed532005-08-16 20:43:16 +10001733 case CHIP_R420:
Alex Deucheredc6f382008-10-17 09:21:45 +10001734 case CHIP_R423:
Dave Airlieb15ec362006-08-19 17:43:52 +10001735 case CHIP_RV410:
Dave Airlie3d5e2c12008-02-07 15:01:05 +10001736 case CHIP_RV515:
1737 case CHIP_R520:
1738 case CHIP_RV570:
1739 case CHIP_R580:
Dave Airlie54a56ac2006-09-22 04:25:09 +10001740 dev_priv->flags |= RADEON_HAS_HIERZ;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001741 break;
1742 default:
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001743 /* all other chips have no hierarchical z buffer */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001744 break;
1745 }
Dave Airlie414ed532005-08-16 20:43:16 +10001746
1747 if (drm_device_is_agp(dev))
Dave Airlie54a56ac2006-09-22 04:25:09 +10001748 dev_priv->flags |= RADEON_IS_AGP;
Dave Airlieb15ec362006-08-19 17:43:52 +10001749 else if (drm_device_is_pcie(dev))
Dave Airlie54a56ac2006-09-22 04:25:09 +10001750 dev_priv->flags |= RADEON_IS_PCIE;
Dave Airlieb15ec362006-08-19 17:43:52 +10001751 else
Dave Airlie54a56ac2006-09-22 04:25:09 +10001752 dev_priv->flags |= RADEON_IS_PCI;
Dave Airlieea98a922005-09-11 20:28:11 +10001753
Dave Airlie78538bf2008-11-11 17:56:16 +10001754 ret = drm_addmap(dev, drm_get_resource_start(dev, 2),
1755 drm_get_resource_len(dev, 2), _DRM_REGISTERS,
1756 _DRM_READ_ONLY | _DRM_DRIVER, &dev_priv->mmio);
1757 if (ret != 0)
1758 return ret;
1759
Dave Airlie414ed532005-08-16 20:43:16 +10001760 DRM_DEBUG("%s card detected\n",
Dave Airlie54a56ac2006-09-22 04:25:09 +10001761 ((dev_priv->flags & RADEON_IS_AGP) ? "AGP" : (((dev_priv->flags & RADEON_IS_PCIE) ? "PCIE" : "PCI"))));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001762 return ret;
1763}
1764
Dave Airlie22eae942005-11-10 22:16:34 +11001765/* Create mappings for registers and framebuffer so userland doesn't necessarily
1766 * have to find them.
1767 */
1768int radeon_driver_firstopen(struct drm_device *dev)
Dave Airlie836cf042005-07-10 19:27:04 +10001769{
1770 int ret;
1771 drm_local_map_t *map;
1772 drm_radeon_private_t *dev_priv = dev->dev_private;
1773
Dave Airlief2b04cd2007-05-08 15:19:23 +10001774 dev_priv->gart_info.table_size = RADEON_PCIGART_TABLE_SIZE;
1775
Dave Airlie7fc86862007-11-05 10:45:27 +10001776 dev_priv->fb_aper_offset = drm_get_resource_start(dev, 0);
1777 ret = drm_addmap(dev, dev_priv->fb_aper_offset,
Dave Airlie836cf042005-07-10 19:27:04 +10001778 drm_get_resource_len(dev, 0), _DRM_FRAME_BUFFER,
1779 _DRM_WRITE_COMBINING, &map);
1780 if (ret != 0)
1781 return ret;
1782
1783 return 0;
1784}
1785
Dave Airlie22eae942005-11-10 22:16:34 +11001786int radeon_driver_unload(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001787{
1788 drm_radeon_private_t *dev_priv = dev->dev_private;
1789
1790 DRM_DEBUG("\n");
Dave Airlie78538bf2008-11-11 17:56:16 +10001791
1792 drm_rmmap(dev, dev_priv->mmio);
1793
Linus Torvalds1da177e2005-04-16 15:20:36 -07001794 drm_free(dev_priv, sizeof(*dev_priv), DRM_MEM_DRIVER);
1795
1796 dev->dev_private = NULL;
1797 return 0;
1798}