blob: f3d87cdd5c9dcafbae4850919ea5a9bd50dc7a00 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and
3 * VA Linux Systems Inc., Fremont, California.
4 * Copyright 2008 Red Hat Inc.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Original Authors:
25 * Kevin E. Martin, Rickard E. Faith, Alan Hourihane
26 *
27 * Kernel port Author: Dave Airlie
28 */
29
30#ifndef RADEON_MODE_H
31#define RADEON_MODE_H
32
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drm_crtc.h>
34#include <drm/drm_edid.h>
35#include <drm/drm_dp_helper.h>
36#include <drm/drm_fixed.h>
37#include <drm/drm_crtc_helper.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020038#include <linux/i2c.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020039#include <linux/i2c-algo-bit.h>
Jerome Glissec93bb852009-07-13 21:04:08 +020040
Dave Airlie38651672010-03-30 05:34:13 +000041struct radeon_bo;
Jerome Glissec93bb852009-07-13 21:04:08 +020042struct radeon_device;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020043
44#define to_radeon_crtc(x) container_of(x, struct radeon_crtc, base)
45#define to_radeon_connector(x) container_of(x, struct radeon_connector, base)
46#define to_radeon_encoder(x) container_of(x, struct radeon_encoder, base)
47#define to_radeon_framebuffer(x) container_of(x, struct radeon_framebuffer, base)
48
Stefan Brüns88f39062014-06-29 21:02:20 +020049#define RADEON_MAX_HPD_PINS 7
50#define RADEON_MAX_CRTCS 6
51#define RADEON_MAX_AFMT_BLOCKS 7
52
Jerome Glisse771fe6b2009-06-05 14:42:42 +020053enum radeon_rmx_type {
54 RMX_OFF,
55 RMX_FULL,
56 RMX_CENTER,
57 RMX_ASPECT
58};
59
60enum radeon_tv_std {
61 TV_STD_NTSC,
62 TV_STD_PAL,
63 TV_STD_PAL_M,
64 TV_STD_PAL_60,
65 TV_STD_NTSC_J,
66 TV_STD_SCART_PAL,
67 TV_STD_SECAM,
68 TV_STD_PAL_CN,
Alex Deucherd79766f2009-12-17 19:00:29 -050069 TV_STD_PAL_N,
Jerome Glisse771fe6b2009-06-05 14:42:42 +020070};
71
Alex Deucher5b1714d2010-08-03 19:59:20 -040072enum radeon_underscan_type {
73 UNDERSCAN_OFF,
74 UNDERSCAN_ON,
75 UNDERSCAN_AUTO,
76};
77
Alex Deucher8e36ed02010-05-18 19:26:47 -040078enum radeon_hpd_id {
79 RADEON_HPD_1 = 0,
80 RADEON_HPD_2,
81 RADEON_HPD_3,
82 RADEON_HPD_4,
83 RADEON_HPD_5,
84 RADEON_HPD_6,
85 RADEON_HPD_NONE = 0xff,
86};
87
Alex Deucherf376b942010-08-05 21:21:16 -040088#define RADEON_MAX_I2C_BUS 16
89
Alex Deucher9b9fe722009-11-10 15:59:44 -050090/* radeon gpio-based i2c
91 * 1. "mask" reg and bits
92 * grabs the gpio pins for software use
93 * 0=not held 1=held
94 * 2. "a" reg and bits
95 * output pin value
96 * 0=low 1=high
97 * 3. "en" reg and bits
98 * sets the pin direction
99 * 0=input 1=output
100 * 4. "y" reg and bits
101 * input pin value
102 * 0=low 1=high
103 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200104struct radeon_i2c_bus_rec {
105 bool valid;
Alex Deucher6a93cb22009-11-23 17:39:28 -0500106 /* id used by atom */
107 uint8_t i2c_id;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500108 /* id used by atom */
Alex Deucher8e36ed02010-05-18 19:26:47 -0400109 enum radeon_hpd_id hpd;
Alex Deucher6a93cb22009-11-23 17:39:28 -0500110 /* can be used with hw i2c engine */
111 bool hw_capable;
112 /* uses multi-media i2c engine */
113 bool mm_i2c;
114 /* regs and bits */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200115 uint32_t mask_clk_reg;
116 uint32_t mask_data_reg;
117 uint32_t a_clk_reg;
118 uint32_t a_data_reg;
Alex Deucher9b9fe722009-11-10 15:59:44 -0500119 uint32_t en_clk_reg;
120 uint32_t en_data_reg;
121 uint32_t y_clk_reg;
122 uint32_t y_data_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200123 uint32_t mask_clk_mask;
124 uint32_t mask_data_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200125 uint32_t a_clk_mask;
126 uint32_t a_data_mask;
Alex Deucher9b9fe722009-11-10 15:59:44 -0500127 uint32_t en_clk_mask;
128 uint32_t en_data_mask;
129 uint32_t y_clk_mask;
130 uint32_t y_data_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200131};
132
133struct radeon_tmds_pll {
134 uint32_t freq;
135 uint32_t value;
136};
137
138#define RADEON_MAX_BIOS_CONNECTOR 16
139
Alex Deucher7c27f872010-02-02 12:05:01 -0500140/* pll flags */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200141#define RADEON_PLL_USE_BIOS_DIVS (1 << 0)
142#define RADEON_PLL_NO_ODD_POST_DIV (1 << 1)
143#define RADEON_PLL_USE_REF_DIV (1 << 2)
144#define RADEON_PLL_LEGACY (1 << 3)
145#define RADEON_PLL_PREFER_LOW_REF_DIV (1 << 4)
146#define RADEON_PLL_PREFER_HIGH_REF_DIV (1 << 5)
147#define RADEON_PLL_PREFER_LOW_FB_DIV (1 << 6)
148#define RADEON_PLL_PREFER_HIGH_FB_DIV (1 << 7)
149#define RADEON_PLL_PREFER_LOW_POST_DIV (1 << 8)
150#define RADEON_PLL_PREFER_HIGH_POST_DIV (1 << 9)
151#define RADEON_PLL_USE_FRAC_FB_DIV (1 << 10)
Alex Deucherd0e275a2009-07-13 11:08:18 -0400152#define RADEON_PLL_PREFER_CLOSEST_LOWER (1 << 11)
Alex Deucherfc103322010-01-19 17:16:10 -0500153#define RADEON_PLL_USE_POST_DIV (1 << 12)
Alex Deucher86cb2bb2010-03-08 12:55:16 -0500154#define RADEON_PLL_IS_LCD (1 << 13)
Alex Deucherf523f742011-01-31 16:48:52 -0500155#define RADEON_PLL_PREFER_MINM_OVER_MAXP (1 << 14)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200156
157struct radeon_pll {
Alex Deucherfc103322010-01-19 17:16:10 -0500158 /* reference frequency */
159 uint32_t reference_freq;
160
161 /* fixed dividers */
162 uint32_t reference_div;
163 uint32_t post_div;
164
165 /* pll in/out limits */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200166 uint32_t pll_in_min;
167 uint32_t pll_in_max;
168 uint32_t pll_out_min;
169 uint32_t pll_out_max;
Alex Deucher86cb2bb2010-03-08 12:55:16 -0500170 uint32_t lcd_pll_out_min;
171 uint32_t lcd_pll_out_max;
Alex Deucherfc103322010-01-19 17:16:10 -0500172 uint32_t best_vco;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200173
Alex Deucherfc103322010-01-19 17:16:10 -0500174 /* divider limits */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200175 uint32_t min_ref_div;
176 uint32_t max_ref_div;
177 uint32_t min_post_div;
178 uint32_t max_post_div;
179 uint32_t min_feedback_div;
180 uint32_t max_feedback_div;
181 uint32_t min_frac_feedback_div;
182 uint32_t max_frac_feedback_div;
Alex Deucherfc103322010-01-19 17:16:10 -0500183
184 /* flags for the current clock */
185 uint32_t flags;
186
187 /* pll id */
188 uint32_t id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200189};
190
191struct radeon_i2c_chan {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200192 struct i2c_adapter adapter;
Dave Airlie746c1aa2009-12-08 07:07:28 +1000193 struct drm_device *dev;
Alex Deucher379dfc22014-04-07 10:33:46 -0400194 struct i2c_algo_bit_data bit;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200195 struct radeon_i2c_bus_rec rec;
Alex Deucher496263b2014-03-21 10:34:07 -0400196 struct drm_dp_aux aux;
Alex Deucher379dfc22014-04-07 10:33:46 -0400197 bool has_aux;
Alex Deucher831719d62014-05-08 10:58:04 -0400198 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200199};
200
201/* mostly for macs, but really any system without connector tables */
202enum radeon_connector_table {
Alex Deucheraa74fbb2010-09-07 14:41:30 -0400203 CT_NONE = 0,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200204 CT_GENERIC,
205 CT_IBOOK,
206 CT_POWERBOOK_EXTERNAL,
207 CT_POWERBOOK_INTERNAL,
208 CT_POWERBOOK_VGA,
209 CT_MINI_EXTERNAL,
210 CT_MINI_INTERNAL,
211 CT_IMAC_G5_ISIGHT,
212 CT_EMAC,
Dave Airlie76a71422010-06-11 01:09:05 -0400213 CT_RN50_POWER,
Alex Deucheraa74fbb2010-09-07 14:41:30 -0400214 CT_MAC_X800,
Alex Deucher9fad3212011-02-07 13:15:28 -0500215 CT_MAC_G5_9600,
Alex Deuchercafa59b2012-12-20 16:35:47 -0500216 CT_SAM440EP,
217 CT_MAC_G4_SILVER
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200218};
219
Alex Deucherfcec5702009-11-10 21:25:07 -0500220enum radeon_dvo_chip {
221 DVO_SIL164,
222 DVO_SIL1178,
223};
224
Dave Airlie8be48d92010-03-30 05:34:14 +0000225struct radeon_fbdev;
Dave Airlie38651672010-03-30 05:34:13 +0000226
Alex Deucher07839862012-05-14 16:52:29 +0200227struct radeon_afmt {
228 bool enabled;
229 int offset;
230 bool last_buffer_filled_status;
231 int id;
Alex Deucherb5306022013-07-31 16:51:33 -0400232 struct r600_audio_pin *pin;
Alex Deucher07839862012-05-14 16:52:29 +0200233};
234
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200235struct radeon_mode_info {
236 struct atom_context *atom_context;
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400237 struct card_info *atom_card_info;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200238 enum radeon_connector_table connector_table;
239 bool mode_config_initialized;
Stefan Brüns88f39062014-06-29 21:02:20 +0200240 struct radeon_crtc *crtcs[RADEON_MAX_CRTCS];
241 struct radeon_afmt *afmt[RADEON_MAX_AFMT_BLOCKS];
Dave Airlie445282d2009-09-09 17:40:54 +1000242 /* DVI-I properties */
243 struct drm_property *coherent_mode_property;
244 /* DAC enable load detect */
245 struct drm_property *load_detect_property;
Alex Deucher5b1714d2010-08-03 19:59:20 -0400246 /* TV standard */
Dave Airlie445282d2009-09-09 17:40:54 +1000247 struct drm_property *tv_std_property;
248 /* legacy TMDS PLL detect */
249 struct drm_property *tmds_pll_property;
Alex Deucher5b1714d2010-08-03 19:59:20 -0400250 /* underscan */
251 struct drm_property *underscan_property;
Marius Gröger5bccf5e2010-09-21 21:30:59 +0200252 struct drm_property *underscan_hborder_property;
253 struct drm_property *underscan_vborder_property;
Alex Deucher8666c072013-09-03 14:58:44 -0400254 /* audio */
255 struct drm_property *audio_property;
Alex Deucher6214bb72013-09-24 17:26:26 -0400256 /* FMT dithering */
257 struct drm_property *dither_property;
Alex Deucher3c537882010-02-05 04:21:19 -0500258 /* hardcoded DFP edid from BIOS */
259 struct edid *bios_hardcoded_edid;
Alex Deucherfafcf942011-03-23 08:10:10 +0000260 int bios_hardcoded_edid_size;
Dave Airlie38651672010-03-30 05:34:13 +0000261
262 /* pointer to fbdev info structure */
Dave Airlie8be48d92010-03-30 05:34:14 +0000263 struct radeon_fbdev *rfbdev;
Alex Deucheraf7912e2012-07-26 09:50:57 -0400264 /* firmware flags */
265 u16 firmware_flags;
Alex Deucherbced76f2012-09-14 09:45:50 -0400266 /* pointer to backlight encoder */
267 struct radeon_encoder *bl_encoder;
Jerome Glissec93bb852009-07-13 21:04:08 +0200268};
269
Alex Deucher91030882012-07-26 11:05:22 -0400270#define RADEON_MAX_BL_LEVEL 0xFF
271
Alex Deucherbced76f2012-09-14 09:45:50 -0400272#if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
273
Alex Deucher91030882012-07-26 11:05:22 -0400274struct radeon_backlight_privdata {
275 struct radeon_encoder *encoder;
276 uint8_t negative;
277};
278
279#endif
280
Dave Airlie4ce001a2009-08-13 16:32:14 +1000281#define MAX_H_CODE_TIMING_LEN 32
282#define MAX_V_CODE_TIMING_LEN 32
283
284/* need to store these as reading
285 back code tables is excessive */
286struct radeon_tv_regs {
287 uint32_t tv_uv_adr;
288 uint32_t timing_cntl;
289 uint32_t hrestart;
290 uint32_t vrestart;
291 uint32_t frestart;
292 uint16_t h_code_timing[MAX_H_CODE_TIMING_LEN];
293 uint16_t v_code_timing[MAX_V_CODE_TIMING_LEN];
294};
295
Alex Deucher19eca432012-09-13 10:56:16 -0400296struct radeon_atom_ss {
297 uint16_t percentage;
Alex Deucher18f8f522014-01-15 13:41:31 -0500298 uint16_t percentage_divider;
Alex Deucher19eca432012-09-13 10:56:16 -0400299 uint8_t type;
300 uint16_t step;
301 uint8_t delay;
302 uint8_t range;
303 uint8_t refdiv;
304 /* asic_ss */
305 uint16_t rate;
306 uint16_t amount;
307};
308
Michel Dänzera2b6d3b2014-06-30 18:12:34 +0900309enum radeon_flip_status {
310 RADEON_FLIP_NONE,
311 RADEON_FLIP_PENDING,
312 RADEON_FLIP_SUBMITTED
313};
314
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200315struct radeon_crtc {
316 struct drm_crtc base;
317 int crtc_id;
318 u16 lut_r[256], lut_g[256], lut_b[256];
319 bool enabled;
320 bool can_tile;
321 uint32_t crtc_offset;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200322 struct drm_gem_object *cursor_bo;
323 uint64_t cursor_addr;
Michel Dänzer78b1a602014-11-18 18:00:08 +0900324 int cursor_x;
325 int cursor_y;
326 int cursor_hot_x;
327 int cursor_hot_y;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200328 int cursor_width;
329 int cursor_height;
Alex Deucher9e05fa12013-01-24 10:06:33 -0500330 int max_cursor_width;
331 int max_cursor_height;
Dave Airlie41623382009-07-09 15:04:19 +1000332 uint32_t legacy_display_base_addr;
Alex Deucherc836e862009-07-13 13:51:03 -0400333 uint32_t legacy_cursor_offset;
Jerome Glissec93bb852009-07-13 21:04:08 +0200334 enum radeon_rmx_type rmx_type;
Alex Deucher5b1714d2010-08-03 19:59:20 -0400335 u8 h_border;
336 u8 v_border;
Jerome Glissec93bb852009-07-13 21:04:08 +0200337 fixed20_12 vsc;
338 fixed20_12 hsc;
Alex Deucherde2103e2009-10-09 15:14:30 -0400339 struct drm_display_mode native_mode;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500340 int pll_id;
Alex Deucher6f34be52010-11-21 10:59:01 -0500341 /* page flipping */
Christian Königfa7f5172014-06-03 18:13:21 -0400342 struct workqueue_struct *flip_queue;
343 struct radeon_flip_work *flip_work;
Michel Dänzera2b6d3b2014-06-30 18:12:34 +0900344 enum radeon_flip_status flip_status;
Alex Deucher19eca432012-09-13 10:56:16 -0400345 /* pll sharing */
346 struct radeon_atom_ss ss;
347 bool ss_enabled;
348 u32 adjusted_clock;
349 int bpc;
350 u32 pll_reference_div;
351 u32 pll_post_div;
352 u32 pll_flags;
Alex Deucher5df31962012-09-13 11:52:08 -0400353 struct drm_encoder *encoder;
Alex Deucher57b35e22012-09-17 17:34:45 -0400354 struct drm_connector *connector;
Alex Deucher7178d2a2013-03-21 10:38:49 -0400355 /* for dpm */
356 u32 line_time;
357 u32 wm_low;
358 u32 wm_high;
Alex Deucher66edc1c2013-07-08 11:26:42 -0400359 struct drm_display_mode hw_mode;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200360};
361
362struct radeon_encoder_primary_dac {
363 /* legacy primary dac */
364 uint32_t ps2_pdac_adj;
365};
366
367struct radeon_encoder_lvds {
368 /* legacy lvds */
369 uint16_t panel_vcc_delay;
370 uint8_t panel_pwr_delay;
371 uint8_t panel_digon_delay;
372 uint8_t panel_blon_delay;
373 uint16_t panel_ref_divider;
374 uint8_t panel_post_divider;
375 uint16_t panel_fb_divider;
376 bool use_bios_dividers;
377 uint32_t lvds_gen_cntl;
378 /* panel mode */
Alex Deucherde2103e2009-10-09 15:14:30 -0400379 struct drm_display_mode native_mode;
Michel Dänzer63ec0112011-03-22 16:30:23 -0700380 struct backlight_device *bl_dev;
381 int dpms_mode;
382 uint8_t backlight_level;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200383};
384
385struct radeon_encoder_tv_dac {
386 /* legacy tv dac */
387 uint32_t ps2_tvdac_adj;
388 uint32_t ntsc_tvdac_adj;
389 uint32_t pal_tvdac_adj;
390
Dave Airlie4ce001a2009-08-13 16:32:14 +1000391 int h_pos;
392 int v_pos;
393 int h_size;
394 int supported_tv_stds;
395 bool tv_on;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200396 enum radeon_tv_std tv_std;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000397 struct radeon_tv_regs tv;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200398};
399
400struct radeon_encoder_int_tmds {
401 /* legacy int tmds */
402 struct radeon_tmds_pll tmds_pll[4];
403};
404
Alex Deucherfcec5702009-11-10 21:25:07 -0500405struct radeon_encoder_ext_tmds {
406 /* tmds over dvo */
407 struct radeon_i2c_chan *i2c_bus;
408 uint8_t slave_addr;
409 enum radeon_dvo_chip dvo_chip;
410};
411
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400412/* spread spectrum */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200413struct radeon_encoder_atom_dig {
Alex Deucher5137ee92010-08-12 18:58:47 -0400414 bool linkb;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200415 /* atom dig */
416 bool coherent_mode;
Alex Deucherba032a52010-10-04 17:13:01 -0400417 int dig_encoder; /* -1 disabled, 0 DIGA, 1 DIGB, etc. */
418 /* atom lvds/edp */
419 uint32_t lcd_misc;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200420 uint16_t panel_pwr_delay;
Alex Deucherba032a52010-10-04 17:13:01 -0400421 uint32_t lcd_ss_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200422 /* panel mode */
Alex Deucherde2103e2009-10-09 15:14:30 -0400423 struct drm_display_mode native_mode;
Michel Dänzer63ec0112011-03-22 16:30:23 -0700424 struct backlight_device *bl_dev;
425 int dpms_mode;
426 uint8_t backlight_level;
Alex Deucher386d4d72012-01-20 15:01:29 -0500427 int panel_mode;
Alex Deucher07839862012-05-14 16:52:29 +0200428 struct radeon_afmt *afmt;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200429};
430
Dave Airlie4ce001a2009-08-13 16:32:14 +1000431struct radeon_encoder_atom_dac {
432 enum radeon_tv_std tv_std;
433};
434
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200435struct radeon_encoder {
436 struct drm_encoder base;
Alex Deucher5137ee92010-08-12 18:58:47 -0400437 uint32_t encoder_enum;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200438 uint32_t encoder_id;
439 uint32_t devices;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000440 uint32_t active_device;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200441 uint32_t flags;
442 uint32_t pixel_clock;
443 enum radeon_rmx_type rmx_type;
Alex Deucher5b1714d2010-08-03 19:59:20 -0400444 enum radeon_underscan_type underscan_type;
Marius Gröger5bccf5e2010-09-21 21:30:59 +0200445 uint32_t underscan_hborder;
446 uint32_t underscan_vborder;
Alex Deucherde2103e2009-10-09 15:14:30 -0400447 struct drm_display_mode native_mode;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200448 void *enc_priv;
Christian König58bd0862010-04-05 22:14:55 +0200449 int audio_polling_active;
Alex Deucher3e4b9982010-11-16 12:09:42 -0500450 bool is_ext_encoder;
Alex Deucher36868bd2011-01-06 21:19:21 -0500451 u16 caps;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200452};
453
454struct radeon_connector_atom_dig {
455 uint32_t igp_lane_info;
Alex Deucher4143e912009-11-23 18:02:35 -0500456 /* displayport */
Daniel Vetter1a644cd2012-10-18 15:32:40 +0200457 u8 dpcd[DP_RECEIVER_CAP_SIZE];
Alex Deucher4143e912009-11-23 18:02:35 -0500458 u8 dp_sink_type;
Alex Deucher5801ead2009-11-24 13:32:59 -0500459 int dp_clock;
460 int dp_lane_count;
Alex Deucher8b834852010-11-17 02:54:42 -0500461 bool edp_on;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200462};
463
Alex Deuchereed45b32009-12-04 14:45:27 -0500464struct radeon_gpio_rec {
465 bool valid;
466 u8 id;
467 u32 reg;
468 u32 mask;
Alex Deucher727b3d22014-11-07 11:34:57 -0500469 u32 shift;
Alex Deuchereed45b32009-12-04 14:45:27 -0500470};
471
Alex Deuchereed45b32009-12-04 14:45:27 -0500472struct radeon_hpd {
473 enum radeon_hpd_id hpd;
474 u8 plugged_state;
475 struct radeon_gpio_rec gpio;
476};
477
Alex Deucher26b5bc92010-08-05 21:21:18 -0400478struct radeon_router {
Alex Deucher26b5bc92010-08-05 21:21:18 -0400479 u32 router_id;
480 struct radeon_i2c_bus_rec i2c_info;
481 u8 i2c_addr;
Alex Deucherfb939df2010-11-08 16:08:29 +0000482 /* i2c mux */
483 bool ddc_valid;
484 u8 ddc_mux_type;
485 u8 ddc_mux_control_pin;
486 u8 ddc_mux_state;
487 /* clock/data mux */
488 bool cd_valid;
489 u8 cd_mux_type;
490 u8 cd_mux_control_pin;
491 u8 cd_mux_state;
Alex Deucher26b5bc92010-08-05 21:21:18 -0400492};
493
Alex Deucher8666c072013-09-03 14:58:44 -0400494enum radeon_connector_audio {
495 RADEON_AUDIO_DISABLE = 0,
496 RADEON_AUDIO_ENABLE = 1,
497 RADEON_AUDIO_AUTO = 2
498};
499
Alex Deucher6214bb72013-09-24 17:26:26 -0400500enum radeon_connector_dither {
501 RADEON_FMT_DITHER_DISABLE = 0,
502 RADEON_FMT_DITHER_ENABLE = 1,
503};
504
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200505struct radeon_connector {
506 struct drm_connector base;
507 uint32_t connector_id;
508 uint32_t devices;
509 struct radeon_i2c_chan *ddc_bus;
Alex Deucher5b1714d2010-08-03 19:59:20 -0400510 /* some systems have an hdmi and vga port with a shared ddc line */
Alex Deucher0294cf4f2009-10-15 16:16:35 -0400511 bool shared_ddc;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000512 bool use_digital;
513 /* we need to mind the EDID between detect
514 and get modes due to analog/digital/tvencoder */
515 struct edid *edid;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200516 void *con_priv;
Dave Airlie445282d2009-09-09 17:40:54 +1000517 bool dac_load_detect;
Alex Deucherd0d0a222011-10-07 14:23:48 -0400518 bool detected_by_load; /* if the connection status was determined by load */
Alex Deucherb75fad02009-11-05 13:16:01 -0500519 uint16_t connector_object_id;
Alex Deuchereed45b32009-12-04 14:45:27 -0500520 struct radeon_hpd hpd;
Alex Deucher26b5bc92010-08-05 21:21:18 -0400521 struct radeon_router router;
522 struct radeon_i2c_chan *router_bus;
Alex Deucher8666c072013-09-03 14:58:44 -0400523 enum radeon_connector_audio audio;
Alex Deucher6214bb72013-09-24 17:26:26 -0400524 enum radeon_connector_dither dither;
Mario Kleinerea292862014-06-05 09:58:24 -0400525 int pixelclock_for_modeset;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200526};
527
528struct radeon_framebuffer {
529 struct drm_framebuffer base;
530 struct drm_gem_object *obj;
531};
532
Alex Deucher996d5c52011-10-26 15:59:50 -0400533#define ENCODER_MODE_IS_DP(em) (((em) == ATOM_ENCODER_MODE_DP) || \
534 ((em) == ATOM_ENCODER_MODE_DP_MST))
Mario Kleiner6383cf72010-10-05 19:57:36 -0400535
Christian König7062ab62013-04-08 12:41:31 +0200536struct atom_clock_dividers {
537 u32 post_div;
538 union {
539 struct {
540#ifdef __BIG_ENDIAN
541 u32 reserved : 6;
542 u32 whole_fb_div : 12;
543 u32 frac_fb_div : 14;
544#else
545 u32 frac_fb_div : 14;
546 u32 whole_fb_div : 12;
547 u32 reserved : 6;
548#endif
549 };
550 u32 fb_div;
551 };
552 u32 ref_div;
553 bool enable_post_div;
554 bool enable_dithen;
555 u32 vco_mode;
556 u32 real_clock;
Alex Deucher9219ed62013-02-19 14:35:34 -0500557 /* added for CI */
558 u32 post_divider;
559 u32 flags;
Christian König7062ab62013-04-08 12:41:31 +0200560};
561
Alex Deuchereaa778a2013-02-13 16:38:25 -0500562struct atom_mpll_param {
563 union {
564 struct {
565#ifdef __BIG_ENDIAN
566 u32 reserved : 8;
567 u32 clkfrac : 12;
568 u32 clkf : 12;
569#else
570 u32 clkf : 12;
571 u32 clkfrac : 12;
572 u32 reserved : 8;
573#endif
574 };
575 u32 fb_div;
576 };
577 u32 post_div;
578 u32 bwcntl;
579 u32 dll_speed;
580 u32 vco_mode;
581 u32 yclk_sel;
582 u32 qdr;
583 u32 half_rate;
584};
585
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400586#define MEM_TYPE_GDDR5 0x50
587#define MEM_TYPE_GDDR4 0x40
588#define MEM_TYPE_GDDR3 0x30
589#define MEM_TYPE_DDR2 0x20
590#define MEM_TYPE_GDDR1 0x10
591#define MEM_TYPE_DDR3 0xb0
592#define MEM_TYPE_MASK 0xf0
593
594struct atom_memory_info {
595 u8 mem_vendor;
596 u8 mem_type;
597};
598
599#define MAX_AC_TIMING_ENTRIES 16
600
601struct atom_memory_clock_range_table
602{
603 u8 num_entries;
604 u8 rsv[3];
605 u32 mclk[MAX_AC_TIMING_ENTRIES];
606};
607
608#define VBIOS_MC_REGISTER_ARRAY_SIZE 32
609#define VBIOS_MAX_AC_TIMING_ENTRIES 20
610
611struct atom_mc_reg_entry {
612 u32 mclk_max;
613 u32 mc_data[VBIOS_MC_REGISTER_ARRAY_SIZE];
614};
615
616struct atom_mc_register_address {
617 u16 s1;
618 u8 pre_reg_data;
619};
620
621struct atom_mc_reg_table {
622 u8 last;
623 u8 num_entries;
624 struct atom_mc_reg_entry mc_reg_table_entry[VBIOS_MAX_AC_TIMING_ENTRIES];
625 struct atom_mc_register_address mc_reg_address[VBIOS_MC_REGISTER_ARRAY_SIZE];
626};
627
628#define MAX_VOLTAGE_ENTRIES 32
629
630struct atom_voltage_table_entry
631{
632 u16 value;
633 u32 smio_low;
634};
635
636struct atom_voltage_table
637{
638 u32 count;
639 u32 mask_low;
Alex Deucher65171942013-02-13 17:29:54 -0500640 u32 phase_delay;
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400641 struct atom_voltage_table_entry entries[MAX_VOLTAGE_ENTRIES];
642};
643
Rashika Kheriaa38eab52014-01-07 13:01:32 -0500644
645extern void
646radeon_add_atom_connector(struct drm_device *dev,
647 uint32_t connector_id,
648 uint32_t supported_device,
649 int connector_type,
650 struct radeon_i2c_bus_rec *i2c_bus,
651 uint32_t igp_lane_info,
652 uint16_t connector_object_id,
653 struct radeon_hpd *hpd,
654 struct radeon_router *router);
655extern void
656radeon_add_legacy_connector(struct drm_device *dev,
657 uint32_t connector_id,
658 uint32_t supported_device,
659 int connector_type,
660 struct radeon_i2c_bus_rec *i2c_bus,
661 uint16_t connector_object_id,
662 struct radeon_hpd *hpd);
Rashika Kheria0091fc12014-01-07 13:06:31 -0500663extern uint32_t
664radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device,
665 uint8_t dac);
666extern void radeon_link_encoder_connector(struct drm_device *dev);
Rashika Kheriaa38eab52014-01-07 13:01:32 -0500667
Alex Deucherd79766f2009-12-17 19:00:29 -0500668extern enum radeon_tv_std
669radeon_combios_get_tv_info(struct radeon_device *rdev);
670extern enum radeon_tv_std
671radeon_atombios_get_tv_info(struct radeon_device *rdev);
Alex Deucher4a6369e2013-04-12 14:04:10 -0400672extern void radeon_atombios_get_default_voltages(struct radeon_device *rdev,
Alex Deucher2abba662013-03-25 12:47:23 -0400673 u16 *vddc, u16 *vddci, u16 *mvdd);
Alex Deucherd79766f2009-12-17 19:00:29 -0500674
Alex Deucher84ac68e2014-01-07 12:53:29 -0500675extern void
676radeon_combios_connected_scratch_regs(struct drm_connector *connector,
677 struct drm_encoder *encoder,
678 bool connected);
679extern void
680radeon_atombios_connected_scratch_regs(struct drm_connector *connector,
681 struct drm_encoder *encoder,
682 bool connected);
683
Alex Deucher5b1714d2010-08-03 19:59:20 -0400684extern struct drm_connector *
685radeon_get_connector_for_encoder(struct drm_encoder *encoder);
Alex Deucher9aa59992012-01-20 15:03:30 -0500686extern struct drm_connector *
687radeon_get_connector_for_encoder_init(struct drm_encoder *encoder);
688extern bool radeon_dig_monitor_is_duallink(struct drm_encoder *encoder,
689 u32 pixel_clock);
Alex Deucher5b1714d2010-08-03 19:59:20 -0400690
Alex Deucher1d33e1f2011-10-31 08:58:47 -0400691extern u16 radeon_encoder_get_dp_bridge_encoder_id(struct drm_encoder *encoder);
692extern u16 radeon_connector_encoder_get_dp_bridge_encoder_id(struct drm_connector *connector);
Alex Deucherd7fa8bb2011-05-20 04:34:21 -0400693extern bool radeon_connector_is_dp12_capable(struct drm_connector *connector);
Alex Deuchereccea792012-03-26 15:12:54 -0400694extern int radeon_get_monitor_bpc(struct drm_connector *connector);
Alex Deucherd7fa8bb2011-05-20 04:34:21 -0400695
Alex Deucher377bd8a2014-07-15 11:00:47 -0400696extern struct edid *radeon_connector_edid(struct drm_connector *connector);
697
Alex Deucherd4877cf2009-12-04 16:56:37 -0500698extern void radeon_connector_hotplug(struct drm_connector *connector);
Alex Deucher224d94b2011-05-20 04:34:28 -0400699extern int radeon_dp_mode_valid_helper(struct drm_connector *connector,
Alex Deucher5801ead2009-11-24 13:32:59 -0500700 struct drm_display_mode *mode);
701extern void radeon_dp_set_link_config(struct drm_connector *connector,
Laurent Pincharte811f5a2012-07-17 17:56:50 +0200702 const struct drm_display_mode *mode);
Alex Deucher224d94b2011-05-20 04:34:28 -0400703extern void radeon_dp_link_train(struct drm_encoder *encoder,
704 struct drm_connector *connector);
Alex Deucherd5811e82011-08-13 13:36:13 -0400705extern bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector);
Alex Deucher4143e912009-11-23 18:02:35 -0500706extern u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector);
Alex Deucher9fa05c92009-11-27 13:01:46 -0500707extern bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector);
Alex Deucher386d4d72012-01-20 15:01:29 -0500708extern int radeon_dp_get_panel_mode(struct drm_encoder *encoder,
709 struct drm_connector *connector);
Alex Deucher2953da12014-03-17 23:48:15 -0400710extern void radeon_dp_set_rx_power_state(struct drm_connector *connector,
711 u8 power_state);
Alex Deucher496263b2014-03-21 10:34:07 -0400712extern void radeon_dp_aux_init(struct radeon_connector *radeon_connector);
Alex Deucher558e27d2011-05-20 04:34:27 -0400713extern void atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode);
Alex Deucherac89af12011-05-22 13:20:36 -0400714extern void radeon_atom_encoder_init(struct radeon_device *rdev);
Alex Deucherf3f1f032012-03-20 17:18:04 -0400715extern void radeon_atom_disp_eng_pll_init(struct radeon_device *rdev);
Alex Deucher5801ead2009-11-24 13:32:59 -0500716extern void atombios_dig_transmitter_setup(struct drm_encoder *encoder,
717 int action, uint8_t lane_num,
718 uint8_t lane_set);
Alex Deucher591a10e2011-06-13 17:13:34 -0400719extern void radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder);
Alex Deucher3f03ced2011-10-30 17:20:22 -0400720extern struct drm_encoder *radeon_get_external_encoder(struct drm_encoder *encoder);
Rashika Kheria4cf3b492014-01-06 21:16:34 +0530721void radeon_atom_copy_swap(u8 *dst, u8 *src, u8 num_bytes, bool to_le);
Dave Airlie746c1aa2009-12-08 07:07:28 +1000722
Alex Deucherf376b942010-08-05 21:21:16 -0400723extern void radeon_i2c_init(struct radeon_device *rdev);
724extern void radeon_i2c_fini(struct radeon_device *rdev);
725extern void radeon_combios_i2c_init(struct radeon_device *rdev);
726extern void radeon_atombios_i2c_init(struct radeon_device *rdev);
727extern void radeon_i2c_add(struct radeon_device *rdev,
728 struct radeon_i2c_bus_rec *rec,
729 const char *name);
730extern struct radeon_i2c_chan *radeon_i2c_lookup(struct radeon_device *rdev,
731 struct radeon_i2c_bus_rec *i2c_bus);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200732extern struct radeon_i2c_chan *radeon_i2c_create(struct drm_device *dev,
733 struct radeon_i2c_bus_rec *rec,
734 const char *name);
735extern void radeon_i2c_destroy(struct radeon_i2c_chan *i2c);
Alex Deucher5a6f98f2009-12-22 15:04:48 -0500736extern void radeon_i2c_get_byte(struct radeon_i2c_chan *i2c_bus,
737 u8 slave_addr,
738 u8 addr,
739 u8 *val);
740extern void radeon_i2c_put_byte(struct radeon_i2c_chan *i2c,
741 u8 slave_addr,
742 u8 addr,
743 u8 val);
Alex Deucherfb939df2010-11-08 16:08:29 +0000744extern void radeon_router_select_ddc_port(struct radeon_connector *radeon_connector);
745extern void radeon_router_select_cd_port(struct radeon_connector *radeon_connector);
Niels Ole Salscheider0a9069d2013-01-03 19:09:28 +0100746extern bool radeon_ddc_probe(struct radeon_connector *radeon_connector, bool use_aux);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200747
748extern struct drm_encoder *radeon_best_encoder(struct drm_connector *connector);
749
Alex Deucherba032a52010-10-04 17:13:01 -0400750extern bool radeon_atombios_get_ppll_ss_info(struct radeon_device *rdev,
751 struct radeon_atom_ss *ss,
752 int id);
753extern bool radeon_atombios_get_asic_ss_info(struct radeon_device *rdev,
754 struct radeon_atom_ss *ss,
755 int id, u32 clock);
Alex Deucher09e619c2014-11-07 11:16:25 -0500756extern struct radeon_gpio_rec radeon_atombios_lookup_gpio(struct radeon_device *rdev,
757 u8 id);
Alex Deucherba032a52010-10-04 17:13:01 -0400758
Alex Deucherf523f742011-01-31 16:48:52 -0500759extern void radeon_compute_pll_legacy(struct radeon_pll *pll,
760 uint64_t freq,
761 uint32_t *dot_clock_p,
762 uint32_t *fb_div_p,
763 uint32_t *frac_fb_div_p,
764 uint32_t *ref_div_p,
765 uint32_t *post_div_p);
766
767extern void radeon_compute_pll_avivo(struct radeon_pll *pll,
768 u32 freq,
769 u32 *dot_clock_p,
770 u32 *fb_div_p,
771 u32 *frac_fb_div_p,
772 u32 *ref_div_p,
773 u32 *post_div_p);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200774
Dave Airlie1f3b6a42009-10-13 14:10:37 +1000775extern void radeon_setup_encoder_clones(struct drm_device *dev);
776
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200777struct drm_encoder *radeon_encoder_legacy_lvds_add(struct drm_device *dev, int bios_index);
778struct drm_encoder *radeon_encoder_legacy_primary_dac_add(struct drm_device *dev, int bios_index, int with_tv);
779struct drm_encoder *radeon_encoder_legacy_tv_dac_add(struct drm_device *dev, int bios_index, int with_tv);
780struct drm_encoder *radeon_encoder_legacy_tmds_int_add(struct drm_device *dev, int bios_index);
781struct drm_encoder *radeon_encoder_legacy_tmds_ext_add(struct drm_device *dev, int bios_index);
Alex Deucher99999aa2010-11-16 12:09:41 -0500782extern void atombios_dvo_setup(struct drm_encoder *encoder, int action);
Alex Deucher32f48ff2009-11-30 01:54:16 -0500783extern void atombios_digital_setup(struct drm_encoder *encoder, int action);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200784extern int atombios_get_encoder_mode(struct drm_encoder *encoder);
Alex Deucher2dafb742011-05-20 04:34:19 -0400785extern bool atombios_set_edp_panel_power(struct drm_connector *connector, int action);
Dave Airlie4ce001a2009-08-13 16:32:14 +1000786extern void radeon_encoder_set_active_device(struct drm_encoder *encoder);
Alex Deucherd740a932014-09-18 16:27:46 -0400787extern bool radeon_encoder_is_digital(struct drm_encoder *encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200788
789extern void radeon_crtc_load_lut(struct drm_crtc *crtc);
790extern int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
791 struct drm_framebuffer *old_fb);
Chris Ball4dd19b02010-09-26 06:47:23 -0500792extern int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
793 struct drm_framebuffer *fb,
Jason Wessel21c74a82010-10-13 14:09:44 -0500794 int x, int y,
795 enum mode_set_atomic state);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200796extern int atombios_crtc_mode_set(struct drm_crtc *crtc,
797 struct drm_display_mode *mode,
798 struct drm_display_mode *adjusted_mode,
799 int x, int y,
800 struct drm_framebuffer *old_fb);
801extern void atombios_crtc_dpms(struct drm_crtc *crtc, int mode);
802
803extern int radeon_crtc_set_base(struct drm_crtc *crtc, int x, int y,
804 struct drm_framebuffer *old_fb);
Chris Ball4dd19b02010-09-26 06:47:23 -0500805extern int radeon_crtc_set_base_atomic(struct drm_crtc *crtc,
806 struct drm_framebuffer *fb,
Jason Wessel21c74a82010-10-13 14:09:44 -0500807 int x, int y,
808 enum mode_set_atomic state);
Chris Ball4dd19b02010-09-26 06:47:23 -0500809extern int radeon_crtc_do_set_base(struct drm_crtc *crtc,
810 struct drm_framebuffer *fb,
811 int x, int y, int atomic);
Michel Dänzer78b1a602014-11-18 18:00:08 +0900812extern int radeon_crtc_cursor_set2(struct drm_crtc *crtc,
813 struct drm_file *file_priv,
814 uint32_t handle,
815 uint32_t width,
816 uint32_t height,
817 int32_t hot_x,
818 int32_t hot_y);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200819extern int radeon_crtc_cursor_move(struct drm_crtc *crtc,
820 int x, int y);
821
Mario Kleinerf5a80202010-10-23 04:42:17 +0200822extern int radeon_get_crtc_scanoutpos(struct drm_device *dev, int crtc,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200823 unsigned int flags,
Mario Kleinerd47abc52013-10-30 05:13:07 +0100824 int *vpos, int *hpos, ktime_t *stime,
825 ktime_t *etime);
Mario Kleiner6383cf72010-10-05 19:57:36 -0400826
Alex Deucher3c537882010-02-05 04:21:19 -0500827extern bool radeon_combios_check_hardcoded_edid(struct radeon_device *rdev);
828extern struct edid *
Alex Deucherc324acd2010-12-08 22:13:06 -0500829radeon_bios_get_hardcoded_edid(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200830extern bool radeon_atom_get_clock_info(struct drm_device *dev);
831extern bool radeon_combios_get_clock_info(struct drm_device *dev);
832extern struct radeon_encoder_atom_dig *
833radeon_atombios_get_lvds_info(struct radeon_encoder *encoder);
Alex Deucherfcec5702009-11-10 21:25:07 -0500834extern bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder,
835 struct radeon_encoder_int_tmds *tmds);
836extern bool radeon_legacy_get_tmds_info_from_combios(struct radeon_encoder *encoder,
837 struct radeon_encoder_int_tmds *tmds);
838extern bool radeon_legacy_get_tmds_info_from_table(struct radeon_encoder *encoder,
839 struct radeon_encoder_int_tmds *tmds);
840extern bool radeon_legacy_get_ext_tmds_info_from_combios(struct radeon_encoder *encoder,
841 struct radeon_encoder_ext_tmds *tmds);
842extern bool radeon_legacy_get_ext_tmds_info_from_table(struct radeon_encoder *encoder,
843 struct radeon_encoder_ext_tmds *tmds);
Alex Deucher6fe7ac32009-06-12 17:26:08 +0000844extern struct radeon_encoder_primary_dac *
845radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder);
846extern struct radeon_encoder_tv_dac *
847radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200848extern struct radeon_encoder_lvds *
849radeon_combios_get_lvds_info(struct radeon_encoder *encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200850extern void radeon_combios_get_ext_tmds_info(struct radeon_encoder *encoder);
851extern struct radeon_encoder_tv_dac *
852radeon_combios_get_tv_dac_info(struct radeon_encoder *encoder);
853extern struct radeon_encoder_primary_dac *
854radeon_combios_get_primary_dac_info(struct radeon_encoder *encoder);
Alex Deucherfcec5702009-11-10 21:25:07 -0500855extern bool radeon_combios_external_tmds_setup(struct drm_encoder *encoder);
856extern void radeon_external_tmds_setup(struct drm_encoder *encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200857extern void radeon_combios_output_lock(struct drm_encoder *encoder, bool lock);
858extern void radeon_combios_initialize_bios_scratch_regs(struct drm_device *dev);
859extern void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock);
860extern void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev);
Yang Zhaof657c2a2009-09-15 12:21:01 +1000861extern void radeon_save_bios_scratch_regs(struct radeon_device *rdev);
862extern void radeon_restore_bios_scratch_regs(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200863extern void
864radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
865extern void
866radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
867extern void
868radeon_combios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
869extern void
870radeon_combios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
871extern void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
872 u16 blue, int regno);
Dave Airlieb8c00ac2009-10-06 13:54:01 +1000873extern void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
874 u16 *blue, int regno);
Dave Airlieaaefcd42012-03-06 10:44:40 +0000875int radeon_framebuffer_init(struct drm_device *dev,
Dave Airlie38651672010-03-30 05:34:13 +0000876 struct radeon_framebuffer *rfb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -0800877 struct drm_mode_fb_cmd2 *mode_cmd,
Dave Airlie38651672010-03-30 05:34:13 +0000878 struct drm_gem_object *obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200879
880int radeonfb_remove(struct drm_device *dev, struct drm_framebuffer *fb);
881bool radeon_get_legacy_connector_info_from_bios(struct drm_device *dev);
882bool radeon_get_legacy_connector_info_from_table(struct drm_device *dev);
883void radeon_atombios_init_crtc(struct drm_device *dev,
884 struct radeon_crtc *radeon_crtc);
885void radeon_legacy_init_crtc(struct drm_device *dev,
886 struct radeon_crtc *radeon_crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200887
888void radeon_get_clock_info(struct drm_device *dev);
889
890extern bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev);
891extern bool radeon_get_atom_connector_info_from_supported_devices_table(struct drm_device *dev);
892
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200893void radeon_enc_destroy(struct drm_encoder *encoder);
894void radeon_copy_fb(struct drm_device *dev, struct drm_gem_object *dst_obj);
895void radeon_combios_asic_init(struct drm_device *dev);
Jerome Glissec93bb852009-07-13 21:04:08 +0200896bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
Laurent Pincharte811f5a2012-07-17 17:56:50 +0200897 const struct drm_display_mode *mode,
Jerome Glissec93bb852009-07-13 21:04:08 +0200898 struct drm_display_mode *adjusted_mode);
Alex Deucher35153872010-04-30 12:00:44 -0400899void radeon_panel_mode_fixup(struct drm_encoder *encoder,
900 struct drm_display_mode *adjusted_mode);
Dave Airlie4ce001a2009-08-13 16:32:14 +1000901void atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *radeon_crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200902
Dave Airlie4ce001a2009-08-13 16:32:14 +1000903/* legacy tv */
904void radeon_legacy_tv_adjust_crtc_reg(struct drm_encoder *encoder,
905 uint32_t *h_total_disp, uint32_t *h_sync_strt_wid,
906 uint32_t *v_total_disp, uint32_t *v_sync_strt_wid);
907void radeon_legacy_tv_adjust_pll1(struct drm_encoder *encoder,
908 uint32_t *htotal_cntl, uint32_t *ppll_ref_div,
909 uint32_t *ppll_div_3, uint32_t *pixclks_cntl);
910void radeon_legacy_tv_adjust_pll2(struct drm_encoder *encoder,
911 uint32_t *htotal2_cntl, uint32_t *p2pll_ref_div,
912 uint32_t *p2pll_div_0, uint32_t *pixclks_cntl);
913void radeon_legacy_tv_mode_set(struct drm_encoder *encoder,
914 struct drm_display_mode *mode,
915 struct drm_display_mode *adjusted_mode);
Dave Airlie38651672010-03-30 05:34:13 +0000916
Alex Deucher134b4802013-09-23 12:22:11 -0400917/* fmt blocks */
918void avivo_program_fmt(struct drm_encoder *encoder);
919void dce3_program_fmt(struct drm_encoder *encoder);
920void dce4_program_fmt(struct drm_encoder *encoder);
921void dce8_program_fmt(struct drm_encoder *encoder);
922
Dave Airlie38651672010-03-30 05:34:13 +0000923/* fbdev layer */
924int radeon_fbdev_init(struct radeon_device *rdev);
925void radeon_fbdev_fini(struct radeon_device *rdev);
926void radeon_fbdev_set_suspend(struct radeon_device *rdev, int state);
927int radeon_fbdev_total_size(struct radeon_device *rdev);
928bool radeon_fbdev_robj_is_fb(struct radeon_device *rdev, struct radeon_bo *robj);
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000929
930void radeon_fb_output_poll_changed(struct radeon_device *rdev);
Alex Deucher6f34be52010-11-21 10:59:01 -0500931
Christian König1a0e7912014-05-27 16:49:21 +0200932void radeon_crtc_handle_vblank(struct radeon_device *rdev, int crtc_id);
Alex Deucher6f34be52010-11-21 10:59:01 -0500933void radeon_crtc_handle_flip(struct radeon_device *rdev, int crtc_id);
934
Dave Airlieff72145b2011-02-07 12:16:14 +1000935int radeon_align_pitch(struct radeon_device *rdev, int width, int bpp, bool tiled);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200936#endif