blob: 4e45a3f7c15eebefc133ede4b3f48077ab62d219 [file] [log] [blame]
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001/*
Mike Frysinger26fdc1f2008-02-06 01:38:21 -08002 * Blackfin On-Chip SPI Driver
Wu, Bryana5f6abd2007-05-06 14:50:34 -07003 *
Bryan Wu131b17d2007-12-04 23:45:12 -08004 * Copyright 2004-2007 Analog Devices Inc.
Wu, Bryana5f6abd2007-05-06 14:50:34 -07005 *
Mike Frysinger26fdc1f2008-02-06 01:38:21 -08006 * Enter bugs at http://blackfin.uclinux.org/
Wu, Bryana5f6abd2007-05-06 14:50:34 -07007 *
Mike Frysinger26fdc1f2008-02-06 01:38:21 -08008 * Licensed under the GPL-2 or later.
Wu, Bryana5f6abd2007-05-06 14:50:34 -07009 */
10
11#include <linux/init.h>
12#include <linux/module.h>
Bryan Wu131b17d2007-12-04 23:45:12 -080013#include <linux/delay.h>
Wu, Bryana5f6abd2007-05-06 14:50:34 -070014#include <linux/device.h>
Bryan Wu131b17d2007-12-04 23:45:12 -080015#include <linux/io.h>
Wu, Bryana5f6abd2007-05-06 14:50:34 -070016#include <linux/ioport.h>
Bryan Wu131b17d2007-12-04 23:45:12 -080017#include <linux/irq.h>
Wu, Bryana5f6abd2007-05-06 14:50:34 -070018#include <linux/errno.h>
19#include <linux/interrupt.h>
20#include <linux/platform_device.h>
21#include <linux/dma-mapping.h>
22#include <linux/spi/spi.h>
23#include <linux/workqueue.h>
Wu, Bryana5f6abd2007-05-06 14:50:34 -070024
Wu, Bryana5f6abd2007-05-06 14:50:34 -070025#include <asm/dma.h>
Bryan Wu131b17d2007-12-04 23:45:12 -080026#include <asm/portmux.h>
Wu, Bryana5f6abd2007-05-06 14:50:34 -070027#include <asm/bfin5xx_spi.h>
Vitja Makarov8cf58582009-04-06 19:00:31 -070028#include <asm/cacheflush.h>
29
Bryan Wua32c6912007-12-04 23:45:15 -080030#define DRV_NAME "bfin-spi"
31#define DRV_AUTHOR "Bryan Wu, Luke Yang"
Will Newton6b1a8022007-12-10 15:49:26 -080032#define DRV_DESC "Blackfin BF5xx on-chip SPI Controller Driver"
Bryan Wua32c6912007-12-04 23:45:15 -080033#define DRV_VERSION "1.0"
34
35MODULE_AUTHOR(DRV_AUTHOR);
36MODULE_DESCRIPTION(DRV_DESC);
Wu, Bryana5f6abd2007-05-06 14:50:34 -070037MODULE_LICENSE("GPL");
38
Bryan Wubb90eb02007-12-04 23:45:18 -080039#define IS_DMA_ALIGNED(x) (((u32)(x)&0x07) == 0)
Wu, Bryana5f6abd2007-05-06 14:50:34 -070040
Bryan Wubb90eb02007-12-04 23:45:18 -080041#define START_STATE ((void *)0)
42#define RUNNING_STATE ((void *)1)
43#define DONE_STATE ((void *)2)
44#define ERROR_STATE ((void *)-1)
45#define QUEUE_RUNNING 0
46#define QUEUE_STOPPED 1
Wu, Bryana5f6abd2007-05-06 14:50:34 -070047
48struct driver_data {
49 /* Driver model hookup */
50 struct platform_device *pdev;
51
52 /* SPI framework hookup */
53 struct spi_master *master;
54
Bryan Wubb90eb02007-12-04 23:45:18 -080055 /* Regs base of SPI controller */
Bryan Wuf4521262007-12-04 23:45:22 -080056 void __iomem *regs_base;
Bryan Wubb90eb02007-12-04 23:45:18 -080057
Bryan Wu003d9222007-12-04 23:45:22 -080058 /* Pin request list */
59 u16 *pin_req;
60
Wu, Bryana5f6abd2007-05-06 14:50:34 -070061 /* BFIN hookup */
62 struct bfin5xx_spi_master *master_info;
63
64 /* Driver message queue */
65 struct workqueue_struct *workqueue;
66 struct work_struct pump_messages;
67 spinlock_t lock;
68 struct list_head queue;
69 int busy;
70 int run;
71
72 /* Message Transfer pump */
73 struct tasklet_struct pump_transfers;
74
75 /* Current message transfer state info */
76 struct spi_message *cur_msg;
77 struct spi_transfer *cur_transfer;
78 struct chip_data *cur_chip;
79 size_t len_in_bytes;
80 size_t len;
81 void *tx;
82 void *tx_end;
83 void *rx;
84 void *rx_end;
Bryan Wubb90eb02007-12-04 23:45:18 -080085
86 /* DMA stuffs */
87 int dma_channel;
Wu, Bryana5f6abd2007-05-06 14:50:34 -070088 int dma_mapped;
Bryan Wubb90eb02007-12-04 23:45:18 -080089 int dma_requested;
Wu, Bryana5f6abd2007-05-06 14:50:34 -070090 dma_addr_t rx_dma;
91 dma_addr_t tx_dma;
Bryan Wubb90eb02007-12-04 23:45:18 -080092
Wu, Bryana5f6abd2007-05-06 14:50:34 -070093 size_t rx_map_len;
94 size_t tx_map_len;
95 u8 n_bytes;
Bryan Wufad91c82007-12-04 23:45:14 -080096 int cs_change;
Wu, Bryana5f6abd2007-05-06 14:50:34 -070097 void (*write) (struct driver_data *);
98 void (*read) (struct driver_data *);
99 void (*duplex) (struct driver_data *);
100};
101
102struct chip_data {
103 u16 ctl_reg;
104 u16 baud;
105 u16 flag;
106
107 u8 chip_select_num;
108 u8 n_bytes;
Bryan Wu88b40362007-05-21 18:32:16 +0800109 u8 width; /* 0 or 1 */
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700110 u8 enable_dma;
111 u8 bits_per_word; /* 8 or 16 */
112 u8 cs_change_per_word;
Bryan Wu62310e52007-12-04 23:45:20 -0800113 u16 cs_chg_udelay; /* Some devices require > 255usec delay */
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700114 void (*write) (struct driver_data *);
115 void (*read) (struct driver_data *);
116 void (*duplex) (struct driver_data *);
117};
118
Bryan Wubb90eb02007-12-04 23:45:18 -0800119#define DEFINE_SPI_REG(reg, off) \
120static inline u16 read_##reg(struct driver_data *drv_data) \
121 { return bfin_read16(drv_data->regs_base + off); } \
122static inline void write_##reg(struct driver_data *drv_data, u16 v) \
123 { bfin_write16(drv_data->regs_base + off, v); }
124
125DEFINE_SPI_REG(CTRL, 0x00)
126DEFINE_SPI_REG(FLAG, 0x04)
127DEFINE_SPI_REG(STAT, 0x08)
128DEFINE_SPI_REG(TDBR, 0x0C)
129DEFINE_SPI_REG(RDBR, 0x10)
130DEFINE_SPI_REG(BAUD, 0x14)
131DEFINE_SPI_REG(SHAW, 0x18)
132
Bryan Wu88b40362007-05-21 18:32:16 +0800133static void bfin_spi_enable(struct driver_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700134{
135 u16 cr;
136
Bryan Wubb90eb02007-12-04 23:45:18 -0800137 cr = read_CTRL(drv_data);
138 write_CTRL(drv_data, (cr | BIT_CTL_ENABLE));
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700139}
140
Bryan Wu88b40362007-05-21 18:32:16 +0800141static void bfin_spi_disable(struct driver_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700142{
143 u16 cr;
144
Bryan Wubb90eb02007-12-04 23:45:18 -0800145 cr = read_CTRL(drv_data);
146 write_CTRL(drv_data, (cr & (~BIT_CTL_ENABLE)));
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700147}
148
149/* Caculate the SPI_BAUD register value based on input HZ */
150static u16 hz_to_spi_baud(u32 speed_hz)
151{
152 u_long sclk = get_sclk();
153 u16 spi_baud = (sclk / (2 * speed_hz));
154
155 if ((sclk % (2 * speed_hz)) > 0)
156 spi_baud++;
157
Michael Hennerich7513e002009-04-06 19:00:32 -0700158 if (spi_baud < MIN_SPI_BAUD_VAL)
159 spi_baud = MIN_SPI_BAUD_VAL;
160
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700161 return spi_baud;
162}
163
164static int flush(struct driver_data *drv_data)
165{
166 unsigned long limit = loops_per_jiffy << 1;
167
168 /* wait for stop and clear stat */
Bryan Wubb90eb02007-12-04 23:45:18 -0800169 while (!(read_STAT(drv_data) & BIT_STAT_SPIF) && limit--)
Bryan Wud8c05002007-12-04 23:45:21 -0800170 cpu_relax();
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700171
Bryan Wubb90eb02007-12-04 23:45:18 -0800172 write_STAT(drv_data, BIT_STAT_CLR);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700173
174 return limit;
175}
176
Bryan Wufad91c82007-12-04 23:45:14 -0800177/* Chip select operation functions for cs_change flag */
Bryan Wubb90eb02007-12-04 23:45:18 -0800178static void cs_active(struct driver_data *drv_data, struct chip_data *chip)
Bryan Wufad91c82007-12-04 23:45:14 -0800179{
Bryan Wubb90eb02007-12-04 23:45:18 -0800180 u16 flag = read_FLAG(drv_data);
Bryan Wufad91c82007-12-04 23:45:14 -0800181
182 flag |= chip->flag;
183 flag &= ~(chip->flag << 8);
184
Bryan Wubb90eb02007-12-04 23:45:18 -0800185 write_FLAG(drv_data, flag);
Bryan Wufad91c82007-12-04 23:45:14 -0800186}
187
Bryan Wubb90eb02007-12-04 23:45:18 -0800188static void cs_deactive(struct driver_data *drv_data, struct chip_data *chip)
Bryan Wufad91c82007-12-04 23:45:14 -0800189{
Bryan Wubb90eb02007-12-04 23:45:18 -0800190 u16 flag = read_FLAG(drv_data);
Bryan Wufad91c82007-12-04 23:45:14 -0800191
192 flag |= (chip->flag << 8);
193
Bryan Wubb90eb02007-12-04 23:45:18 -0800194 write_FLAG(drv_data, flag);
Bryan Wu62310e52007-12-04 23:45:20 -0800195
196 /* Move delay here for consistency */
197 if (chip->cs_chg_udelay)
198 udelay(chip->cs_chg_udelay);
Bryan Wufad91c82007-12-04 23:45:14 -0800199}
200
Sonic Zhang7c4ef092007-12-04 23:45:16 -0800201#define MAX_SPI_SSEL 7
Bryan Wu5fec5b52007-12-04 23:45:13 -0800202
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700203/* stop controller and re-config current chip*/
Bryan Wu8d20d0a2008-02-06 01:38:17 -0800204static void restore_state(struct driver_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700205{
206 struct chip_data *chip = drv_data->cur_chip;
207
208 /* Clear status and disable clock */
Bryan Wubb90eb02007-12-04 23:45:18 -0800209 write_STAT(drv_data, BIT_STAT_CLR);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700210 bfin_spi_disable(drv_data);
Bryan Wu88b40362007-05-21 18:32:16 +0800211 dev_dbg(&drv_data->pdev->dev, "restoring spi ctl state\n");
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700212
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700213 /* Load the registers */
Bryan Wubb90eb02007-12-04 23:45:18 -0800214 write_CTRL(drv_data, chip->ctl_reg);
Bryan Wu092e1fd2007-12-04 23:45:23 -0800215 write_BAUD(drv_data, chip->baud);
Sonic Zhangcc487e72007-12-04 23:45:17 -0800216
217 bfin_spi_enable(drv_data);
Sonic Zhang07612e52007-12-04 23:45:21 -0800218 cs_active(drv_data, chip);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700219}
220
221/* used to kick off transfer in rx mode */
Bryan Wubb90eb02007-12-04 23:45:18 -0800222static unsigned short dummy_read(struct driver_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700223{
224 unsigned short tmp;
Bryan Wubb90eb02007-12-04 23:45:18 -0800225 tmp = read_RDBR(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700226 return tmp;
227}
228
229static void null_writer(struct driver_data *drv_data)
230{
231 u8 n_bytes = drv_data->n_bytes;
232
233 while (drv_data->tx < drv_data->tx_end) {
Bryan Wubb90eb02007-12-04 23:45:18 -0800234 write_TDBR(drv_data, 0);
235 while ((read_STAT(drv_data) & BIT_STAT_TXS))
Bryan Wud8c05002007-12-04 23:45:21 -0800236 cpu_relax();
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700237 drv_data->tx += n_bytes;
238 }
239}
240
241static void null_reader(struct driver_data *drv_data)
242{
243 u8 n_bytes = drv_data->n_bytes;
Bryan Wubb90eb02007-12-04 23:45:18 -0800244 dummy_read(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700245
246 while (drv_data->rx < drv_data->rx_end) {
Bryan Wubb90eb02007-12-04 23:45:18 -0800247 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
Bryan Wud8c05002007-12-04 23:45:21 -0800248 cpu_relax();
Bryan Wubb90eb02007-12-04 23:45:18 -0800249 dummy_read(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700250 drv_data->rx += n_bytes;
251 }
252}
253
254static void u8_writer(struct driver_data *drv_data)
255{
Bryan Wu131b17d2007-12-04 23:45:12 -0800256 dev_dbg(&drv_data->pdev->dev,
Bryan Wubb90eb02007-12-04 23:45:18 -0800257 "cr8-s is 0x%x\n", read_STAT(drv_data));
Sonic Zhangcc487e72007-12-04 23:45:17 -0800258
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700259 while (drv_data->tx < drv_data->tx_end) {
Bryan Wubb90eb02007-12-04 23:45:18 -0800260 write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
261 while (read_STAT(drv_data) & BIT_STAT_TXS)
Bryan Wud8c05002007-12-04 23:45:21 -0800262 cpu_relax();
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700263 ++drv_data->tx;
264 }
Sonic Zhang13f3e6422008-02-06 01:38:20 -0800265
266 /* poll for SPI completion before return */
267 while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
268 cpu_relax();
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700269}
270
271static void u8_cs_chg_writer(struct driver_data *drv_data)
272{
273 struct chip_data *chip = drv_data->cur_chip;
274
275 while (drv_data->tx < drv_data->tx_end) {
Bryan Wubb90eb02007-12-04 23:45:18 -0800276 cs_active(drv_data, chip);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700277
Bryan Wubb90eb02007-12-04 23:45:18 -0800278 write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
279 while (read_STAT(drv_data) & BIT_STAT_TXS)
Bryan Wud8c05002007-12-04 23:45:21 -0800280 cpu_relax();
Bryan Wue26aa012008-02-06 01:38:18 -0800281 while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
282 cpu_relax();
Bryan Wu62310e52007-12-04 23:45:20 -0800283
Bryan Wubb90eb02007-12-04 23:45:18 -0800284 cs_deactive(drv_data, chip);
Bryan Wu5fec5b52007-12-04 23:45:13 -0800285
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700286 ++drv_data->tx;
287 }
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700288}
289
290static void u8_reader(struct driver_data *drv_data)
291{
Bryan Wu131b17d2007-12-04 23:45:12 -0800292 dev_dbg(&drv_data->pdev->dev,
Bryan Wubb90eb02007-12-04 23:45:18 -0800293 "cr-8 is 0x%x\n", read_STAT(drv_data));
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700294
Sonic Zhang3f479a62007-12-04 23:45:18 -0800295 /* poll for SPI completion before start */
Bryan Wubb90eb02007-12-04 23:45:18 -0800296 while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
Bryan Wud8c05002007-12-04 23:45:21 -0800297 cpu_relax();
Sonic Zhang3f479a62007-12-04 23:45:18 -0800298
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700299 /* clear TDBR buffer before read(else it will be shifted out) */
Bryan Wubb90eb02007-12-04 23:45:18 -0800300 write_TDBR(drv_data, 0xFFFF);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700301
Bryan Wubb90eb02007-12-04 23:45:18 -0800302 dummy_read(drv_data);
Sonic Zhangcc487e72007-12-04 23:45:17 -0800303
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700304 while (drv_data->rx < drv_data->rx_end - 1) {
Bryan Wubb90eb02007-12-04 23:45:18 -0800305 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
Bryan Wud8c05002007-12-04 23:45:21 -0800306 cpu_relax();
Bryan Wubb90eb02007-12-04 23:45:18 -0800307 *(u8 *) (drv_data->rx) = read_RDBR(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700308 ++drv_data->rx;
309 }
310
Bryan Wubb90eb02007-12-04 23:45:18 -0800311 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
Bryan Wud8c05002007-12-04 23:45:21 -0800312 cpu_relax();
Bryan Wubb90eb02007-12-04 23:45:18 -0800313 *(u8 *) (drv_data->rx) = read_SHAW(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700314 ++drv_data->rx;
315}
316
317static void u8_cs_chg_reader(struct driver_data *drv_data)
318{
319 struct chip_data *chip = drv_data->cur_chip;
320
Bryan Wue26aa012008-02-06 01:38:18 -0800321 while (drv_data->rx < drv_data->rx_end) {
322 cs_active(drv_data, chip);
323 read_RDBR(drv_data); /* kick off */
Bryan Wu5fec5b52007-12-04 23:45:13 -0800324
Bryan Wubb90eb02007-12-04 23:45:18 -0800325 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
Bryan Wud8c05002007-12-04 23:45:21 -0800326 cpu_relax();
Bryan Wue26aa012008-02-06 01:38:18 -0800327 while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
328 cpu_relax();
329
330 *(u8 *) (drv_data->rx) = read_SHAW(drv_data);
331 cs_deactive(drv_data, chip);
332
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700333 ++drv_data->rx;
334 }
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700335}
336
337static void u8_duplex(struct driver_data *drv_data)
338{
339 /* in duplex mode, clk is triggered by writing of TDBR */
340 while (drv_data->rx < drv_data->rx_end) {
Bryan Wubb90eb02007-12-04 23:45:18 -0800341 write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
Bryan Wu4fd432d2008-02-06 01:38:19 -0800342 while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
Bryan Wud8c05002007-12-04 23:45:21 -0800343 cpu_relax();
Bryan Wubb90eb02007-12-04 23:45:18 -0800344 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
Bryan Wud8c05002007-12-04 23:45:21 -0800345 cpu_relax();
Bryan Wubb90eb02007-12-04 23:45:18 -0800346 *(u8 *) (drv_data->rx) = read_RDBR(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700347 ++drv_data->rx;
348 ++drv_data->tx;
349 }
350}
351
352static void u8_cs_chg_duplex(struct driver_data *drv_data)
353{
354 struct chip_data *chip = drv_data->cur_chip;
355
356 while (drv_data->rx < drv_data->rx_end) {
Bryan Wubb90eb02007-12-04 23:45:18 -0800357 cs_active(drv_data, chip);
Bryan Wu5fec5b52007-12-04 23:45:13 -0800358
Bryan Wubb90eb02007-12-04 23:45:18 -0800359 write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
Bryan Wue26aa012008-02-06 01:38:18 -0800360
361 while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
Bryan Wud8c05002007-12-04 23:45:21 -0800362 cpu_relax();
Bryan Wubb90eb02007-12-04 23:45:18 -0800363 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
Bryan Wud8c05002007-12-04 23:45:21 -0800364 cpu_relax();
Bryan Wubb90eb02007-12-04 23:45:18 -0800365 *(u8 *) (drv_data->rx) = read_RDBR(drv_data);
Bryan Wu62310e52007-12-04 23:45:20 -0800366
Bryan Wubb90eb02007-12-04 23:45:18 -0800367 cs_deactive(drv_data, chip);
Bryan Wu5fec5b52007-12-04 23:45:13 -0800368
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700369 ++drv_data->rx;
370 ++drv_data->tx;
371 }
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700372}
373
374static void u16_writer(struct driver_data *drv_data)
375{
Bryan Wu131b17d2007-12-04 23:45:12 -0800376 dev_dbg(&drv_data->pdev->dev,
Bryan Wubb90eb02007-12-04 23:45:18 -0800377 "cr16 is 0x%x\n", read_STAT(drv_data));
Bryan Wu88b40362007-05-21 18:32:16 +0800378
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700379 while (drv_data->tx < drv_data->tx_end) {
Bryan Wubb90eb02007-12-04 23:45:18 -0800380 write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
381 while ((read_STAT(drv_data) & BIT_STAT_TXS))
Bryan Wud8c05002007-12-04 23:45:21 -0800382 cpu_relax();
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700383 drv_data->tx += 2;
384 }
Sonic Zhang13f3e6422008-02-06 01:38:20 -0800385
386 /* poll for SPI completion before return */
387 while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
388 cpu_relax();
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700389}
390
391static void u16_cs_chg_writer(struct driver_data *drv_data)
392{
393 struct chip_data *chip = drv_data->cur_chip;
394
395 while (drv_data->tx < drv_data->tx_end) {
Bryan Wubb90eb02007-12-04 23:45:18 -0800396 cs_active(drv_data, chip);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700397
Bryan Wubb90eb02007-12-04 23:45:18 -0800398 write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
399 while ((read_STAT(drv_data) & BIT_STAT_TXS))
Bryan Wud8c05002007-12-04 23:45:21 -0800400 cpu_relax();
Sonic Zhang13f3e6422008-02-06 01:38:20 -0800401 while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
402 cpu_relax();
Bryan Wu62310e52007-12-04 23:45:20 -0800403
Bryan Wubb90eb02007-12-04 23:45:18 -0800404 cs_deactive(drv_data, chip);
Bryan Wu5fec5b52007-12-04 23:45:13 -0800405
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700406 drv_data->tx += 2;
407 }
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700408}
409
410static void u16_reader(struct driver_data *drv_data)
411{
Bryan Wu88b40362007-05-21 18:32:16 +0800412 dev_dbg(&drv_data->pdev->dev,
Bryan Wubb90eb02007-12-04 23:45:18 -0800413 "cr-16 is 0x%x\n", read_STAT(drv_data));
Sonic Zhangcc487e72007-12-04 23:45:17 -0800414
Sonic Zhang3f479a62007-12-04 23:45:18 -0800415 /* poll for SPI completion before start */
Bryan Wubb90eb02007-12-04 23:45:18 -0800416 while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
Bryan Wud8c05002007-12-04 23:45:21 -0800417 cpu_relax();
Sonic Zhang3f479a62007-12-04 23:45:18 -0800418
Sonic Zhangcc487e72007-12-04 23:45:17 -0800419 /* clear TDBR buffer before read(else it will be shifted out) */
Bryan Wubb90eb02007-12-04 23:45:18 -0800420 write_TDBR(drv_data, 0xFFFF);
Sonic Zhangcc487e72007-12-04 23:45:17 -0800421
Bryan Wubb90eb02007-12-04 23:45:18 -0800422 dummy_read(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700423
424 while (drv_data->rx < (drv_data->rx_end - 2)) {
Bryan Wubb90eb02007-12-04 23:45:18 -0800425 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
Bryan Wud8c05002007-12-04 23:45:21 -0800426 cpu_relax();
Bryan Wubb90eb02007-12-04 23:45:18 -0800427 *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700428 drv_data->rx += 2;
429 }
430
Bryan Wubb90eb02007-12-04 23:45:18 -0800431 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
Bryan Wud8c05002007-12-04 23:45:21 -0800432 cpu_relax();
Bryan Wubb90eb02007-12-04 23:45:18 -0800433 *(u16 *) (drv_data->rx) = read_SHAW(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700434 drv_data->rx += 2;
435}
436
437static void u16_cs_chg_reader(struct driver_data *drv_data)
438{
439 struct chip_data *chip = drv_data->cur_chip;
440
Sonic Zhang3f479a62007-12-04 23:45:18 -0800441 /* poll for SPI completion before start */
Bryan Wubb90eb02007-12-04 23:45:18 -0800442 while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
Bryan Wud8c05002007-12-04 23:45:21 -0800443 cpu_relax();
Sonic Zhang3f479a62007-12-04 23:45:18 -0800444
Sonic Zhangcc487e72007-12-04 23:45:17 -0800445 /* clear TDBR buffer before read(else it will be shifted out) */
Bryan Wubb90eb02007-12-04 23:45:18 -0800446 write_TDBR(drv_data, 0xFFFF);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700447
Bryan Wubb90eb02007-12-04 23:45:18 -0800448 cs_active(drv_data, chip);
449 dummy_read(drv_data);
Sonic Zhangcc487e72007-12-04 23:45:17 -0800450
Bryan Wuc3061ab2007-12-04 23:45:19 -0800451 while (drv_data->rx < drv_data->rx_end - 2) {
Bryan Wubb90eb02007-12-04 23:45:18 -0800452 cs_deactive(drv_data, chip);
Bryan Wu5fec5b52007-12-04 23:45:13 -0800453
Bryan Wubb90eb02007-12-04 23:45:18 -0800454 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
Bryan Wud8c05002007-12-04 23:45:21 -0800455 cpu_relax();
Bryan Wubb90eb02007-12-04 23:45:18 -0800456 cs_active(drv_data, chip);
457 *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700458 drv_data->rx += 2;
459 }
Bryan Wubb90eb02007-12-04 23:45:18 -0800460 cs_deactive(drv_data, chip);
Sonic Zhangcc487e72007-12-04 23:45:17 -0800461
Bryan Wubb90eb02007-12-04 23:45:18 -0800462 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
Bryan Wud8c05002007-12-04 23:45:21 -0800463 cpu_relax();
Bryan Wubb90eb02007-12-04 23:45:18 -0800464 *(u16 *) (drv_data->rx) = read_SHAW(drv_data);
Sonic Zhangcc487e72007-12-04 23:45:17 -0800465 drv_data->rx += 2;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700466}
467
468static void u16_duplex(struct driver_data *drv_data)
469{
470 /* in duplex mode, clk is triggered by writing of TDBR */
471 while (drv_data->tx < drv_data->tx_end) {
Bryan Wubb90eb02007-12-04 23:45:18 -0800472 write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
Bryan Wu4fd432d2008-02-06 01:38:19 -0800473 while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
Bryan Wud8c05002007-12-04 23:45:21 -0800474 cpu_relax();
Bryan Wubb90eb02007-12-04 23:45:18 -0800475 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
Bryan Wud8c05002007-12-04 23:45:21 -0800476 cpu_relax();
Bryan Wubb90eb02007-12-04 23:45:18 -0800477 *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700478 drv_data->rx += 2;
479 drv_data->tx += 2;
480 }
481}
482
483static void u16_cs_chg_duplex(struct driver_data *drv_data)
484{
485 struct chip_data *chip = drv_data->cur_chip;
486
487 while (drv_data->tx < drv_data->tx_end) {
Bryan Wubb90eb02007-12-04 23:45:18 -0800488 cs_active(drv_data, chip);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700489
Bryan Wubb90eb02007-12-04 23:45:18 -0800490 write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
Bryan Wu4fd432d2008-02-06 01:38:19 -0800491 while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
Bryan Wud8c05002007-12-04 23:45:21 -0800492 cpu_relax();
Bryan Wubb90eb02007-12-04 23:45:18 -0800493 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
Bryan Wud8c05002007-12-04 23:45:21 -0800494 cpu_relax();
Bryan Wubb90eb02007-12-04 23:45:18 -0800495 *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
Bryan Wu62310e52007-12-04 23:45:20 -0800496
Bryan Wubb90eb02007-12-04 23:45:18 -0800497 cs_deactive(drv_data, chip);
Bryan Wu5fec5b52007-12-04 23:45:13 -0800498
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700499 drv_data->rx += 2;
500 drv_data->tx += 2;
501 }
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700502}
503
504/* test if ther is more transfer to be done */
505static void *next_transfer(struct driver_data *drv_data)
506{
507 struct spi_message *msg = drv_data->cur_msg;
508 struct spi_transfer *trans = drv_data->cur_transfer;
509
510 /* Move to next transfer */
511 if (trans->transfer_list.next != &msg->transfers) {
512 drv_data->cur_transfer =
513 list_entry(trans->transfer_list.next,
514 struct spi_transfer, transfer_list);
515 return RUNNING_STATE;
516 } else
517 return DONE_STATE;
518}
519
520/*
521 * caller already set message->status;
522 * dma and pio irqs are blocked give finished message back
523 */
524static void giveback(struct driver_data *drv_data)
525{
Bryan Wufad91c82007-12-04 23:45:14 -0800526 struct chip_data *chip = drv_data->cur_chip;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700527 struct spi_transfer *last_transfer;
528 unsigned long flags;
529 struct spi_message *msg;
530
531 spin_lock_irqsave(&drv_data->lock, flags);
532 msg = drv_data->cur_msg;
533 drv_data->cur_msg = NULL;
534 drv_data->cur_transfer = NULL;
535 drv_data->cur_chip = NULL;
536 queue_work(drv_data->workqueue, &drv_data->pump_messages);
537 spin_unlock_irqrestore(&drv_data->lock, flags);
538
539 last_transfer = list_entry(msg->transfers.prev,
540 struct spi_transfer, transfer_list);
541
542 msg->state = NULL;
543
544 /* disable chip select signal. And not stop spi in autobuffer mode */
545 if (drv_data->tx_dma != 0xFFFF) {
Bryan Wubb90eb02007-12-04 23:45:18 -0800546 cs_deactive(drv_data, chip);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700547 bfin_spi_disable(drv_data);
548 }
549
Bryan Wufad91c82007-12-04 23:45:14 -0800550 if (!drv_data->cs_change)
Bryan Wubb90eb02007-12-04 23:45:18 -0800551 cs_deactive(drv_data, chip);
Bryan Wufad91c82007-12-04 23:45:14 -0800552
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700553 if (msg->complete)
554 msg->complete(msg->context);
555}
556
Bryan Wu88b40362007-05-21 18:32:16 +0800557static irqreturn_t dma_irq_handler(int irq, void *dev_id)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700558{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800559 struct driver_data *drv_data = dev_id;
Bryan Wufad91c82007-12-04 23:45:14 -0800560 struct chip_data *chip = drv_data->cur_chip;
Bryan Wubb90eb02007-12-04 23:45:18 -0800561 struct spi_message *msg = drv_data->cur_msg;
Mike Frysinger04b95d22009-04-06 19:00:35 -0700562 u16 spistat = read_STAT(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700563
Bryan Wu88b40362007-05-21 18:32:16 +0800564 dev_dbg(&drv_data->pdev->dev, "in dma_irq_handler\n");
Bryan Wubb90eb02007-12-04 23:45:18 -0800565 clear_dma_irqstat(drv_data->dma_channel);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700566
Bryan Wud6fe89b2007-06-11 17:34:17 +0800567 /* Wait for DMA to complete */
Bryan Wubb90eb02007-12-04 23:45:18 -0800568 while (get_dma_curr_irqstat(drv_data->dma_channel) & DMA_RUN)
Bryan Wud8c05002007-12-04 23:45:21 -0800569 cpu_relax();
Bryan Wud6fe89b2007-06-11 17:34:17 +0800570
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700571 /*
Bryan Wud6fe89b2007-06-11 17:34:17 +0800572 * wait for the last transaction shifted out. HRM states:
573 * at this point there may still be data in the SPI DMA FIFO waiting
574 * to be transmitted ... software needs to poll TXS in the SPI_STAT
575 * register until it goes low for 2 successive reads
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700576 */
577 if (drv_data->tx != NULL) {
Bryan Wubb90eb02007-12-04 23:45:18 -0800578 while ((read_STAT(drv_data) & TXS) ||
579 (read_STAT(drv_data) & TXS))
Bryan Wud8c05002007-12-04 23:45:21 -0800580 cpu_relax();
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700581 }
582
Bryan Wubb90eb02007-12-04 23:45:18 -0800583 while (!(read_STAT(drv_data) & SPIF))
Bryan Wud8c05002007-12-04 23:45:21 -0800584 cpu_relax();
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700585
Mike Frysinger04b95d22009-04-06 19:00:35 -0700586 if (spistat & RBSY) {
587 msg->state = ERROR_STATE;
588 dev_err(&drv_data->pdev->dev, "dma receive: fifo/buffer overflow\n");
589 } else {
590 msg->actual_length += drv_data->len_in_bytes;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700591
Mike Frysinger04b95d22009-04-06 19:00:35 -0700592 if (drv_data->cs_change)
593 cs_deactive(drv_data, chip);
Bryan Wufad91c82007-12-04 23:45:14 -0800594
Mike Frysinger04b95d22009-04-06 19:00:35 -0700595 /* Move to next transfer */
596 msg->state = next_transfer(drv_data);
597 }
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700598
599 /* Schedule transfer tasklet */
600 tasklet_schedule(&drv_data->pump_transfers);
601
602 /* free the irq handler before next transfer */
Bryan Wu88b40362007-05-21 18:32:16 +0800603 dev_dbg(&drv_data->pdev->dev,
604 "disable dma channel irq%d\n",
Bryan Wubb90eb02007-12-04 23:45:18 -0800605 drv_data->dma_channel);
606 dma_disable_irq(drv_data->dma_channel);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700607
608 return IRQ_HANDLED;
609}
610
611static void pump_transfers(unsigned long data)
612{
613 struct driver_data *drv_data = (struct driver_data *)data;
614 struct spi_message *message = NULL;
615 struct spi_transfer *transfer = NULL;
616 struct spi_transfer *previous = NULL;
617 struct chip_data *chip = NULL;
Bryan Wu88b40362007-05-21 18:32:16 +0800618 u8 width;
619 u16 cr, dma_width, dma_config;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700620 u32 tranf_success = 1;
Vitja Makarov8eeb12e2008-05-01 04:35:03 -0700621 u8 full_duplex = 0;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700622
623 /* Get current state information */
624 message = drv_data->cur_msg;
625 transfer = drv_data->cur_transfer;
626 chip = drv_data->cur_chip;
Bryan Wu092e1fd2007-12-04 23:45:23 -0800627
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700628 /*
629 * if msg is error or done, report it back using complete() callback
630 */
631
632 /* Handle for abort */
633 if (message->state == ERROR_STATE) {
634 message->status = -EIO;
635 giveback(drv_data);
636 return;
637 }
638
639 /* Handle end of message */
640 if (message->state == DONE_STATE) {
641 message->status = 0;
642 giveback(drv_data);
643 return;
644 }
645
646 /* Delay if requested at end of transfer */
647 if (message->state == RUNNING_STATE) {
648 previous = list_entry(transfer->transfer_list.prev,
649 struct spi_transfer, transfer_list);
650 if (previous->delay_usecs)
651 udelay(previous->delay_usecs);
652 }
653
654 /* Setup the transfer state based on the type of transfer */
655 if (flush(drv_data) == 0) {
656 dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
657 message->status = -EIO;
658 giveback(drv_data);
659 return;
660 }
661
662 if (transfer->tx_buf != NULL) {
663 drv_data->tx = (void *)transfer->tx_buf;
664 drv_data->tx_end = drv_data->tx + transfer->len;
Bryan Wu88b40362007-05-21 18:32:16 +0800665 dev_dbg(&drv_data->pdev->dev, "tx_buf is %p, tx_end is %p\n",
666 transfer->tx_buf, drv_data->tx_end);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700667 } else {
668 drv_data->tx = NULL;
669 }
670
671 if (transfer->rx_buf != NULL) {
Vitja Makarov8eeb12e2008-05-01 04:35:03 -0700672 full_duplex = transfer->tx_buf != NULL;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700673 drv_data->rx = transfer->rx_buf;
674 drv_data->rx_end = drv_data->rx + transfer->len;
Bryan Wu88b40362007-05-21 18:32:16 +0800675 dev_dbg(&drv_data->pdev->dev, "rx_buf is %p, rx_end is %p\n",
676 transfer->rx_buf, drv_data->rx_end);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700677 } else {
678 drv_data->rx = NULL;
679 }
680
681 drv_data->rx_dma = transfer->rx_dma;
682 drv_data->tx_dma = transfer->tx_dma;
683 drv_data->len_in_bytes = transfer->len;
Bryan Wufad91c82007-12-04 23:45:14 -0800684 drv_data->cs_change = transfer->cs_change;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700685
Bryan Wu092e1fd2007-12-04 23:45:23 -0800686 /* Bits per word setup */
687 switch (transfer->bits_per_word) {
688 case 8:
689 drv_data->n_bytes = 1;
690 width = CFG_SPI_WORDSIZE8;
691 drv_data->read = chip->cs_change_per_word ?
692 u8_cs_chg_reader : u8_reader;
693 drv_data->write = chip->cs_change_per_word ?
694 u8_cs_chg_writer : u8_writer;
695 drv_data->duplex = chip->cs_change_per_word ?
696 u8_cs_chg_duplex : u8_duplex;
697 break;
698
699 case 16:
700 drv_data->n_bytes = 2;
701 width = CFG_SPI_WORDSIZE16;
702 drv_data->read = chip->cs_change_per_word ?
703 u16_cs_chg_reader : u16_reader;
704 drv_data->write = chip->cs_change_per_word ?
705 u16_cs_chg_writer : u16_writer;
706 drv_data->duplex = chip->cs_change_per_word ?
707 u16_cs_chg_duplex : u16_duplex;
708 break;
709
710 default:
711 /* No change, the same as default setting */
712 drv_data->n_bytes = chip->n_bytes;
713 width = chip->width;
714 drv_data->write = drv_data->tx ? chip->write : null_writer;
715 drv_data->read = drv_data->rx ? chip->read : null_reader;
716 drv_data->duplex = chip->duplex ? chip->duplex : null_writer;
717 break;
718 }
719 cr = (read_CTRL(drv_data) & (~BIT_CTL_TIMOD));
720 cr |= (width << 8);
721 write_CTRL(drv_data, cr);
722
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700723 if (width == CFG_SPI_WORDSIZE16) {
724 drv_data->len = (transfer->len) >> 1;
725 } else {
726 drv_data->len = transfer->len;
727 }
Mike Frysinger4fb98ef2008-04-08 17:41:57 -0700728 dev_dbg(&drv_data->pdev->dev,
729 "transfer: drv_data->write is %p, chip->write is %p, null_wr is %p\n",
Bryan Wu131b17d2007-12-04 23:45:12 -0800730 drv_data->write, chip->write, null_writer);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700731
732 /* speed and width has been set on per message */
733 message->state = RUNNING_STATE;
734 dma_config = 0;
735
Bryan Wu092e1fd2007-12-04 23:45:23 -0800736 /* Speed setup (surely valid because already checked) */
737 if (transfer->speed_hz)
738 write_BAUD(drv_data, hz_to_spi_baud(transfer->speed_hz));
739 else
740 write_BAUD(drv_data, chip->baud);
741
Bryan Wubb90eb02007-12-04 23:45:18 -0800742 write_STAT(drv_data, BIT_STAT_CLR);
743 cr = (read_CTRL(drv_data) & (~BIT_CTL_TIMOD));
744 cs_active(drv_data, chip);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700745
Bryan Wu88b40362007-05-21 18:32:16 +0800746 dev_dbg(&drv_data->pdev->dev,
747 "now pumping a transfer: width is %d, len is %d\n",
748 width, transfer->len);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700749
750 /*
Vitja Makarov8cf58582009-04-06 19:00:31 -0700751 * Try to map dma buffer and do a dma transfer. If successful use,
752 * different way to r/w according to the enable_dma settings and if
753 * we are not doing a full duplex transfer (since the hardware does
754 * not support full duplex DMA transfers).
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700755 */
Vitja Makarov8eeb12e2008-05-01 04:35:03 -0700756 if (!full_duplex && drv_data->cur_chip->enable_dma
757 && drv_data->len > 6) {
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700758
Mike Frysinger7aec3562009-04-06 19:00:36 -0700759 unsigned long dma_start_addr;
760
Bryan Wubb90eb02007-12-04 23:45:18 -0800761 disable_dma(drv_data->dma_channel);
762 clear_dma_irqstat(drv_data->dma_channel);
Sonic Zhang07612e52007-12-04 23:45:21 -0800763 bfin_spi_disable(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700764
765 /* config dma channel */
Bryan Wu88b40362007-05-21 18:32:16 +0800766 dev_dbg(&drv_data->pdev->dev, "doing dma transfer\n");
Mike Frysinger7aec3562009-04-06 19:00:36 -0700767 set_dma_x_count(drv_data->dma_channel, drv_data->len);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700768 if (width == CFG_SPI_WORDSIZE16) {
Bryan Wubb90eb02007-12-04 23:45:18 -0800769 set_dma_x_modify(drv_data->dma_channel, 2);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700770 dma_width = WDSIZE_16;
771 } else {
Bryan Wubb90eb02007-12-04 23:45:18 -0800772 set_dma_x_modify(drv_data->dma_channel, 1);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700773 dma_width = WDSIZE_8;
774 }
775
Sonic Zhang3f479a62007-12-04 23:45:18 -0800776 /* poll for SPI completion before start */
Bryan Wubb90eb02007-12-04 23:45:18 -0800777 while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
Bryan Wud8c05002007-12-04 23:45:21 -0800778 cpu_relax();
Sonic Zhang3f479a62007-12-04 23:45:18 -0800779
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700780 /* dirty hack for autobuffer DMA mode */
781 if (drv_data->tx_dma == 0xFFFF) {
Bryan Wu88b40362007-05-21 18:32:16 +0800782 dev_dbg(&drv_data->pdev->dev,
783 "doing autobuffer DMA out.\n");
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700784
785 /* no irq in autobuffer mode */
786 dma_config =
787 (DMAFLOW_AUTO | RESTART | dma_width | DI_EN);
Bryan Wubb90eb02007-12-04 23:45:18 -0800788 set_dma_config(drv_data->dma_channel, dma_config);
789 set_dma_start_addr(drv_data->dma_channel,
Bryan Wua32c6912007-12-04 23:45:15 -0800790 (unsigned long)drv_data->tx);
Bryan Wubb90eb02007-12-04 23:45:18 -0800791 enable_dma(drv_data->dma_channel);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700792
Sonic Zhang07612e52007-12-04 23:45:21 -0800793 /* start SPI transfer */
794 write_CTRL(drv_data,
795 (cr | CFG_SPI_DMAWRITE | BIT_CTL_ENABLE));
796
797 /* just return here, there can only be one transfer
798 * in this mode
799 */
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700800 message->status = 0;
801 giveback(drv_data);
802 return;
803 }
804
805 /* In dma mode, rx or tx must be NULL in one transfer */
Mike Frysinger7aec3562009-04-06 19:00:36 -0700806 dma_config = (RESTART | dma_width | DI_EN);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700807 if (drv_data->rx != NULL) {
808 /* set transfer mode, and enable SPI */
Bryan Wu88b40362007-05-21 18:32:16 +0800809 dev_dbg(&drv_data->pdev->dev, "doing DMA in.\n");
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700810
Vitja Makarov8cf58582009-04-06 19:00:31 -0700811 /* invalidate caches, if needed */
812 if (bfin_addr_dcachable((unsigned long) drv_data->rx))
813 invalidate_dcache_range((unsigned long) drv_data->rx,
814 (unsigned long) (drv_data->rx +
Mike Frysingerace32862009-04-06 19:00:34 -0700815 drv_data->len_in_bytes));
Vitja Makarov8cf58582009-04-06 19:00:31 -0700816
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700817 /* clear tx reg soformer data is not shifted out */
Bryan Wubb90eb02007-12-04 23:45:18 -0800818 write_TDBR(drv_data, 0xFFFF);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700819
Mike Frysinger7aec3562009-04-06 19:00:36 -0700820 dma_config |= WNR;
821 dma_start_addr = (unsigned long)drv_data->rx;
822 cr |= CFG_SPI_DMAREAD;
Sonic Zhang07612e52007-12-04 23:45:21 -0800823
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700824 } else if (drv_data->tx != NULL) {
Bryan Wu88b40362007-05-21 18:32:16 +0800825 dev_dbg(&drv_data->pdev->dev, "doing DMA out.\n");
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700826
Vitja Makarov8cf58582009-04-06 19:00:31 -0700827 /* flush caches, if needed */
828 if (bfin_addr_dcachable((unsigned long) drv_data->tx))
829 flush_dcache_range((unsigned long) drv_data->tx,
830 (unsigned long) (drv_data->tx +
Mike Frysingerace32862009-04-06 19:00:34 -0700831 drv_data->len_in_bytes));
Vitja Makarov8cf58582009-04-06 19:00:31 -0700832
Mike Frysinger7aec3562009-04-06 19:00:36 -0700833 dma_start_addr = (unsigned long)drv_data->tx;
834 cr |= CFG_SPI_DMAWRITE;
Sonic Zhang07612e52007-12-04 23:45:21 -0800835
Mike Frysinger7aec3562009-04-06 19:00:36 -0700836 } else
837 BUG();
838
839 /* start dma */
840 dma_enable_irq(drv_data->dma_channel);
841 set_dma_config(drv_data->dma_channel, dma_config);
842 set_dma_start_addr(drv_data->dma_channel, dma_start_addr);
843 enable_dma(drv_data->dma_channel);
844
845 /* start SPI transfer */
846 write_CTRL(drv_data, (cr | BIT_CTL_ENABLE));
847
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700848 } else {
849 /* IO mode write then read */
Bryan Wu88b40362007-05-21 18:32:16 +0800850 dev_dbg(&drv_data->pdev->dev, "doing IO transfer\n");
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700851
Vitja Makarov8eeb12e2008-05-01 04:35:03 -0700852 if (full_duplex) {
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700853 /* full duplex mode */
854 BUG_ON((drv_data->tx_end - drv_data->tx) !=
855 (drv_data->rx_end - drv_data->rx));
Bryan Wu88b40362007-05-21 18:32:16 +0800856 dev_dbg(&drv_data->pdev->dev,
857 "IO duplex: cr is 0x%x\n", cr);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700858
Sonic Zhangcc487e72007-12-04 23:45:17 -0800859 /* set SPI transfer mode */
Bryan Wubb90eb02007-12-04 23:45:18 -0800860 write_CTRL(drv_data, (cr | CFG_SPI_WRITE));
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700861
862 drv_data->duplex(drv_data);
863
864 if (drv_data->tx != drv_data->tx_end)
865 tranf_success = 0;
866 } else if (drv_data->tx != NULL) {
867 /* write only half duplex */
Bryan Wu131b17d2007-12-04 23:45:12 -0800868 dev_dbg(&drv_data->pdev->dev,
Bryan Wu88b40362007-05-21 18:32:16 +0800869 "IO write: cr is 0x%x\n", cr);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700870
Sonic Zhangcc487e72007-12-04 23:45:17 -0800871 /* set SPI transfer mode */
Bryan Wubb90eb02007-12-04 23:45:18 -0800872 write_CTRL(drv_data, (cr | CFG_SPI_WRITE));
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700873
874 drv_data->write(drv_data);
875
876 if (drv_data->tx != drv_data->tx_end)
877 tranf_success = 0;
878 } else if (drv_data->rx != NULL) {
879 /* read only half duplex */
Bryan Wu131b17d2007-12-04 23:45:12 -0800880 dev_dbg(&drv_data->pdev->dev,
Bryan Wu88b40362007-05-21 18:32:16 +0800881 "IO read: cr is 0x%x\n", cr);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700882
Sonic Zhangcc487e72007-12-04 23:45:17 -0800883 /* set SPI transfer mode */
Bryan Wubb90eb02007-12-04 23:45:18 -0800884 write_CTRL(drv_data, (cr | CFG_SPI_READ));
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700885
886 drv_data->read(drv_data);
887 if (drv_data->rx != drv_data->rx_end)
888 tranf_success = 0;
889 }
890
891 if (!tranf_success) {
Bryan Wu131b17d2007-12-04 23:45:12 -0800892 dev_dbg(&drv_data->pdev->dev,
Bryan Wu88b40362007-05-21 18:32:16 +0800893 "IO write error!\n");
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700894 message->state = ERROR_STATE;
895 } else {
896 /* Update total byte transfered */
Mike Frysingerace32862009-04-06 19:00:34 -0700897 message->actual_length += drv_data->len_in_bytes;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700898
899 /* Move to next transfer of this msg */
900 message->state = next_transfer(drv_data);
901 }
902
903 /* Schedule next transfer tasklet */
904 tasklet_schedule(&drv_data->pump_transfers);
905
906 }
907}
908
909/* pop a msg from queue and kick off real transfer */
910static void pump_messages(struct work_struct *work)
911{
Bryan Wu131b17d2007-12-04 23:45:12 -0800912 struct driver_data *drv_data;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700913 unsigned long flags;
914
Bryan Wu131b17d2007-12-04 23:45:12 -0800915 drv_data = container_of(work, struct driver_data, pump_messages);
916
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700917 /* Lock queue and check for queue work */
918 spin_lock_irqsave(&drv_data->lock, flags);
919 if (list_empty(&drv_data->queue) || drv_data->run == QUEUE_STOPPED) {
920 /* pumper kicked off but no work to do */
921 drv_data->busy = 0;
922 spin_unlock_irqrestore(&drv_data->lock, flags);
923 return;
924 }
925
926 /* Make sure we are not already running a message */
927 if (drv_data->cur_msg) {
928 spin_unlock_irqrestore(&drv_data->lock, flags);
929 return;
930 }
931
932 /* Extract head of queue */
933 drv_data->cur_msg = list_entry(drv_data->queue.next,
934 struct spi_message, queue);
Bryan Wu5fec5b52007-12-04 23:45:13 -0800935
936 /* Setup the SSP using the per chip configuration */
937 drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
Bryan Wu8d20d0a2008-02-06 01:38:17 -0800938 restore_state(drv_data);
Bryan Wu5fec5b52007-12-04 23:45:13 -0800939
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700940 list_del_init(&drv_data->cur_msg->queue);
941
942 /* Initial message state */
943 drv_data->cur_msg->state = START_STATE;
944 drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
945 struct spi_transfer, transfer_list);
946
Bryan Wu5fec5b52007-12-04 23:45:13 -0800947 dev_dbg(&drv_data->pdev->dev, "got a message to pump, "
948 "state is set to: baud %d, flag 0x%x, ctl 0x%x\n",
949 drv_data->cur_chip->baud, drv_data->cur_chip->flag,
950 drv_data->cur_chip->ctl_reg);
Bryan Wu131b17d2007-12-04 23:45:12 -0800951
952 dev_dbg(&drv_data->pdev->dev,
Bryan Wu88b40362007-05-21 18:32:16 +0800953 "the first transfer len is %d\n",
954 drv_data->cur_transfer->len);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700955
956 /* Mark as busy and launch transfers */
957 tasklet_schedule(&drv_data->pump_transfers);
958
959 drv_data->busy = 1;
960 spin_unlock_irqrestore(&drv_data->lock, flags);
961}
962
963/*
964 * got a msg to transfer, queue it in drv_data->queue.
965 * And kick off message pumper
966 */
967static int transfer(struct spi_device *spi, struct spi_message *msg)
968{
969 struct driver_data *drv_data = spi_master_get_devdata(spi->master);
970 unsigned long flags;
971
972 spin_lock_irqsave(&drv_data->lock, flags);
973
974 if (drv_data->run == QUEUE_STOPPED) {
975 spin_unlock_irqrestore(&drv_data->lock, flags);
976 return -ESHUTDOWN;
977 }
978
979 msg->actual_length = 0;
980 msg->status = -EINPROGRESS;
981 msg->state = START_STATE;
982
Bryan Wu88b40362007-05-21 18:32:16 +0800983 dev_dbg(&spi->dev, "adding an msg in transfer() \n");
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700984 list_add_tail(&msg->queue, &drv_data->queue);
985
986 if (drv_data->run == QUEUE_RUNNING && !drv_data->busy)
987 queue_work(drv_data->workqueue, &drv_data->pump_messages);
988
989 spin_unlock_irqrestore(&drv_data->lock, flags);
990
991 return 0;
992}
993
Sonic Zhang12e17c42007-12-04 23:45:16 -0800994#define MAX_SPI_SSEL 7
995
996static u16 ssel[3][MAX_SPI_SSEL] = {
997 {P_SPI0_SSEL1, P_SPI0_SSEL2, P_SPI0_SSEL3,
998 P_SPI0_SSEL4, P_SPI0_SSEL5,
999 P_SPI0_SSEL6, P_SPI0_SSEL7},
1000
1001 {P_SPI1_SSEL1, P_SPI1_SSEL2, P_SPI1_SSEL3,
1002 P_SPI1_SSEL4, P_SPI1_SSEL5,
1003 P_SPI1_SSEL6, P_SPI1_SSEL7},
1004
1005 {P_SPI2_SSEL1, P_SPI2_SSEL2, P_SPI2_SSEL3,
1006 P_SPI2_SSEL4, P_SPI2_SSEL5,
1007 P_SPI2_SSEL6, P_SPI2_SSEL7},
1008};
1009
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001010/* first setup for new devices */
1011static int setup(struct spi_device *spi)
1012{
1013 struct bfin5xx_spi_chip *chip_info = NULL;
1014 struct chip_data *chip;
1015 struct driver_data *drv_data = spi_master_get_devdata(spi->master);
1016 u8 spi_flg;
1017
1018 /* Abort device setup if requested features are not supported */
1019 if (spi->mode & ~(SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST)) {
1020 dev_err(&spi->dev, "requested mode not fully supported\n");
1021 return -EINVAL;
1022 }
1023
1024 /* Zero (the default) here means 8 bits */
1025 if (!spi->bits_per_word)
1026 spi->bits_per_word = 8;
1027
1028 if (spi->bits_per_word != 8 && spi->bits_per_word != 16)
1029 return -EINVAL;
1030
1031 /* Only alloc (or use chip_info) on first setup */
1032 chip = spi_get_ctldata(spi);
1033 if (chip == NULL) {
1034 chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
1035 if (!chip)
1036 return -ENOMEM;
1037
1038 chip->enable_dma = 0;
1039 chip_info = spi->controller_data;
1040 }
1041
1042 /* chip_info isn't always needed */
1043 if (chip_info) {
Mike Frysinger2ed35512007-12-04 23:45:14 -08001044 /* Make sure people stop trying to set fields via ctl_reg
1045 * when they should actually be using common SPI framework.
1046 * Currently we let through: WOM EMISO PSSE GM SZ TIMOD.
1047 * Not sure if a user actually needs/uses any of these,
1048 * but let's assume (for now) they do.
1049 */
1050 if (chip_info->ctl_reg & (SPE|MSTR|CPOL|CPHA|LSBF|SIZE)) {
1051 dev_err(&spi->dev, "do not set bits in ctl_reg "
1052 "that the SPI framework manages\n");
1053 return -EINVAL;
1054 }
1055
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001056 chip->enable_dma = chip_info->enable_dma != 0
1057 && drv_data->master_info->enable_dma;
1058 chip->ctl_reg = chip_info->ctl_reg;
1059 chip->bits_per_word = chip_info->bits_per_word;
1060 chip->cs_change_per_word = chip_info->cs_change_per_word;
1061 chip->cs_chg_udelay = chip_info->cs_chg_udelay;
1062 }
1063
1064 /* translate common spi framework into our register */
1065 if (spi->mode & SPI_CPOL)
1066 chip->ctl_reg |= CPOL;
1067 if (spi->mode & SPI_CPHA)
1068 chip->ctl_reg |= CPHA;
1069 if (spi->mode & SPI_LSB_FIRST)
1070 chip->ctl_reg |= LSBF;
1071 /* we dont support running in slave mode (yet?) */
1072 chip->ctl_reg |= MSTR;
1073
1074 /*
1075 * if any one SPI chip is registered and wants DMA, request the
1076 * DMA channel for it
1077 */
Bryan Wubb90eb02007-12-04 23:45:18 -08001078 if (chip->enable_dma && !drv_data->dma_requested) {
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001079 /* register dma irq handler */
Bryan Wubb90eb02007-12-04 23:45:18 -08001080 if (request_dma(drv_data->dma_channel, "BF53x_SPI_DMA") < 0) {
Bryan Wu88b40362007-05-21 18:32:16 +08001081 dev_dbg(&spi->dev,
1082 "Unable to request BlackFin SPI DMA channel\n");
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001083 return -ENODEV;
1084 }
Bryan Wubb90eb02007-12-04 23:45:18 -08001085 if (set_dma_callback(drv_data->dma_channel,
1086 (void *)dma_irq_handler, drv_data) < 0) {
Bryan Wu88b40362007-05-21 18:32:16 +08001087 dev_dbg(&spi->dev, "Unable to set dma callback\n");
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001088 return -EPERM;
1089 }
Bryan Wubb90eb02007-12-04 23:45:18 -08001090 dma_disable_irq(drv_data->dma_channel);
1091 drv_data->dma_requested = 1;
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001092 }
1093
1094 /*
1095 * Notice: for blackfin, the speed_hz is the value of register
1096 * SPI_BAUD, not the real baudrate
1097 */
1098 chip->baud = hz_to_spi_baud(spi->max_speed_hz);
1099 spi_flg = ~(1 << (spi->chip_select));
1100 chip->flag = ((u16) spi_flg << 8) | (1 << (spi->chip_select));
1101 chip->chip_select_num = spi->chip_select;
1102
1103 switch (chip->bits_per_word) {
1104 case 8:
1105 chip->n_bytes = 1;
1106 chip->width = CFG_SPI_WORDSIZE8;
1107 chip->read = chip->cs_change_per_word ?
1108 u8_cs_chg_reader : u8_reader;
1109 chip->write = chip->cs_change_per_word ?
1110 u8_cs_chg_writer : u8_writer;
1111 chip->duplex = chip->cs_change_per_word ?
1112 u8_cs_chg_duplex : u8_duplex;
1113 break;
1114
1115 case 16:
1116 chip->n_bytes = 2;
1117 chip->width = CFG_SPI_WORDSIZE16;
1118 chip->read = chip->cs_change_per_word ?
1119 u16_cs_chg_reader : u16_reader;
1120 chip->write = chip->cs_change_per_word ?
1121 u16_cs_chg_writer : u16_writer;
1122 chip->duplex = chip->cs_change_per_word ?
1123 u16_cs_chg_duplex : u16_duplex;
1124 break;
1125
1126 default:
1127 dev_err(&spi->dev, "%d bits_per_word is not supported\n",
1128 chip->bits_per_word);
1129 kfree(chip);
1130 return -ENODEV;
1131 }
1132
Joe Perches898eb712007-10-18 03:06:30 -07001133 dev_dbg(&spi->dev, "setup spi chip %s, width is %d, dma is %d\n",
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001134 spi->modalias, chip->width, chip->enable_dma);
Bryan Wu88b40362007-05-21 18:32:16 +08001135 dev_dbg(&spi->dev, "ctl_reg is 0x%x, flag_reg is 0x%x\n",
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001136 chip->ctl_reg, chip->flag);
1137
1138 spi_set_ctldata(spi, chip);
1139
Sonic Zhang12e17c42007-12-04 23:45:16 -08001140 dev_dbg(&spi->dev, "chip select number is %d\n", chip->chip_select_num);
1141 if ((chip->chip_select_num > 0)
1142 && (chip->chip_select_num <= spi->master->num_chipselect))
1143 peripheral_request(ssel[spi->master->bus_num]
Bryan Wuaab0d832008-02-06 01:38:17 -08001144 [chip->chip_select_num-1], spi->modalias);
Sonic Zhang12e17c42007-12-04 23:45:16 -08001145
Sonic Zhang07612e52007-12-04 23:45:21 -08001146 cs_deactive(drv_data, chip);
1147
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001148 return 0;
1149}
1150
1151/*
1152 * callback for spi framework.
1153 * clean driver specific data
1154 */
Bryan Wu88b40362007-05-21 18:32:16 +08001155static void cleanup(struct spi_device *spi)
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001156{
Mike Frysinger27bb9e72007-06-11 15:31:30 +08001157 struct chip_data *chip = spi_get_ctldata(spi);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001158
Sonic Zhang12e17c42007-12-04 23:45:16 -08001159 if ((chip->chip_select_num > 0)
1160 && (chip->chip_select_num <= spi->master->num_chipselect))
1161 peripheral_free(ssel[spi->master->bus_num]
1162 [chip->chip_select_num-1]);
1163
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001164 kfree(chip);
1165}
1166
1167static inline int init_queue(struct driver_data *drv_data)
1168{
1169 INIT_LIST_HEAD(&drv_data->queue);
1170 spin_lock_init(&drv_data->lock);
1171
1172 drv_data->run = QUEUE_STOPPED;
1173 drv_data->busy = 0;
1174
1175 /* init transfer tasklet */
1176 tasklet_init(&drv_data->pump_transfers,
1177 pump_transfers, (unsigned long)drv_data);
1178
1179 /* init messages workqueue */
1180 INIT_WORK(&drv_data->pump_messages, pump_messages);
Kay Sievers6c7377a2009-03-24 16:38:21 -07001181 drv_data->workqueue = create_singlethread_workqueue(
1182 dev_name(drv_data->master->dev.parent));
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001183 if (drv_data->workqueue == NULL)
1184 return -EBUSY;
1185
1186 return 0;
1187}
1188
1189static inline int start_queue(struct driver_data *drv_data)
1190{
1191 unsigned long flags;
1192
1193 spin_lock_irqsave(&drv_data->lock, flags);
1194
1195 if (drv_data->run == QUEUE_RUNNING || drv_data->busy) {
1196 spin_unlock_irqrestore(&drv_data->lock, flags);
1197 return -EBUSY;
1198 }
1199
1200 drv_data->run = QUEUE_RUNNING;
1201 drv_data->cur_msg = NULL;
1202 drv_data->cur_transfer = NULL;
1203 drv_data->cur_chip = NULL;
1204 spin_unlock_irqrestore(&drv_data->lock, flags);
1205
1206 queue_work(drv_data->workqueue, &drv_data->pump_messages);
1207
1208 return 0;
1209}
1210
1211static inline int stop_queue(struct driver_data *drv_data)
1212{
1213 unsigned long flags;
1214 unsigned limit = 500;
1215 int status = 0;
1216
1217 spin_lock_irqsave(&drv_data->lock, flags);
1218
1219 /*
1220 * This is a bit lame, but is optimized for the common execution path.
1221 * A wait_queue on the drv_data->busy could be used, but then the common
1222 * execution path (pump_messages) would be required to call wake_up or
1223 * friends on every SPI message. Do this instead
1224 */
1225 drv_data->run = QUEUE_STOPPED;
1226 while (!list_empty(&drv_data->queue) && drv_data->busy && limit--) {
1227 spin_unlock_irqrestore(&drv_data->lock, flags);
1228 msleep(10);
1229 spin_lock_irqsave(&drv_data->lock, flags);
1230 }
1231
1232 if (!list_empty(&drv_data->queue) || drv_data->busy)
1233 status = -EBUSY;
1234
1235 spin_unlock_irqrestore(&drv_data->lock, flags);
1236
1237 return status;
1238}
1239
1240static inline int destroy_queue(struct driver_data *drv_data)
1241{
1242 int status;
1243
1244 status = stop_queue(drv_data);
1245 if (status != 0)
1246 return status;
1247
1248 destroy_workqueue(drv_data->workqueue);
1249
1250 return 0;
1251}
1252
1253static int __init bfin5xx_spi_probe(struct platform_device *pdev)
1254{
1255 struct device *dev = &pdev->dev;
1256 struct bfin5xx_spi_master *platform_info;
1257 struct spi_master *master;
1258 struct driver_data *drv_data = 0;
Bryan Wua32c6912007-12-04 23:45:15 -08001259 struct resource *res;
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001260 int status = 0;
1261
1262 platform_info = dev->platform_data;
1263
1264 /* Allocate master with space for drv_data */
1265 master = spi_alloc_master(dev, sizeof(struct driver_data) + 16);
1266 if (!master) {
1267 dev_err(&pdev->dev, "can not alloc spi_master\n");
1268 return -ENOMEM;
1269 }
Bryan Wu131b17d2007-12-04 23:45:12 -08001270
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001271 drv_data = spi_master_get_devdata(master);
1272 drv_data->master = master;
1273 drv_data->master_info = platform_info;
1274 drv_data->pdev = pdev;
Bryan Wu003d9222007-12-04 23:45:22 -08001275 drv_data->pin_req = platform_info->pin_req;
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001276
1277 master->bus_num = pdev->id;
1278 master->num_chipselect = platform_info->num_chipselect;
1279 master->cleanup = cleanup;
1280 master->setup = setup;
1281 master->transfer = transfer;
1282
Bryan Wua32c6912007-12-04 23:45:15 -08001283 /* Find and map our resources */
1284 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1285 if (res == NULL) {
1286 dev_err(dev, "Cannot get IORESOURCE_MEM\n");
1287 status = -ENOENT;
1288 goto out_error_get_res;
1289 }
1290
Bryan Wuf4521262007-12-04 23:45:22 -08001291 drv_data->regs_base = ioremap(res->start, (res->end - res->start + 1));
1292 if (drv_data->regs_base == NULL) {
Bryan Wua32c6912007-12-04 23:45:15 -08001293 dev_err(dev, "Cannot map IO\n");
1294 status = -ENXIO;
1295 goto out_error_ioremap;
1296 }
1297
Bryan Wubb90eb02007-12-04 23:45:18 -08001298 drv_data->dma_channel = platform_get_irq(pdev, 0);
1299 if (drv_data->dma_channel < 0) {
Bryan Wua32c6912007-12-04 23:45:15 -08001300 dev_err(dev, "No DMA channel specified\n");
1301 status = -ENOENT;
1302 goto out_error_no_dma_ch;
1303 }
1304
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001305 /* Initial and start queue */
1306 status = init_queue(drv_data);
1307 if (status != 0) {
Bryan Wua32c6912007-12-04 23:45:15 -08001308 dev_err(dev, "problem initializing queue\n");
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001309 goto out_error_queue_alloc;
1310 }
Bryan Wua32c6912007-12-04 23:45:15 -08001311
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001312 status = start_queue(drv_data);
1313 if (status != 0) {
Bryan Wua32c6912007-12-04 23:45:15 -08001314 dev_err(dev, "problem starting queue\n");
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001315 goto out_error_queue_alloc;
1316 }
1317
Vitja Makarovf9e522c2008-04-08 17:41:57 -07001318 status = peripheral_request_list(drv_data->pin_req, DRV_NAME);
1319 if (status != 0) {
1320 dev_err(&pdev->dev, ": Requesting Peripherals failed\n");
1321 goto out_error_queue_alloc;
1322 }
1323
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001324 /* Register with the SPI framework */
1325 platform_set_drvdata(pdev, drv_data);
1326 status = spi_register_master(master);
1327 if (status != 0) {
Bryan Wua32c6912007-12-04 23:45:15 -08001328 dev_err(dev, "problem registering spi master\n");
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001329 goto out_error_queue_alloc;
1330 }
Bryan Wua32c6912007-12-04 23:45:15 -08001331
Bryan Wuf4521262007-12-04 23:45:22 -08001332 dev_info(dev, "%s, Version %s, regs_base@%p, dma channel@%d\n",
Bryan Wubb90eb02007-12-04 23:45:18 -08001333 DRV_DESC, DRV_VERSION, drv_data->regs_base,
1334 drv_data->dma_channel);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001335 return status;
1336
Michael Hennerichcc2f81a2007-12-04 23:45:13 -08001337out_error_queue_alloc:
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001338 destroy_queue(drv_data);
Bryan Wua32c6912007-12-04 23:45:15 -08001339out_error_no_dma_ch:
Bryan Wubb90eb02007-12-04 23:45:18 -08001340 iounmap((void *) drv_data->regs_base);
Bryan Wua32c6912007-12-04 23:45:15 -08001341out_error_ioremap:
1342out_error_get_res:
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001343 spi_master_put(master);
Michael Hennerichcc2f81a2007-12-04 23:45:13 -08001344
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001345 return status;
1346}
1347
1348/* stop hardware and remove the driver */
1349static int __devexit bfin5xx_spi_remove(struct platform_device *pdev)
1350{
1351 struct driver_data *drv_data = platform_get_drvdata(pdev);
1352 int status = 0;
1353
1354 if (!drv_data)
1355 return 0;
1356
1357 /* Remove the queue */
1358 status = destroy_queue(drv_data);
1359 if (status != 0)
1360 return status;
1361
1362 /* Disable the SSP at the peripheral and SOC level */
1363 bfin_spi_disable(drv_data);
1364
1365 /* Release DMA */
1366 if (drv_data->master_info->enable_dma) {
Bryan Wubb90eb02007-12-04 23:45:18 -08001367 if (dma_channel_active(drv_data->dma_channel))
1368 free_dma(drv_data->dma_channel);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001369 }
1370
1371 /* Disconnect from the SPI framework */
1372 spi_unregister_master(drv_data->master);
1373
Bryan Wu003d9222007-12-04 23:45:22 -08001374 peripheral_free_list(drv_data->pin_req);
Michael Hennerichcc2f81a2007-12-04 23:45:13 -08001375
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001376 /* Prevent double remove */
1377 platform_set_drvdata(pdev, NULL);
1378
1379 return 0;
1380}
1381
1382#ifdef CONFIG_PM
1383static int bfin5xx_spi_suspend(struct platform_device *pdev, pm_message_t state)
1384{
1385 struct driver_data *drv_data = platform_get_drvdata(pdev);
1386 int status = 0;
1387
1388 status = stop_queue(drv_data);
1389 if (status != 0)
1390 return status;
1391
1392 /* stop hardware */
1393 bfin_spi_disable(drv_data);
1394
1395 return 0;
1396}
1397
1398static int bfin5xx_spi_resume(struct platform_device *pdev)
1399{
1400 struct driver_data *drv_data = platform_get_drvdata(pdev);
1401 int status = 0;
1402
1403 /* Enable the SPI interface */
1404 bfin_spi_enable(drv_data);
1405
1406 /* Start the queue running */
1407 status = start_queue(drv_data);
1408 if (status != 0) {
1409 dev_err(&pdev->dev, "problem starting queue (%d)\n", status);
1410 return status;
1411 }
1412
1413 return 0;
1414}
1415#else
1416#define bfin5xx_spi_suspend NULL
1417#define bfin5xx_spi_resume NULL
1418#endif /* CONFIG_PM */
1419
Kay Sievers7e38c3c2008-04-10 21:29:20 -07001420MODULE_ALIAS("platform:bfin-spi");
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001421static struct platform_driver bfin5xx_spi_driver = {
David Brownellfc3ba952007-08-30 23:56:24 -07001422 .driver = {
Bryan Wua32c6912007-12-04 23:45:15 -08001423 .name = DRV_NAME,
Bryan Wu88b40362007-05-21 18:32:16 +08001424 .owner = THIS_MODULE,
1425 },
1426 .suspend = bfin5xx_spi_suspend,
1427 .resume = bfin5xx_spi_resume,
1428 .remove = __devexit_p(bfin5xx_spi_remove),
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001429};
1430
1431static int __init bfin5xx_spi_init(void)
1432{
Bryan Wu88b40362007-05-21 18:32:16 +08001433 return platform_driver_probe(&bfin5xx_spi_driver, bfin5xx_spi_probe);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001434}
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001435module_init(bfin5xx_spi_init);
1436
1437static void __exit bfin5xx_spi_exit(void)
1438{
1439 platform_driver_unregister(&bfin5xx_spi_driver);
1440}
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001441module_exit(bfin5xx_spi_exit);