blob: 5917147af0c4eff57698506aab596cb587916060 [file] [log] [blame]
Catalin Marinas9cce7a42012-03-05 11:49:28 +00001/*
2 * Based on arch/arm/include/asm/processor.h
3 *
4 * Copyright (C) 1995-1999 Russell King
5 * Copyright (C) 2012 ARM Ltd.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19#ifndef __ASM_PROCESSOR_H
20#define __ASM_PROCESSOR_H
21
Mark Rutland27eeced2018-04-12 12:10:59 +010022#define TASK_SIZE_64 (UL(1) << VA_BITS)
23
Mark Rutlandc9100862018-04-12 12:11:00 +010024#define KERNEL_DS UL(-1)
25#define USER_DS (TASK_SIZE_64 - 1)
26
Mark Rutland27eeced2018-04-12 12:10:59 +010027#ifndef __ASSEMBLY__
28
Catalin Marinas9cce7a42012-03-05 11:49:28 +000029/*
30 * Default implementation of macro that returns current
31 * instruction pointer ("program counter").
32 */
33#define current_text_addr() ({ __label__ _l; _l: &&_l;})
34
35#ifdef __KERNEL__
36
37#include <linux/string.h>
38
Will Deaconcd5e10b2016-02-02 12:46:23 +000039#include <asm/alternative.h>
Catalin Marinas9cce7a42012-03-05 11:49:28 +000040#include <asm/fpsimd.h>
41#include <asm/hw_breakpoint.h>
Will Deaconafb83cc2016-02-10 10:07:30 +000042#include <asm/lse.h>
Paul Walmsley2ec45602015-01-05 17:38:41 -070043#include <asm/pgtable-hwdef.h>
Catalin Marinas9cce7a42012-03-05 11:49:28 +000044#include <asm/ptrace.h>
45#include <asm/types.h>
46
Mark Rutland27eeced2018-04-12 12:10:59 +010047/*
48 * TASK_SIZE - the maximum size of a user space task.
49 * TASK_UNMAPPED_BASE - the lower boundary of the mmap VM area.
50 */
51#ifdef CONFIG_COMPAT
52#define TASK_SIZE_32 UL(0x100000000)
53#define TASK_SIZE (test_thread_flag(TIF_32BIT) ? \
54 TASK_SIZE_32 : TASK_SIZE_64)
55#define TASK_SIZE_OF(tsk) (test_tsk_thread_flag(tsk, TIF_32BIT) ? \
56 TASK_SIZE_32 : TASK_SIZE_64)
57#else
58#define TASK_SIZE TASK_SIZE_64
59#endif /* CONFIG_COMPAT */
60
61#define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 4))
62
Catalin Marinas9cce7a42012-03-05 11:49:28 +000063#define STACK_TOP_MAX TASK_SIZE_64
64#ifdef CONFIG_COMPAT
65#define AARCH32_VECTORS_BASE 0xffff0000
66#define STACK_TOP (test_thread_flag(TIF_32BIT) ? \
67 AARCH32_VECTORS_BASE : STACK_TOP_MAX)
68#else
69#define STACK_TOP STACK_TOP_MAX
70#endif /* CONFIG_COMPAT */
Will Deaconf483a852012-11-08 16:00:16 +000071
Catalin Marinasa1e50a82015-02-05 18:01:53 +000072extern phys_addr_t arm64_dma_phys_limit;
73#define ARCH_LOW_ADDRESS_LIMIT (arm64_dma_phys_limit - 1)
Catalin Marinas9cce7a42012-03-05 11:49:28 +000074
75struct debug_info {
76 /* Have we suspended stepping by a debugger? */
77 int suspended_step;
78 /* Allow breakpoints and watchpoints to be disabled for this thread. */
79 int bps_disabled;
80 int wps_disabled;
81 /* Hardware breakpoints pinned to this task. */
82 struct perf_event *hbp_break[ARM_MAX_BRP];
83 struct perf_event *hbp_watch[ARM_MAX_WRP];
84};
85
86struct cpu_context {
87 unsigned long x19;
88 unsigned long x20;
89 unsigned long x21;
90 unsigned long x22;
91 unsigned long x23;
92 unsigned long x24;
93 unsigned long x25;
94 unsigned long x26;
95 unsigned long x27;
96 unsigned long x28;
97 unsigned long fp;
98 unsigned long sp;
99 unsigned long pc;
100};
101
102struct thread_struct {
103 struct cpu_context cpu_context; /* cpu context */
Will Deacond00a3812015-05-27 15:39:40 +0100104 unsigned long tp_value; /* TLS register */
105#ifdef CONFIG_COMPAT
106 unsigned long tp2_value;
107#endif
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000108 struct fpsimd_state fpsimd_state;
109 unsigned long fault_address; /* fault info */
Catalin Marinas91413002014-04-06 23:04:12 +0100110 unsigned long fault_code; /* ESR_EL1 value */
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000111 struct debug_info debug; /* debugging */
112};
113
Will Deacond00a3812015-05-27 15:39:40 +0100114#ifdef CONFIG_COMPAT
115#define task_user_tls(t) \
116({ \
117 unsigned long *__tls; \
118 if (is_compat_thread(task_thread_info(t))) \
119 __tls = &(t)->thread.tp2_value; \
120 else \
121 __tls = &(t)->thread.tp_value; \
122 __tls; \
123 })
124#else
125#define task_user_tls(t) (&(t)->thread.tp_value)
126#endif
127
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000128#define INIT_THREAD { }
129
130static inline void start_thread_common(struct pt_regs *regs, unsigned long pc)
131{
132 memset(regs, 0, sizeof(*regs));
133 regs->syscallno = ~0UL;
134 regs->pc = pc;
135}
136
137static inline void start_thread(struct pt_regs *regs, unsigned long pc,
138 unsigned long sp)
139{
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000140 start_thread_common(regs, pc);
141 regs->pstate = PSR_MODE_EL0t;
142 regs->sp = sp;
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000143}
144
145#ifdef CONFIG_COMPAT
146static inline void compat_start_thread(struct pt_regs *regs, unsigned long pc,
147 unsigned long sp)
148{
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000149 start_thread_common(regs, pc);
150 regs->pstate = COMPAT_PSR_MODE_USR;
151 if (pc & 1)
152 regs->pstate |= COMPAT_PSR_T_BIT;
Will Deacona795a382013-10-11 14:52:12 +0100153
154#ifdef __AARCH64EB__
155 regs->pstate |= COMPAT_PSR_E_BIT;
156#endif
157
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000158 regs->compat_sp = sp;
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000159}
160#endif
161
162/* Forward declaration, a strange C thing */
163struct task_struct;
164
165/* Free all resources held by a thread. */
166extern void release_thread(struct task_struct *);
167
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000168unsigned long get_wchan(struct task_struct *p);
169
Peter Crosthwaite1baa82f2015-03-02 19:19:14 +0000170static inline void cpu_relax(void)
171{
172 asm volatile("yield" ::: "memory");
173}
174
Davidlohr Bueso3a6bfbc2014-06-29 15:09:33 -0700175#define cpu_relax_lowlatency() cpu_relax()
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000176
177/* Thread switching */
178extern struct task_struct *cpu_switch_to(struct task_struct *prev,
179 struct task_struct *next);
180
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000181#define task_pt_regs(p) \
182 ((struct pt_regs *)(THREAD_START_SP + task_stack_page(p)) - 1)
183
Catalin Marinasebe61522014-07-10 11:37:40 +0100184#define KSTK_EIP(tsk) ((unsigned long)task_pt_regs(tsk)->pc)
Will Deacon3168a742014-08-29 16:11:10 +0100185#define KSTK_ESP(tsk) user_stack_pointer(task_pt_regs(tsk))
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000186
187/*
188 * Prefetching support
189 */
190#define ARCH_HAS_PREFETCH
191static inline void prefetch(const void *ptr)
192{
193 asm volatile("prfm pldl1keep, %a0\n" : : "p" (ptr));
194}
195
196#define ARCH_HAS_PREFETCHW
197static inline void prefetchw(const void *ptr)
198{
199 asm volatile("prfm pstl1keep, %a0\n" : : "p" (ptr));
200}
201
202#define ARCH_HAS_SPINLOCK_PREFETCH
Will Deaconcd5e10b2016-02-02 12:46:23 +0000203static inline void spin_lock_prefetch(const void *ptr)
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000204{
Will Deaconcd5e10b2016-02-02 12:46:23 +0000205 asm volatile(ARM64_LSE_ATOMIC_INSN(
206 "prfm pstl1strm, %a0",
207 "nop") : : "p" (ptr));
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000208}
209
210#define HAVE_ARCH_PICK_MMAP_LAYOUT
211
212#endif
213
James Morse2a6dcb22016-10-18 11:27:46 +0100214int cpu_enable_pan(void *__unused);
215int cpu_enable_uao(void *__unused);
216int cpu_enable_cache_maint_trap(void *__unused);
James Morse338d4f42015-07-22 19:05:54 +0100217
Mark Rutland27eeced2018-04-12 12:10:59 +0100218#endif /* __ASSEMBLY__ */
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000219#endif /* __ASM_PROCESSOR_H */