blob: f422becbddd9d3f91deb6da6f81a36a004744652 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * include/asm-x86_64/processor.h
3 *
4 * Copyright (C) 1994 Linus Torvalds
5 */
6
7#ifndef __ASM_X86_64_PROCESSOR_H
8#define __ASM_X86_64_PROCESSOR_H
9
10#include <asm/segment.h>
11#include <asm/page.h>
12#include <asm/types.h>
13#include <asm/sigcontext.h>
14#include <asm/cpufeature.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/threads.h>
16#include <asm/msr.h>
17#include <asm/current.h>
18#include <asm/system.h>
19#include <asm/mmsegment.h>
20#include <asm/percpu.h>
21#include <linux/personality.h>
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -080022#include <linux/cpumask.h>
Andi Kleen5d02d7a2007-05-02 19:27:11 +020023#include <asm/processor-flags.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
25#define TF_MASK 0x00000100
26#define IF_MASK 0x00000200
27#define IOPL_MASK 0x00003000
28#define NT_MASK 0x00004000
29#define VM_MASK 0x00020000
30#define AC_MASK 0x00040000
31#define VIF_MASK 0x00080000 /* virtual interrupt flag */
32#define VIP_MASK 0x00100000 /* virtual interrupt pending */
33#define ID_MASK 0x00200000
34
35#define desc_empty(desc) \
Zachary Amsden12aaa082005-08-16 12:05:09 -070036 (!((desc)->a | (desc)->b))
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
38#define desc_equal(desc1, desc2) \
39 (((desc1)->a == (desc2)->a) && ((desc1)->b == (desc2)->b))
40
41/*
42 * Default implementation of macro that returns current
43 * instruction pointer ("program counter").
44 */
45#define current_text_addr() ({ void *pc; asm volatile("leaq 1f(%%rip),%0\n1:":"=r"(pc)); pc; })
46
47/*
48 * CPU type and hardware bug flags. Kept separately for each CPU.
49 */
50
51struct cpuinfo_x86 {
52 __u8 x86; /* CPU family */
53 __u8 x86_vendor; /* CPU vendor */
54 __u8 x86_model;
55 __u8 x86_mask;
56 int cpuid_level; /* Maximum supported CPUID level, -1=no CPUID */
57 __u32 x86_capability[NCAPINTS];
58 char x86_vendor_id[16];
59 char x86_model_id[64];
60 int x86_cache_size; /* in KB */
61 int x86_clflush_size;
62 int x86_cache_alignment;
63 int x86_tlbsize; /* number of 4K pages in DTLB/ITLB combined(in pages)*/
64 __u8 x86_virt_bits, x86_phys_bits;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +010065 __u8 x86_max_cores; /* cpuid returned max cores value */
Linus Torvalds1da177e2005-04-16 15:20:36 -070066 __u32 x86_power;
Andi Kleenebfcaa92005-04-16 15:25:18 -070067 __u32 extended_cpuid_level; /* Max extended CPUID function supported */
Linus Torvalds1da177e2005-04-16 15:20:36 -070068 unsigned long loops_per_jiffy;
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -080069#ifdef CONFIG_SMP
70 cpumask_t llc_shared_map; /* cpus sharing the last level cache */
71#endif
Siddha, Suresh B94605ef2005-11-05 17:25:54 +010072 __u8 apicid;
Rohit Sethf3fa8eb2006-06-26 13:58:17 +020073#ifdef CONFIG_SMP
Siddha, Suresh B94605ef2005-11-05 17:25:54 +010074 __u8 booted_cores; /* number of cores as seen by OS */
Rohit Sethf3fa8eb2006-06-26 13:58:17 +020075 __u8 phys_proc_id; /* Physical Processor id. */
76 __u8 cpu_core_id; /* Core id. */
77#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070078} ____cacheline_aligned;
79
80#define X86_VENDOR_INTEL 0
81#define X86_VENDOR_CYRIX 1
82#define X86_VENDOR_AMD 2
83#define X86_VENDOR_UMC 3
84#define X86_VENDOR_NEXGEN 4
85#define X86_VENDOR_CENTAUR 5
Linus Torvalds1da177e2005-04-16 15:20:36 -070086#define X86_VENDOR_TRANSMETA 7
87#define X86_VENDOR_NUM 8
88#define X86_VENDOR_UNKNOWN 0xff
89
90#ifdef CONFIG_SMP
91extern struct cpuinfo_x86 cpu_data[];
92#define current_cpu_data cpu_data[smp_processor_id()]
93#else
94#define cpu_data (&boot_cpu_data)
95#define current_cpu_data boot_cpu_data
96#endif
97
98extern char ignore_irq13;
99
100extern void identify_cpu(struct cpuinfo_x86 *);
101extern void print_cpu_info(struct cpuinfo_x86 *);
Venki Pallipadi1d679532007-07-11 12:18:32 -0700102extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
Andi Kleen240cd6a802006-06-26 13:56:13 +0200104extern unsigned short num_cache_leaves;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105
106/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107 * Save the cr4 feature set we're using (ie
108 * Pentium 4MB enable and PPro Global page
109 * enable), so that any CPU's that boot up
110 * after us can get the correct flags.
111 */
112extern unsigned long mmu_cr4_features;
113
114static inline void set_in_cr4 (unsigned long mask)
115{
116 mmu_cr4_features |= mask;
117 __asm__("movq %%cr4,%%rax\n\t"
118 "orq %0,%%rax\n\t"
119 "movq %%rax,%%cr4\n"
120 : : "irg" (mask)
121 :"ax");
122}
123
124static inline void clear_in_cr4 (unsigned long mask)
125{
126 mmu_cr4_features &= ~mask;
127 __asm__("movq %%cr4,%%rax\n\t"
128 "andq %0,%%rax\n\t"
129 "movq %%rax,%%cr4\n"
130 : : "irg" (~mask)
131 :"ax");
132}
133
134
135/*
Andi Kleen637716a2005-05-16 21:53:20 -0700136 * User space process size. 47bits minus one guard page.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137 */
Suresh Siddha84929802005-06-21 17:14:32 -0700138#define TASK_SIZE64 (0x800000000000UL - 4096)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139
140/* This decides where the kernel will search for a free chunk of vm
141 * space during mmap's.
142 */
143#define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? 0xc0000000 : 0xFFFFe000)
Suresh Siddha84929802005-06-21 17:14:32 -0700144
145#define TASK_SIZE (test_thread_flag(TIF_IA32) ? IA32_PAGE_OFFSET : TASK_SIZE64)
146#define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_IA32)) ? IA32_PAGE_OFFSET : TASK_SIZE64)
147
148#define TASK_UNMAPPED_BASE PAGE_ALIGN(TASK_SIZE/3)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149
150/*
151 * Size of io_bitmap.
152 */
153#define IO_BITMAP_BITS 65536
154#define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
155#define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
156#define IO_BITMAP_OFFSET offsetof(struct tss_struct,io_bitmap)
157#define INVALID_IO_BITMAP_OFFSET 0x8000
158
159struct i387_fxsave_struct {
160 u16 cwd;
161 u16 swd;
162 u16 twd;
163 u16 fop;
164 u64 rip;
165 u64 rdp;
166 u32 mxcsr;
167 u32 mxcsr_mask;
168 u32 st_space[32]; /* 8*16 bytes for each FP-reg = 128 bytes */
Avi Kivitybbf30a12007-05-02 19:27:12 +0200169 u32 xmm_space[64]; /* 16*16 bytes for each XMM-reg = 256 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 u32 padding[24];
171} __attribute__ ((aligned (16)));
172
173union i387_union {
174 struct i387_fxsave_struct fxsave;
175};
176
177struct tss_struct {
178 u32 reserved1;
179 u64 rsp0;
180 u64 rsp1;
181 u64 rsp2;
182 u64 reserved2;
183 u64 ist[7];
184 u32 reserved3;
185 u32 reserved4;
186 u16 reserved5;
187 u16 io_bitmap_base;
188 /*
189 * The extra 1 is there because the CPU will access an
190 * additional byte beyond the end of the IO permission
191 * bitmap. The extra byte must be all 1 bits, and must
192 * be within the limit. Thus we have:
193 *
194 * 128 bytes, the bitmap itself, for ports 0..0x3ff
195 * 8 bytes, for an extra "long" of ~0UL
196 */
197 unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
198} __attribute__((packed)) ____cacheline_aligned;
199
Keith Owens01ebb772006-08-30 19:37:19 +0200200
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201extern struct cpuinfo_x86 boot_cpu_data;
202DECLARE_PER_CPU(struct tss_struct,init_tss);
Keith Owens01ebb772006-08-30 19:37:19 +0200203/* Save the original ist values for checking stack pointers during debugging */
204struct orig_ist {
205 unsigned long ist[7];
206};
207DECLARE_PER_CPU(struct orig_ist, orig_ist);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208
Ravikiran G Thirumalai5fd63b32006-01-11 22:46:15 +0100209#ifdef CONFIG_X86_VSMP
210#define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
211#define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
212#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213#define ARCH_MIN_TASKALIGN 16
Ravikiran G Thirumalai5fd63b32006-01-11 22:46:15 +0100214#define ARCH_MIN_MMSTRUCT_ALIGN 0
215#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216
217struct thread_struct {
218 unsigned long rsp0;
219 unsigned long rsp;
220 unsigned long userrsp; /* Copy from PDA */
221 unsigned long fs;
222 unsigned long gs;
223 unsigned short es, ds, fsindex, gsindex;
224/* Hardware debugging registers */
225 unsigned long debugreg0;
226 unsigned long debugreg1;
227 unsigned long debugreg2;
228 unsigned long debugreg3;
229 unsigned long debugreg6;
230 unsigned long debugreg7;
231/* fault info */
232 unsigned long cr2, trap_no, error_code;
233/* floating point info */
234 union i387_union i387 __attribute__((aligned(16)));
235/* IO permissions. the bitmap could be moved into the GDT, that would make
236 switch faster for a limited number of ioperm using tasks. -AK */
237 int ioperm;
238 unsigned long *io_bitmap_ptr;
239 unsigned io_bitmap_max;
240/* cached TLS descriptors. */
241 u64 tls_array[GDT_ENTRY_TLS_ENTRIES];
242} __attribute__((aligned(16)));
243
Andi Kleena0d58c92005-09-12 18:49:24 +0200244#define INIT_THREAD { \
245 .rsp0 = (unsigned long)&init_stack + sizeof(init_stack) \
246}
247
248#define INIT_TSS { \
249 .rsp0 = (unsigned long)&init_stack + sizeof(init_stack) \
250}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251
252#define INIT_MMAP \
253{ &init_mm, 0, 0, NULL, PAGE_SHARED, VM_READ | VM_WRITE | VM_EXEC, 1, NULL, NULL }
254
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255#define start_thread(regs,new_rip,new_rsp) do { \
256 asm volatile("movl %0,%%fs; movl %0,%%es; movl %0,%%ds": :"r" (0)); \
257 load_gs_index(0); \
258 (regs)->rip = (new_rip); \
259 (regs)->rsp = (new_rsp); \
260 write_pda(oldrsp, (new_rsp)); \
261 (regs)->cs = __USER_CS; \
262 (regs)->ss = __USER_DS; \
263 (regs)->eflags = 0x200; \
264 set_fs(USER_DS); \
265} while(0)
266
Vincent Hanqueze9129e52005-06-23 00:08:46 -0700267#define get_debugreg(var, register) \
268 __asm__("movq %%db" #register ", %0" \
269 :"=r" (var))
270#define set_debugreg(value, register) \
271 __asm__("movq %0,%%db" #register \
272 : /* no output */ \
273 :"r" (value))
274
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275struct task_struct;
276struct mm_struct;
277
278/* Free all resources held by a thread. */
279extern void release_thread(struct task_struct *);
280
281/* Prepare to copy thread state - unlazy all lazy status */
282extern void prepare_to_copy(struct task_struct *tsk);
283
284/*
285 * create a kernel thread without removing it from tasklists
286 */
287extern long kernel_thread(int (*fn)(void *), void * arg, unsigned long flags);
288
289/*
290 * Return saved PC of a blocked thread.
291 * What is this good for? it will be always the scheduler or ret_from_fork.
292 */
293#define thread_saved_pc(t) (*(unsigned long *)((t)->thread.rsp - 8))
294
295extern unsigned long get_wchan(struct task_struct *p);
Al Virobb049232006-01-12 01:05:38 -0800296#define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.rsp0 - 1)
297#define KSTK_EIP(tsk) (task_pt_regs(tsk)->rip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298#define KSTK_ESP(tsk) -1 /* sorry. doesn't work for syscall. */
299
300
301struct microcode_header {
302 unsigned int hdrver;
303 unsigned int rev;
304 unsigned int date;
305 unsigned int sig;
306 unsigned int cksum;
307 unsigned int ldrver;
308 unsigned int pf;
309 unsigned int datasize;
310 unsigned int totalsize;
311 unsigned int reserved[3];
312};
313
314struct microcode {
315 struct microcode_header hdr;
316 unsigned int bits[0];
317};
318
319typedef struct microcode microcode_t;
320typedef struct microcode_header microcode_header_t;
321
322/* microcode format is extended from prescott processors */
323struct extended_signature {
324 unsigned int sig;
325 unsigned int pf;
326 unsigned int cksum;
327};
328
329struct extended_sigtable {
330 unsigned int count;
331 unsigned int cksum;
332 unsigned int reserved[3];
333 struct extended_signature sigs[0];
334};
335
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336
Jan Beulich32c464f2007-10-17 18:04:41 +0200337#if defined(CONFIG_MPSC) || defined(CONFIG_MCORE2)
338#define ASM_NOP1 P6_NOP1
339#define ASM_NOP2 P6_NOP2
340#define ASM_NOP3 P6_NOP3
341#define ASM_NOP4 P6_NOP4
342#define ASM_NOP5 P6_NOP5
343#define ASM_NOP6 P6_NOP6
344#define ASM_NOP7 P6_NOP7
345#define ASM_NOP8 P6_NOP8
346#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347#define ASM_NOP1 K8_NOP1
348#define ASM_NOP2 K8_NOP2
349#define ASM_NOP3 K8_NOP3
350#define ASM_NOP4 K8_NOP4
351#define ASM_NOP5 K8_NOP5
352#define ASM_NOP6 K8_NOP6
353#define ASM_NOP7 K8_NOP7
354#define ASM_NOP8 K8_NOP8
Jan Beulich32c464f2007-10-17 18:04:41 +0200355#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356
357/* Opteron nops */
358#define K8_NOP1 ".byte 0x90\n"
359#define K8_NOP2 ".byte 0x66,0x90\n"
360#define K8_NOP3 ".byte 0x66,0x66,0x90\n"
361#define K8_NOP4 ".byte 0x66,0x66,0x66,0x90\n"
362#define K8_NOP5 K8_NOP3 K8_NOP2
363#define K8_NOP6 K8_NOP3 K8_NOP3
364#define K8_NOP7 K8_NOP4 K8_NOP3
365#define K8_NOP8 K8_NOP4 K8_NOP4
366
Jan Beulich32c464f2007-10-17 18:04:41 +0200367/* P6 nops */
368/* uses eax dependencies (Intel-recommended choice) */
369#define P6_NOP1 ".byte 0x90\n"
370#define P6_NOP2 ".byte 0x66,0x90\n"
371#define P6_NOP3 ".byte 0x0f,0x1f,0x00\n"
372#define P6_NOP4 ".byte 0x0f,0x1f,0x40,0\n"
373#define P6_NOP5 ".byte 0x0f,0x1f,0x44,0x00,0\n"
374#define P6_NOP6 ".byte 0x66,0x0f,0x1f,0x44,0x00,0\n"
375#define P6_NOP7 ".byte 0x0f,0x1f,0x80,0,0,0,0\n"
376#define P6_NOP8 ".byte 0x0f,0x1f,0x84,0x00,0,0,0,0\n"
377
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378#define ASM_NOP_MAX 8
379
380/* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
Adrian Bunk9c0aa0f2005-09-12 18:49:24 +0200381static inline void rep_nop(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382{
383 __asm__ __volatile__("rep;nop": : :"memory");
384}
385
386/* Stop speculative execution */
Adrian Bunk9c0aa0f2005-09-12 18:49:24 +0200387static inline void sync_core(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388{
389 int tmp;
390 asm volatile("cpuid" : "=a" (tmp) : "0" (1) : "ebx","ecx","edx","memory");
391}
392
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393#define ARCH_HAS_PREFETCH
394static inline void prefetch(void *x)
395{
Serge Belyshev4ecbca82007-10-04 23:10:04 +0200396 asm volatile("prefetcht0 (%0)" :: "r" (x));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397}
398
399#define ARCH_HAS_PREFETCHW 1
400static inline void prefetchw(void *x)
401{
Eric Dumazet19aaabb2005-09-06 15:16:17 -0700402 alternative_input("prefetcht0 (%1)",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 "prefetchw (%1)",
404 X86_FEATURE_3DNOW,
405 "r" (x));
406}
407
408#define ARCH_HAS_SPINLOCK_PREFETCH 1
409
410#define spin_lock_prefetch(x) prefetchw(x)
411
412#define cpu_relax() rep_nop()
413
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414static inline void __monitor(const void *eax, unsigned long ecx,
415 unsigned long edx)
416{
417 /* "monitor %eax,%ecx,%edx;" */
418 asm volatile(
419 ".byte 0x0f,0x01,0xc8;"
420 : :"a" (eax), "c" (ecx), "d"(edx));
421}
422
423static inline void __mwait(unsigned long eax, unsigned long ecx)
424{
425 /* "mwait %eax,%ecx;" */
426 asm volatile(
427 ".byte 0x0f,0x01,0xc9;"
428 : :"a" (eax), "c" (ecx));
429}
430
Venkatesh Pallipadid331e732006-12-07 02:14:13 +0100431static inline void __sti_mwait(unsigned long eax, unsigned long ecx)
432{
433 /* "mwait %eax,%ecx;" */
434 asm volatile(
435 "sti; .byte 0x0f,0x01,0xc9;"
436 : :"a" (eax), "c" (ecx));
437}
438
Venkatesh Pallipadi991528d2006-09-25 16:28:13 -0700439extern void mwait_idle_with_hints(unsigned long eax, unsigned long ecx);
440
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441#define stack_current() \
442({ \
443 struct thread_info *ti; \
444 asm("andq %%rsp,%0; ":"=r" (ti) : "0" (CURRENT_MASK)); \
445 ti->task; \
446})
447
448#define cache_line_size() (boot_cpu_data.x86_cache_alignment)
449
450extern unsigned long boot_option_idle_override;
451/* Boot loader type from the setup header */
452extern int bootloader_type;
453
Andi Kleen88172102006-01-17 07:03:38 +0100454#define HAVE_ARCH_PICK_MMAP_LAYOUT 1
455
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456#endif /* __ASM_X86_64_PROCESSOR_H */