blob: 17ddb22f7a5083ecdebb64c17c86459e81ee39db [file] [log] [blame]
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +05301/*
2 * Copyright (c) 2012, NVIDIA CORPORATION. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * You should have received a copy of the GNU General Public License
14 * along with this program. If not, see <http://www.gnu.org/licenses/>.
15 */
16
17#ifndef __TEGRA_CLK_H
18#define __TEGRA_CLK_H
19
20#include <linux/clk-provider.h>
21#include <linux/clkdev.h>
22
23/**
24 * struct tegra_clk_sync_source - external clock source from codec
25 *
26 * @hw: handle between common and hardware-specific interfaces
27 * @rate: input frequency from source
28 * @max_rate: max rate allowed
29 */
30struct tegra_clk_sync_source {
31 struct clk_hw hw;
32 unsigned long rate;
33 unsigned long max_rate;
34};
35
36#define to_clk_sync_source(_hw) \
37 container_of(_hw, struct tegra_clk_sync_source, hw)
38
39extern const struct clk_ops tegra_clk_sync_source_ops;
40struct clk *tegra_clk_register_sync_source(const char *name,
41 unsigned long fixed_rate, unsigned long max_rate);
42
43/**
44 * struct tegra_clk_frac_div - fractional divider clock
45 *
46 * @hw: handle between common and hardware-specific interfaces
47 * @reg: register containing divider
48 * @flags: hardware-specific flags
49 * @shift: shift to the divider bit field
50 * @width: width of the divider bit field
51 * @frac_width: width of the fractional bit field
52 * @lock: register lock
53 *
54 * Flags:
55 * TEGRA_DIVIDER_ROUND_UP - This flags indicates to round up the divider value.
56 * TEGRA_DIVIDER_FIXED - Fixed rate PLL dividers has addition override bit, this
57 * flag indicates that this divider is for fixed rate PLL.
58 * TEGRA_DIVIDER_INT - Some modules can not cope with the duty cycle when
59 * fraction bit is set. This flags indicates to calculate divider for which
60 * fracton bit will be zero.
61 * TEGRA_DIVIDER_UART - UART module divider has additional enable bit which is
62 * set when divider value is not 0. This flags indicates that the divider
63 * is for UART module.
64 */
65struct tegra_clk_frac_div {
66 struct clk_hw hw;
67 void __iomem *reg;
68 u8 flags;
69 u8 shift;
70 u8 width;
71 u8 frac_width;
72 spinlock_t *lock;
73};
74
75#define to_clk_frac_div(_hw) container_of(_hw, struct tegra_clk_frac_div, hw)
76
77#define TEGRA_DIVIDER_ROUND_UP BIT(0)
78#define TEGRA_DIVIDER_FIXED BIT(1)
79#define TEGRA_DIVIDER_INT BIT(2)
80#define TEGRA_DIVIDER_UART BIT(3)
81
82extern const struct clk_ops tegra_clk_frac_div_ops;
83struct clk *tegra_clk_register_divider(const char *name,
84 const char *parent_name, void __iomem *reg,
85 unsigned long flags, u8 clk_divider_flags, u8 shift, u8 width,
86 u8 frac_width, spinlock_t *lock);
87
88/*
89 * Tegra PLL:
90 *
91 * In general, there are 3 requirements for each PLL
92 * that SW needs to be comply with.
93 * (1) Input frequency range (REF).
94 * (2) Comparison frequency range (CF). CF = REF/DIVM.
95 * (3) VCO frequency range (VCO). VCO = CF * DIVN.
96 *
97 * The final PLL output frequency (FO) = VCO >> DIVP.
98 */
99
100/**
101 * struct tegra_clk_pll_freq_table - PLL frequecy table
102 *
103 * @input_rate: input rate from source
104 * @output_rate: output rate from PLL for the input rate
105 * @n: feedback divider
106 * @m: input divider
107 * @p: post divider
108 * @cpcon: charge pump current
109 */
110struct tegra_clk_pll_freq_table {
111 unsigned long input_rate;
112 unsigned long output_rate;
113 u16 n;
114 u16 m;
115 u8 p;
116 u8 cpcon;
117};
118
119/**
120 * struct clk_pll_params - PLL parameters
121 *
122 * @input_min: Minimum input frequency
123 * @input_max: Maximum input frequency
124 * @cf_min: Minimum comparison frequency
125 * @cf_max: Maximum comparison frequency
126 * @vco_min: Minimum VCO frequency
127 * @vco_max: Maximum VCO frequency
128 * @base_reg: PLL base reg offset
129 * @misc_reg: PLL misc reg offset
130 * @lock_reg: PLL lock reg offset
131 * @lock_bit_idx: Bit index for PLL lock status
132 * @lock_enable_bit_idx: Bit index to enable PLL lock
133 * @lock_delay: Delay in us if PLL lock is not used
134 */
135struct tegra_clk_pll_params {
136 unsigned long input_min;
137 unsigned long input_max;
138 unsigned long cf_min;
139 unsigned long cf_max;
140 unsigned long vco_min;
141 unsigned long vco_max;
142
143 u32 base_reg;
144 u32 misc_reg;
145 u32 lock_reg;
146 u32 lock_bit_idx;
147 u32 lock_enable_bit_idx;
148 int lock_delay;
149};
150
151/**
152 * struct tegra_clk_pll - Tegra PLL clock
153 *
154 * @hw: handle between common and hardware-specifix interfaces
155 * @clk_base: address of CAR controller
156 * @pmc: address of PMC, required to read override bits
157 * @freq_table: array of frequencies supported by PLL
158 * @params: PLL parameters
159 * @flags: PLL flags
160 * @fixed_rate: PLL rate if it is fixed
161 * @lock: register lock
162 * @divn_shift: shift to the feedback divider bit field
163 * @divn_width: width of the feedback divider bit field
164 * @divm_shift: shift to the input divider bit field
165 * @divm_width: width of the input divider bit field
166 * @divp_shift: shift to the post divider bit field
167 * @divp_width: width of the post divider bit field
168 *
169 * Flags:
170 * TEGRA_PLL_USE_LOCK - This flag indicated to use lock bits for
171 * PLL locking. If not set it will use lock_delay value to wait.
172 * TEGRA_PLL_HAS_CPCON - This flag indicates that CPCON value needs
173 * to be programmed to change output frequency of the PLL.
174 * TEGRA_PLL_SET_LFCON - This flag indicates that LFCON value needs
175 * to be programmed to change output frequency of the PLL.
176 * TEGRA_PLL_SET_DCCON - This flag indicates that DCCON value needs
177 * to be programmed to change output frequency of the PLL.
178 * TEGRA_PLLU - PLLU has inverted post divider. This flags indicated
179 * that it is PLLU and invert post divider value.
180 * TEGRA_PLLM - PLLM has additional override settings in PMC. This
181 * flag indicates that it is PLLM and use override settings.
182 * TEGRA_PLL_FIXED - We are not supposed to change output frequency
183 * of some plls.
184 * TEGRA_PLLE_CONFIGURE - Configure PLLE when enabling.
Peter De Schrijverdba40722013-04-03 17:40:36 +0300185 * TEGRA_PLL_LOCK_MISC - Lock bit is in the misc register instead of the
186 * base register.
Peter De Schrijverdd935872013-04-03 17:40:37 +0300187 * TEGRA_PLL_BYPASS - PLL has bypass bit
Peter De Schrijver7ba28812013-04-03 17:40:38 +0300188 * TEGRA_PLL_HAS_LOCK_ENABLE - PLL has bit to enable lock monitoring
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530189 */
190struct tegra_clk_pll {
191 struct clk_hw hw;
192 void __iomem *clk_base;
193 void __iomem *pmc;
Peter De Schrijverdba40722013-04-03 17:40:36 +0300194 u32 flags;
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530195 unsigned long fixed_rate;
196 spinlock_t *lock;
197 u8 divn_shift;
198 u8 divn_width;
199 u8 divm_shift;
200 u8 divm_width;
201 u8 divp_shift;
202 u8 divp_width;
203 struct tegra_clk_pll_freq_table *freq_table;
204 struct tegra_clk_pll_params *params;
205};
206
207#define to_clk_pll(_hw) container_of(_hw, struct tegra_clk_pll, hw)
208
209#define TEGRA_PLL_USE_LOCK BIT(0)
210#define TEGRA_PLL_HAS_CPCON BIT(1)
211#define TEGRA_PLL_SET_LFCON BIT(2)
212#define TEGRA_PLL_SET_DCCON BIT(3)
213#define TEGRA_PLLU BIT(4)
214#define TEGRA_PLLM BIT(5)
215#define TEGRA_PLL_FIXED BIT(6)
216#define TEGRA_PLLE_CONFIGURE BIT(7)
Peter De Schrijverdba40722013-04-03 17:40:36 +0300217#define TEGRA_PLL_LOCK_MISC BIT(8)
Peter De Schrijverdd935872013-04-03 17:40:37 +0300218#define TEGRA_PLL_BYPASS BIT(9)
Peter De Schrijver7ba28812013-04-03 17:40:38 +0300219#define TEGRA_PLL_HAS_LOCK_ENABLE BIT(10)
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530220
221extern const struct clk_ops tegra_clk_pll_ops;
222extern const struct clk_ops tegra_clk_plle_ops;
223struct clk *tegra_clk_register_pll(const char *name, const char *parent_name,
224 void __iomem *clk_base, void __iomem *pmc,
225 unsigned long flags, unsigned long fixed_rate,
Peter De Schrijverdba40722013-04-03 17:40:36 +0300226 struct tegra_clk_pll_params *pll_params, u32 pll_flags,
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530227 struct tegra_clk_pll_freq_table *freq_table, spinlock_t *lock);
228struct clk *tegra_clk_register_plle(const char *name, const char *parent_name,
229 void __iomem *clk_base, void __iomem *pmc,
230 unsigned long flags, unsigned long fixed_rate,
Peter De Schrijverdba40722013-04-03 17:40:36 +0300231 struct tegra_clk_pll_params *pll_params, u32 pll_flags,
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530232 struct tegra_clk_pll_freq_table *freq_table, spinlock_t *lock);
233
234/**
235 * struct tegra_clk_pll_out - PLL divider down clock
236 *
237 * @hw: handle between common and hardware-specific interfaces
238 * @reg: register containing the PLL divider
239 * @enb_bit_idx: bit to enable/disable PLL divider
240 * @rst_bit_idx: bit to reset PLL divider
241 * @lock: register lock
242 * @flags: hardware-specific flags
243 */
244struct tegra_clk_pll_out {
245 struct clk_hw hw;
246 void __iomem *reg;
247 u8 enb_bit_idx;
248 u8 rst_bit_idx;
249 spinlock_t *lock;
250 u8 flags;
251};
252
253#define to_clk_pll_out(_hw) container_of(_hw, struct tegra_clk_pll_out, hw)
254
255extern const struct clk_ops tegra_clk_pll_out_ops;
256struct clk *tegra_clk_register_pll_out(const char *name,
257 const char *parent_name, void __iomem *reg, u8 enb_bit_idx,
258 u8 rst_bit_idx, unsigned long flags, u8 pll_div_flags,
259 spinlock_t *lock);
260
261/**
262 * struct tegra_clk_periph_regs - Registers controlling peripheral clock
263 *
264 * @enb_reg: read the enable status
265 * @enb_set_reg: write 1 to enable clock
266 * @enb_clr_reg: write 1 to disable clock
267 * @rst_reg: read the reset status
268 * @rst_set_reg: write 1 to assert the reset of peripheral
269 * @rst_clr_reg: write 1 to deassert the reset of peripheral
270 */
271struct tegra_clk_periph_regs {
272 u32 enb_reg;
273 u32 enb_set_reg;
274 u32 enb_clr_reg;
275 u32 rst_reg;
276 u32 rst_set_reg;
277 u32 rst_clr_reg;
278};
279
280/**
281 * struct tegra_clk_periph_gate - peripheral gate clock
282 *
283 * @magic: magic number to validate type
284 * @hw: handle between common and hardware-specific interfaces
285 * @clk_base: address of CAR controller
286 * @regs: Registers to control the peripheral
287 * @flags: hardware-specific flags
288 * @clk_num: Clock number
289 * @enable_refcnt: array to maintain reference count of the clock
290 *
291 * Flags:
292 * TEGRA_PERIPH_NO_RESET - This flag indicates that reset is not allowed
293 * for this module.
294 * TEGRA_PERIPH_MANUAL_RESET - This flag indicates not to reset module
295 * after clock enable and driver for the module is responsible for
296 * doing reset.
297 * TEGRA_PERIPH_ON_APB - If peripheral is in the APB bus then read the
298 * bus to flush the write operation in apb bus. This flag indicates
299 * that this peripheral is in apb bus.
300 */
301struct tegra_clk_periph_gate {
302 u32 magic;
303 struct clk_hw hw;
304 void __iomem *clk_base;
305 u8 flags;
306 int clk_num;
307 int *enable_refcnt;
308 struct tegra_clk_periph_regs *regs;
309};
310
311#define to_clk_periph_gate(_hw) \
312 container_of(_hw, struct tegra_clk_periph_gate, hw)
313
314#define TEGRA_CLK_PERIPH_GATE_MAGIC 0x17760309
315
316#define TEGRA_PERIPH_NO_RESET BIT(0)
317#define TEGRA_PERIPH_MANUAL_RESET BIT(1)
318#define TEGRA_PERIPH_ON_APB BIT(2)
319
320void tegra_periph_reset(struct tegra_clk_periph_gate *gate, bool assert);
321extern const struct clk_ops tegra_clk_periph_gate_ops;
322struct clk *tegra_clk_register_periph_gate(const char *name,
323 const char *parent_name, u8 gate_flags, void __iomem *clk_base,
324 unsigned long flags, int clk_num,
325 struct tegra_clk_periph_regs *pregs, int *enable_refcnt);
326
327/**
328 * struct clk-periph - peripheral clock
329 *
330 * @magic: magic number to validate type
331 * @hw: handle between common and hardware-specific interfaces
332 * @mux: mux clock
333 * @divider: divider clock
334 * @gate: gate clock
335 * @mux_ops: mux clock ops
336 * @div_ops: divider clock ops
337 * @gate_ops: gate clock ops
338 */
339struct tegra_clk_periph {
340 u32 magic;
341 struct clk_hw hw;
342 struct clk_mux mux;
343 struct tegra_clk_frac_div divider;
344 struct tegra_clk_periph_gate gate;
345
346 const struct clk_ops *mux_ops;
347 const struct clk_ops *div_ops;
348 const struct clk_ops *gate_ops;
349};
350
351#define to_clk_periph(_hw) container_of(_hw, struct tegra_clk_periph, hw)
352
353#define TEGRA_CLK_PERIPH_MAGIC 0x18221223
354
355extern const struct clk_ops tegra_clk_periph_ops;
356struct clk *tegra_clk_register_periph(const char *name,
357 const char **parent_names, int num_parents,
358 struct tegra_clk_periph *periph, void __iomem *clk_base,
359 u32 offset);
360struct clk *tegra_clk_register_periph_nodiv(const char *name,
361 const char **parent_names, int num_parents,
362 struct tegra_clk_periph *periph, void __iomem *clk_base,
363 u32 offset);
364
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200365#define TEGRA_CLK_PERIPH(_mux_shift, _mux_mask, _mux_flags, \
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530366 _div_shift, _div_width, _div_frac_width, \
367 _div_flags, _clk_num, _enb_refcnt, _regs, \
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200368 _gate_flags, _table) \
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530369 { \
370 .mux = { \
371 .flags = _mux_flags, \
372 .shift = _mux_shift, \
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200373 .mask = _mux_mask, \
374 .table = _table, \
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530375 }, \
376 .divider = { \
377 .flags = _div_flags, \
378 .shift = _div_shift, \
379 .width = _div_width, \
380 .frac_width = _div_frac_width, \
381 }, \
382 .gate = { \
383 .flags = _gate_flags, \
384 .clk_num = _clk_num, \
385 .enable_refcnt = _enb_refcnt, \
386 .regs = _regs, \
387 }, \
388 .mux_ops = &clk_mux_ops, \
389 .div_ops = &tegra_clk_frac_div_ops, \
390 .gate_ops = &tegra_clk_periph_gate_ops, \
391 }
392
393struct tegra_periph_init_data {
394 const char *name;
395 int clk_id;
396 const char **parent_names;
397 int num_parents;
398 struct tegra_clk_periph periph;
399 u32 offset;
400 const char *con_id;
401 const char *dev_id;
402};
403
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200404#define TEGRA_INIT_DATA_TABLE(_name, _con_id, _dev_id, _parent_names, _offset,\
405 _mux_shift, _mux_mask, _mux_flags, _div_shift, \
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530406 _div_width, _div_frac_width, _div_flags, _regs, \
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200407 _clk_num, _enb_refcnt, _gate_flags, _clk_id, _table) \
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530408 { \
409 .name = _name, \
410 .clk_id = _clk_id, \
411 .parent_names = _parent_names, \
412 .num_parents = ARRAY_SIZE(_parent_names), \
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200413 .periph = TEGRA_CLK_PERIPH(_mux_shift, _mux_mask, \
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530414 _mux_flags, _div_shift, \
415 _div_width, _div_frac_width, \
416 _div_flags, _clk_num, \
417 _enb_refcnt, _regs, \
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200418 _gate_flags, _table), \
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530419 .offset = _offset, \
420 .con_id = _con_id, \
421 .dev_id = _dev_id, \
422 }
423
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200424#define TEGRA_INIT_DATA(_name, _con_id, _dev_id, _parent_names, _offset,\
425 _mux_shift, _mux_width, _mux_flags, _div_shift, \
426 _div_width, _div_frac_width, _div_flags, _regs, \
427 _clk_num, _enb_refcnt, _gate_flags, _clk_id) \
428 TEGRA_INIT_DATA_TABLE(_name, _con_id, _dev_id, _parent_names, _offset,\
429 _mux_shift, BIT(_mux_width) - 1, _mux_flags, \
430 _div_shift, _div_width, _div_frac_width, _div_flags, \
431 _regs, _clk_num, _enb_refcnt, _gate_flags, _clk_id,\
432 NULL)
433
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530434/**
435 * struct clk_super_mux - super clock
436 *
437 * @hw: handle between common and hardware-specific interfaces
438 * @reg: register controlling multiplexer
439 * @width: width of the multiplexer bit field
440 * @flags: hardware-specific flags
441 * @div2_index: bit controlling divide-by-2
442 * @pllx_index: PLLX index in the parent list
443 * @lock: register lock
444 *
445 * Flags:
446 * TEGRA_DIVIDER_2 - LP cluster has additional divider. This flag indicates
447 * that this is LP cluster clock.
448 */
449struct tegra_clk_super_mux {
450 struct clk_hw hw;
451 void __iomem *reg;
452 u8 width;
453 u8 flags;
454 u8 div2_index;
455 u8 pllx_index;
456 spinlock_t *lock;
457};
458
459#define to_clk_super_mux(_hw) container_of(_hw, struct tegra_clk_super_mux, hw)
460
461#define TEGRA_DIVIDER_2 BIT(0)
462
463extern const struct clk_ops tegra_clk_super_ops;
464struct clk *tegra_clk_register_super_mux(const char *name,
465 const char **parent_names, u8 num_parents,
466 unsigned long flags, void __iomem *reg, u8 clk_super_flags,
467 u8 width, u8 pllx_index, u8 div2_index, spinlock_t *lock);
468
469/**
470 * struct clk_init_tabel - clock initialization table
471 * @clk_id: clock id as mentioned in device tree bindings
472 * @parent_id: parent clock id as mentioned in device tree bindings
473 * @rate: rate to set
474 * @state: enable/disable
475 */
476struct tegra_clk_init_table {
477 unsigned int clk_id;
478 unsigned int parent_id;
479 unsigned long rate;
480 int state;
481};
482
483/**
484 * struct clk_duplicate - duplicate clocks
485 * @clk_id: clock id as mentioned in device tree bindings
486 * @lookup: duplicate lookup entry for the clock
487 */
488struct tegra_clk_duplicate {
489 int clk_id;
490 struct clk_lookup lookup;
491};
492
493#define TEGRA_CLK_DUPLICATE(_clk_id, _dev, _con) \
494 { \
495 .clk_id = _clk_id, \
496 .lookup = { \
497 .dev_id = _dev, \
498 .con_id = _con, \
499 }, \
500 }
501
502void tegra_init_from_table(struct tegra_clk_init_table *tbl,
503 struct clk *clks[], int clk_max);
504
505void tegra_init_dup_clks(struct tegra_clk_duplicate *dup_list,
506 struct clk *clks[], int clk_max);
507
Prashant Gaikwad37c26a92013-01-11 13:16:24 +0530508#ifdef CONFIG_ARCH_TEGRA_2x_SOC
509void tegra20_clock_init(struct device_node *np);
510#else
511static inline void tegra20_clock_init(struct device_node *np) {}
512#endif /* CONFIG_ARCH_TEGRA_2x_SOC */
513
Prashant Gaikwadb08e8c02013-01-11 13:16:25 +0530514#ifdef CONFIG_ARCH_TEGRA_3x_SOC
515void tegra30_clock_init(struct device_node *np);
516#else
517static inline void tegra30_clock_init(struct device_node *np) {}
518#endif /* CONFIG_ARCH_TEGRA_3x_SOC */
519
Stephen Warren441f1992013-03-25 13:22:24 -0600520typedef void (*tegra_clk_apply_init_table_func)(void);
521extern tegra_clk_apply_init_table_func tegra_clk_apply_init_table;
522
Prashant Gaikwad8f8f4842013-01-11 13:16:20 +0530523#endif /* TEGRA_CLK_H */