blob: c3b99def9cbc3c1eff063248a064d7ee3fc8c84e [file] [log] [blame]
Eddie Dong1fd4f2a2007-07-18 12:03:39 +03001/*
2 * Copyright (C) 2001 MandrakeSoft S.A.
3 *
4 * MandrakeSoft S.A.
5 * 43, rue d'Aboukir
6 * 75002 Paris - France
7 * http://www.linux-mandrake.com/
8 * http://www.mandrakesoft.com/
9 *
10 * This library is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU Lesser General Public
12 * License as published by the Free Software Foundation; either
13 * version 2 of the License, or (at your option) any later version.
14 *
15 * This library is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
18 * Lesser General Public License for more details.
19 *
20 * You should have received a copy of the GNU Lesser General Public
21 * License along with this library; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
23 *
24 * Yunhong Jiang <yunhong.jiang@intel.com>
25 * Yaozu (Eddie) Dong <eddie.dong@intel.com>
26 * Based on Xen 3.1 code.
27 */
28
Avi Kivityedf88412007-12-16 11:02:48 +020029#include <linux/kvm_host.h>
Eddie Dong1fd4f2a2007-07-18 12:03:39 +030030#include <linux/kvm.h>
31#include <linux/mm.h>
32#include <linux/highmem.h>
33#include <linux/smp.h>
34#include <linux/hrtimer.h>
35#include <linux/io.h>
36#include <asm/processor.h>
Eddie Dong1fd4f2a2007-07-18 12:03:39 +030037#include <asm/page.h>
38#include <asm/current.h>
Zhang Xiantao82470192007-12-17 13:59:56 +080039
40#include "ioapic.h"
41#include "lapic.h"
Marcelo Tosattif5244722008-07-26 17:01:00 -030042#include "irq.h"
Zhang Xiantao82470192007-12-17 13:59:56 +080043
Laurent Viviere25e3ed2007-10-12 11:01:59 +020044#if 0
45#define ioapic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg)
46#else
Eddie Dong1fd4f2a2007-07-18 12:03:39 +030047#define ioapic_debug(fmt, arg...)
Laurent Viviere25e3ed2007-10-12 11:01:59 +020048#endif
Marcelo Tosattiff4b9df2008-06-05 00:08:11 -030049static int ioapic_deliver(struct kvm_ioapic *vioapic, int irq);
Eddie Dong1fd4f2a2007-07-18 12:03:39 +030050
51static unsigned long ioapic_read_indirect(struct kvm_ioapic *ioapic,
52 unsigned long addr,
53 unsigned long length)
54{
55 unsigned long result = 0;
56
57 switch (ioapic->ioregsel) {
58 case IOAPIC_REG_VERSION:
59 result = ((((IOAPIC_NUM_PINS - 1) & 0xff) << 16)
60 | (IOAPIC_VERSION_ID & 0xff));
61 break;
62
63 case IOAPIC_REG_APIC_ID:
64 case IOAPIC_REG_ARB_ID:
65 result = ((ioapic->id & 0xf) << 24);
66 break;
67
68 default:
69 {
70 u32 redir_index = (ioapic->ioregsel - 0x10) >> 1;
71 u64 redir_content;
72
73 ASSERT(redir_index < IOAPIC_NUM_PINS);
74
75 redir_content = ioapic->redirtbl[redir_index].bits;
76 result = (ioapic->ioregsel & 0x1) ?
77 (redir_content >> 32) & 0xffffffff :
78 redir_content & 0xffffffff;
79 break;
80 }
81 }
82
83 return result;
84}
85
Gleb Natapov49256632009-02-04 17:28:14 +020086static int ioapic_service(struct kvm_ioapic *ioapic, unsigned int idx)
Eddie Dong1fd4f2a2007-07-18 12:03:39 +030087{
88 union ioapic_redir_entry *pent;
Gleb Natapov49256632009-02-04 17:28:14 +020089 int injected = -1;
Eddie Dong1fd4f2a2007-07-18 12:03:39 +030090
91 pent = &ioapic->redirtbl[idx];
92
93 if (!pent->fields.mask) {
Gleb Natapov49256632009-02-04 17:28:14 +020094 injected = ioapic_deliver(ioapic, idx);
Marcelo Tosattiff4b9df2008-06-05 00:08:11 -030095 if (injected && pent->fields.trig_mode == IOAPIC_LEVEL_TRIG)
Eddie Dong1fd4f2a2007-07-18 12:03:39 +030096 pent->fields.remote_irr = 1;
97 }
98 if (!pent->fields.trig_mode)
99 ioapic->irr &= ~(1 << idx);
Gleb Natapov49256632009-02-04 17:28:14 +0200100
101 return injected;
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300102}
103
104static void ioapic_write_indirect(struct kvm_ioapic *ioapic, u32 val)
105{
106 unsigned index;
Avi Kivity75858a82009-01-04 17:10:50 +0200107 bool mask_before, mask_after;
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300108
109 switch (ioapic->ioregsel) {
110 case IOAPIC_REG_VERSION:
111 /* Writes are ignored. */
112 break;
113
114 case IOAPIC_REG_APIC_ID:
115 ioapic->id = (val >> 24) & 0xf;
116 break;
117
118 case IOAPIC_REG_ARB_ID:
119 break;
120
121 default:
122 index = (ioapic->ioregsel - 0x10) >> 1;
123
Laurent Viviere25e3ed2007-10-12 11:01:59 +0200124 ioapic_debug("change redir index %x val %x\n", index, val);
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300125 if (index >= IOAPIC_NUM_PINS)
126 return;
Avi Kivity75858a82009-01-04 17:10:50 +0200127 mask_before = ioapic->redirtbl[index].fields.mask;
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300128 if (ioapic->ioregsel & 1) {
129 ioapic->redirtbl[index].bits &= 0xffffffff;
130 ioapic->redirtbl[index].bits |= (u64) val << 32;
131 } else {
132 ioapic->redirtbl[index].bits &= ~0xffffffffULL;
133 ioapic->redirtbl[index].bits |= (u32) val;
134 ioapic->redirtbl[index].fields.remote_irr = 0;
135 }
Avi Kivity75858a82009-01-04 17:10:50 +0200136 mask_after = ioapic->redirtbl[index].fields.mask;
137 if (mask_before != mask_after)
138 kvm_fire_mask_notifiers(ioapic->kvm, index, mask_after);
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300139 if (ioapic->irr & (1 << index))
140 ioapic_service(ioapic, index);
141 break;
142 }
143}
144
Marcelo Tosattiff4b9df2008-06-05 00:08:11 -0300145static int ioapic_inj_irq(struct kvm_ioapic *ioapic,
Zhang Xiantao8be54532007-12-02 22:35:57 +0800146 struct kvm_vcpu *vcpu,
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300147 u8 vector, u8 trig_mode, u8 delivery_mode)
148{
Laurent Viviere25e3ed2007-10-12 11:01:59 +0200149 ioapic_debug("irq %d trig %d deliv %d\n", vector, trig_mode,
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300150 delivery_mode);
151
Zhang Xiantao0c7ac282007-12-02 22:49:09 +0800152 ASSERT((delivery_mode == IOAPIC_FIXED) ||
153 (delivery_mode == IOAPIC_LOWEST_PRIORITY));
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300154
Marcelo Tosattiff4b9df2008-06-05 00:08:11 -0300155 return kvm_apic_set_irq(vcpu, vector, trig_mode);
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300156}
157
Sheng Yang3419ffc2008-05-15 09:52:48 +0800158static void ioapic_inj_nmi(struct kvm_vcpu *vcpu)
159{
160 kvm_inject_nmi(vcpu);
Jan Kiszka26df99c2008-09-26 09:30:54 +0200161 kvm_vcpu_kick(vcpu);
Sheng Yang3419ffc2008-05-15 09:52:48 +0800162}
163
Sheng Yang68b76f52008-11-24 14:32:54 +0800164u32 kvm_ioapic_get_delivery_bitmask(struct kvm_ioapic *ioapic, u8 dest,
165 u8 dest_mode)
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300166{
167 u32 mask = 0;
168 int i;
169 struct kvm *kvm = ioapic->kvm;
170 struct kvm_vcpu *vcpu;
171
Laurent Viviere25e3ed2007-10-12 11:01:59 +0200172 ioapic_debug("dest %d dest_mode %d\n", dest, dest_mode);
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300173
174 if (dest_mode == 0) { /* Physical mode. */
175 if (dest == 0xFF) { /* Broadcast. */
176 for (i = 0; i < KVM_MAX_VCPUS; ++i)
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800177 if (kvm->vcpus[i] && kvm->vcpus[i]->arch.apic)
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300178 mask |= 1 << i;
179 return mask;
180 }
181 for (i = 0; i < KVM_MAX_VCPUS; ++i) {
182 vcpu = kvm->vcpus[i];
183 if (!vcpu)
184 continue;
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800185 if (kvm_apic_match_physical_addr(vcpu->arch.apic, dest)) {
186 if (vcpu->arch.apic)
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300187 mask = 1 << i;
188 break;
189 }
190 }
191 } else if (dest != 0) /* Logical mode, MDA non-zero. */
192 for (i = 0; i < KVM_MAX_VCPUS; ++i) {
193 vcpu = kvm->vcpus[i];
194 if (!vcpu)
195 continue;
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800196 if (vcpu->arch.apic &&
197 kvm_apic_match_logical_addr(vcpu->arch.apic, dest))
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300198 mask |= 1 << vcpu->vcpu_id;
199 }
Laurent Viviere25e3ed2007-10-12 11:01:59 +0200200 ioapic_debug("mask %x\n", mask);
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300201 return mask;
202}
203
Marcelo Tosattiff4b9df2008-06-05 00:08:11 -0300204static int ioapic_deliver(struct kvm_ioapic *ioapic, int irq)
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300205{
206 u8 dest = ioapic->redirtbl[irq].fields.dest_id;
207 u8 dest_mode = ioapic->redirtbl[irq].fields.dest_mode;
208 u8 delivery_mode = ioapic->redirtbl[irq].fields.delivery_mode;
209 u8 vector = ioapic->redirtbl[irq].fields.vector;
210 u8 trig_mode = ioapic->redirtbl[irq].fields.trig_mode;
211 u32 deliver_bitmask;
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300212 struct kvm_vcpu *vcpu;
Gleb Natapov49256632009-02-04 17:28:14 +0200213 int vcpu_id, r = -1;
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300214
215 ioapic_debug("dest=%x dest_mode=%x delivery_mode=%x "
Laurent Viviere25e3ed2007-10-12 11:01:59 +0200216 "vector=%x trig_mode=%x\n",
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300217 dest, dest_mode, delivery_mode, vector, trig_mode);
218
Sheng Yang68b76f52008-11-24 14:32:54 +0800219 deliver_bitmask = kvm_ioapic_get_delivery_bitmask(ioapic, dest,
220 dest_mode);
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300221 if (!deliver_bitmask) {
Laurent Viviere25e3ed2007-10-12 11:01:59 +0200222 ioapic_debug("no target on destination\n");
Marcelo Tosattiff4b9df2008-06-05 00:08:11 -0300223 return 0;
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300224 }
225
226 switch (delivery_mode) {
Zhang Xiantao0c7ac282007-12-02 22:49:09 +0800227 case IOAPIC_LOWEST_PRIORITY:
Zhang Xiantao8be54532007-12-02 22:35:57 +0800228 vcpu = kvm_get_lowest_prio_vcpu(ioapic->kvm, vector,
229 deliver_bitmask);
Avi Kivity8c35f232008-02-25 10:28:31 +0200230#ifdef CONFIG_X86
231 if (irq == 0)
232 vcpu = ioapic->kvm->vcpus[0];
233#endif
Zhang Xiantao8be54532007-12-02 22:35:57 +0800234 if (vcpu != NULL)
Marcelo Tosattiff4b9df2008-06-05 00:08:11 -0300235 r = ioapic_inj_irq(ioapic, vcpu, vector,
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300236 trig_mode, delivery_mode);
237 else
Zhang Xiantao8be54532007-12-02 22:35:57 +0800238 ioapic_debug("null lowest prio vcpu: "
Laurent Viviere25e3ed2007-10-12 11:01:59 +0200239 "mask=%x vector=%x delivery_mode=%x\n",
Zhang Xiantao0c7ac282007-12-02 22:49:09 +0800240 deliver_bitmask, vector, IOAPIC_LOWEST_PRIORITY);
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300241 break;
Zhang Xiantao0c7ac282007-12-02 22:49:09 +0800242 case IOAPIC_FIXED:
Avi Kivity8c35f232008-02-25 10:28:31 +0200243#ifdef CONFIG_X86
244 if (irq == 0)
245 deliver_bitmask = 1;
246#endif
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300247 for (vcpu_id = 0; deliver_bitmask != 0; vcpu_id++) {
248 if (!(deliver_bitmask & (1 << vcpu_id)))
249 continue;
250 deliver_bitmask &= ~(1 << vcpu_id);
251 vcpu = ioapic->kvm->vcpus[vcpu_id];
252 if (vcpu) {
Gleb Natapov49256632009-02-04 17:28:14 +0200253 if (r < 0)
254 r = 0;
255 r += ioapic_inj_irq(ioapic, vcpu, vector,
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300256 trig_mode, delivery_mode);
257 }
258 }
259 break;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800260 case IOAPIC_NMI:
261 for (vcpu_id = 0; deliver_bitmask != 0; vcpu_id++) {
262 if (!(deliver_bitmask & (1 << vcpu_id)))
263 continue;
264 deliver_bitmask &= ~(1 << vcpu_id);
265 vcpu = ioapic->kvm->vcpus[vcpu_id];
Gleb Natapov49256632009-02-04 17:28:14 +0200266 if (vcpu) {
Sheng Yang3419ffc2008-05-15 09:52:48 +0800267 ioapic_inj_nmi(vcpu);
Gleb Natapov49256632009-02-04 17:28:14 +0200268 r = 1;
269 }
Sheng Yang3419ffc2008-05-15 09:52:48 +0800270 else
271 ioapic_debug("NMI to vcpu %d failed\n",
272 vcpu->vcpu_id);
273 }
274 break;
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300275 default:
276 printk(KERN_WARNING "Unsupported delivery mode %d\n",
277 delivery_mode);
278 break;
279 }
Marcelo Tosattiff4b9df2008-06-05 00:08:11 -0300280 return r;
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300281}
282
Gleb Natapov49256632009-02-04 17:28:14 +0200283int kvm_ioapic_set_irq(struct kvm_ioapic *ioapic, int irq, int level)
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300284{
285 u32 old_irr = ioapic->irr;
286 u32 mask = 1 << irq;
287 union ioapic_redir_entry entry;
Gleb Natapov49256632009-02-04 17:28:14 +0200288 int ret = 1;
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300289
290 if (irq >= 0 && irq < IOAPIC_NUM_PINS) {
291 entry = ioapic->redirtbl[irq];
292 level ^= entry.fields.polarity;
293 if (!level)
294 ioapic->irr &= ~mask;
295 else {
296 ioapic->irr |= mask;
297 if ((!entry.fields.trig_mode && old_irr != ioapic->irr)
298 || !entry.fields.remote_irr)
Gleb Natapov49256632009-02-04 17:28:14 +0200299 ret = ioapic_service(ioapic, irq);
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300300 }
301 }
Gleb Natapov49256632009-02-04 17:28:14 +0200302 return ret;
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300303}
304
Marcelo Tosatti44882ee2009-01-27 15:12:38 -0200305static void __kvm_ioapic_update_eoi(struct kvm_ioapic *ioapic, int pin,
Marcelo Tosattif5244722008-07-26 17:01:00 -0300306 int trigger_mode)
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300307{
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300308 union ioapic_redir_entry *ent;
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300309
Marcelo Tosatti44882ee2009-01-27 15:12:38 -0200310 ent = &ioapic->redirtbl[pin];
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300311
Marcelo Tosatti44882ee2009-01-27 15:12:38 -0200312 kvm_notify_acked_irq(ioapic->kvm, KVM_IRQCHIP_IOAPIC, pin);
Marcelo Tosattif5244722008-07-26 17:01:00 -0300313
314 if (trigger_mode == IOAPIC_LEVEL_TRIG) {
315 ASSERT(ent->fields.trig_mode == IOAPIC_LEVEL_TRIG);
316 ent->fields.remote_irr = 0;
Marcelo Tosatti44882ee2009-01-27 15:12:38 -0200317 if (!ent->fields.mask && (ioapic->irr & (1 << pin)))
318 ioapic_service(ioapic, pin);
Marcelo Tosattif5244722008-07-26 17:01:00 -0300319 }
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300320}
321
Marcelo Tosattif5244722008-07-26 17:01:00 -0300322void kvm_ioapic_update_eoi(struct kvm *kvm, int vector, int trigger_mode)
Avi Kivity4fa6b9c2008-06-17 15:36:36 -0700323{
324 struct kvm_ioapic *ioapic = kvm->arch.vioapic;
325 int i;
326
327 for (i = 0; i < IOAPIC_NUM_PINS; i++)
328 if (ioapic->redirtbl[i].fields.vector == vector)
Marcelo Tosattif5244722008-07-26 17:01:00 -0300329 __kvm_ioapic_update_eoi(ioapic, i, trigger_mode);
Avi Kivity4fa6b9c2008-06-17 15:36:36 -0700330}
331
Laurent Vivier92760492008-05-30 16:05:53 +0200332static int ioapic_in_range(struct kvm_io_device *this, gpa_t addr,
333 int len, int is_write)
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300334{
335 struct kvm_ioapic *ioapic = (struct kvm_ioapic *)this->private;
336
337 return ((addr >= ioapic->base_address &&
338 (addr < ioapic->base_address + IOAPIC_MEM_LENGTH)));
339}
340
341static void ioapic_mmio_read(struct kvm_io_device *this, gpa_t addr, int len,
342 void *val)
343{
344 struct kvm_ioapic *ioapic = (struct kvm_ioapic *)this->private;
345 u32 result;
346
Laurent Viviere25e3ed2007-10-12 11:01:59 +0200347 ioapic_debug("addr %lx\n", (unsigned long)addr);
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300348 ASSERT(!(addr & 0xf)); /* check alignment */
349
350 addr &= 0xff;
351 switch (addr) {
352 case IOAPIC_REG_SELECT:
353 result = ioapic->ioregsel;
354 break;
355
356 case IOAPIC_REG_WINDOW:
357 result = ioapic_read_indirect(ioapic, addr, len);
358 break;
359
360 default:
361 result = 0;
362 break;
363 }
364 switch (len) {
365 case 8:
366 *(u64 *) val = result;
367 break;
368 case 1:
369 case 2:
370 case 4:
371 memcpy(val, (char *)&result, len);
372 break;
373 default:
374 printk(KERN_WARNING "ioapic: wrong length %d\n", len);
375 }
376}
377
378static void ioapic_mmio_write(struct kvm_io_device *this, gpa_t addr, int len,
379 const void *val)
380{
381 struct kvm_ioapic *ioapic = (struct kvm_ioapic *)this->private;
382 u32 data;
383
Laurent Viviere25e3ed2007-10-12 11:01:59 +0200384 ioapic_debug("ioapic_mmio_write addr=%p len=%d val=%p\n",
385 (void*)addr, len, val);
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300386 ASSERT(!(addr & 0xf)); /* check alignment */
387 if (len == 4 || len == 8)
388 data = *(u32 *) val;
389 else {
390 printk(KERN_WARNING "ioapic: Unsupported size %d\n", len);
391 return;
392 }
393
394 addr &= 0xff;
395 switch (addr) {
396 case IOAPIC_REG_SELECT:
397 ioapic->ioregsel = data;
398 break;
399
400 case IOAPIC_REG_WINDOW:
401 ioapic_write_indirect(ioapic, data);
402 break;
Zhang Xiantaob1fd3d32007-12-02 22:53:07 +0800403#ifdef CONFIG_IA64
404 case IOAPIC_REG_EOI:
Xiantao Zhang26815a62008-08-19 20:48:03 +0800405 kvm_ioapic_update_eoi(ioapic->kvm, data, IOAPIC_LEVEL_TRIG);
Zhang Xiantaob1fd3d32007-12-02 22:53:07 +0800406 break;
407#endif
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300408
409 default:
410 break;
411 }
412}
413
Eddie Dong8c392692007-10-10 12:15:54 +0200414void kvm_ioapic_reset(struct kvm_ioapic *ioapic)
415{
416 int i;
417
418 for (i = 0; i < IOAPIC_NUM_PINS; i++)
419 ioapic->redirtbl[i].fields.mask = 1;
420 ioapic->base_address = IOAPIC_DEFAULT_BASE_ADDRESS;
421 ioapic->ioregsel = 0;
422 ioapic->irr = 0;
423 ioapic->id = 0;
424}
425
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300426int kvm_ioapic_init(struct kvm *kvm)
427{
428 struct kvm_ioapic *ioapic;
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300429
430 ioapic = kzalloc(sizeof(struct kvm_ioapic), GFP_KERNEL);
431 if (!ioapic)
432 return -ENOMEM;
Zhang Xiantaod7deeeb02007-12-14 10:17:34 +0800433 kvm->arch.vioapic = ioapic;
Eddie Dong8c392692007-10-10 12:15:54 +0200434 kvm_ioapic_reset(ioapic);
Eddie Dong1fd4f2a2007-07-18 12:03:39 +0300435 ioapic->dev.read = ioapic_mmio_read;
436 ioapic->dev.write = ioapic_mmio_write;
437 ioapic->dev.in_range = ioapic_in_range;
438 ioapic->dev.private = ioapic;
439 ioapic->kvm = kvm;
440 kvm_io_bus_register_dev(&kvm->mmio_bus, &ioapic->dev);
441 return 0;
442}
Avi Kivity75858a82009-01-04 17:10:50 +0200443