blob: ca51e9bd0097d6f7562c92a3655c49fe5faf75f5 [file] [log] [blame]
Catalin Marinasb3901d52012-03-05 11:49:28 +00001/*
2 * Based on arch/arm/include/asm/mmu_context.h
3 *
4 * Copyright (C) 1996 Russell King.
5 * Copyright (C) 2012 ARM Ltd.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19#ifndef __ASM_MMU_CONTEXT_H
20#define __ASM_MMU_CONTEXT_H
21
22#include <linux/compiler.h>
23#include <linux/sched.h>
24
25#include <asm/cacheflush.h>
Catalin Marinascfa93772016-09-02 14:54:03 +010026#include <asm/cpufeature.h>
Catalin Marinasb3901d52012-03-05 11:49:28 +000027#include <asm/proc-fns.h>
28#include <asm-generic/mm_hooks.h>
29#include <asm/cputype.h>
30#include <asm/pgtable.h>
Mark Rutlandadf75892016-09-08 13:55:38 +010031#include <asm/sysreg.h>
Mark Rutland9e8e8652016-01-25 11:44:58 +000032#include <asm/tlbflush.h>
Se Wang (Patrick) Oh990d44a2015-07-15 20:10:19 -070033#include <linux/msm_rtb.h>
Catalin Marinasb3901d52012-03-05 11:49:28 +000034
Will Deaconec45d1c2013-01-17 12:31:45 +000035static inline void contextidr_thread_switch(struct task_struct *next)
36{
Se Wang (Patrick) Oh990d44a2015-07-15 20:10:19 -070037 pid_t pid = task_pid_nr(next);
38
Mark Rutlandd3ea42a2016-09-08 13:55:39 +010039 if (!IS_ENABLED(CONFIG_PID_IN_CONTEXTIDR))
40 return;
41
Se Wang (Patrick) Oh990d44a2015-07-15 20:10:19 -070042 write_sysreg(pid, contextidr_el1);
Mark Rutlandadf75892016-09-08 13:55:38 +010043 isb();
Se Wang (Patrick) Oh990d44a2015-07-15 20:10:19 -070044
45 uncached_logk(LOGK_CTXID, (void *)(u64)pid);
46
Will Deaconec45d1c2013-01-17 12:31:45 +000047}
Will Deaconec45d1c2013-01-17 12:31:45 +000048
Catalin Marinasb3901d52012-03-05 11:49:28 +000049/*
50 * Set TTBR0 to empty_zero_page. No translations will be possible via TTBR0.
51 */
52static inline void cpu_set_reserved_ttbr0(void)
53{
Laura Abbott4b3b1082017-01-10 13:35:49 -080054 unsigned long ttbr = __pa_symbol(empty_zero_page);
Catalin Marinasb3901d52012-03-05 11:49:28 +000055
Mark Rutlandadf75892016-09-08 13:55:38 +010056 write_sysreg(ttbr, ttbr0_el1);
57 isb();
Catalin Marinasb3901d52012-03-05 11:49:28 +000058}
59
Ard Biesheuveldd006da2015-03-19 16:42:27 +000060/*
61 * TCR.T0SZ value to use when the ID map is active. Usually equals
62 * TCR_T0SZ(VA_BITS), unless system RAM is positioned very high in
63 * physical memory, in which case it will be smaller.
64 */
65extern u64 idmap_t0sz;
66
67static inline bool __cpu_uses_extended_idmap(void)
68{
69 return (!IS_ENABLED(CONFIG_ARM64_VA_BITS_48) &&
70 unlikely(idmap_t0sz != TCR_T0SZ(VA_BITS)));
71}
72
Ard Biesheuveldd006da2015-03-19 16:42:27 +000073/*
74 * Set TCR.T0SZ to its default value (based on VA_BITS)
75 */
Mark Rutland609116d2016-01-25 11:45:00 +000076static inline void __cpu_set_tcr_t0sz(unsigned long t0sz)
Ard Biesheuveldd006da2015-03-19 16:42:27 +000077{
Will Deaconc51e97d2015-10-06 18:46:21 +010078 unsigned long tcr;
79
80 if (!__cpu_uses_extended_idmap())
81 return;
82
Mark Rutlandadf75892016-09-08 13:55:38 +010083 tcr = read_sysreg(tcr_el1);
84 tcr &= ~TCR_T0SZ_MASK;
85 tcr |= t0sz << TCR_T0SZ_OFFSET;
86 write_sysreg(tcr, tcr_el1);
87 isb();
Ard Biesheuveldd006da2015-03-19 16:42:27 +000088}
89
Mark Rutland609116d2016-01-25 11:45:00 +000090#define cpu_set_default_tcr_t0sz() __cpu_set_tcr_t0sz(TCR_T0SZ(VA_BITS))
91#define cpu_set_idmap_tcr_t0sz() __cpu_set_tcr_t0sz(idmap_t0sz)
92
Will Deacon5aec7152015-10-06 18:46:24 +010093/*
Mark Rutland9e8e8652016-01-25 11:44:58 +000094 * Remove the idmap from TTBR0_EL1 and install the pgd of the active mm.
95 *
96 * The idmap lives in the same VA range as userspace, but uses global entries
97 * and may use a different TCR_EL1.T0SZ. To avoid issues resulting from
98 * speculative TLB fetches, we must temporarily install the reserved page
99 * tables while we invalidate the TLBs and set up the correct TCR_EL1.T0SZ.
100 *
101 * If current is a not a user task, the mm covers the TTBR1_EL1 page tables,
102 * which should not be installed in TTBR0_EL1. In this case we can leave the
103 * reserved page tables in place.
104 */
105static inline void cpu_uninstall_idmap(void)
106{
107 struct mm_struct *mm = current->active_mm;
108
109 cpu_set_reserved_ttbr0();
110 local_flush_tlb_all();
111 cpu_set_default_tcr_t0sz();
112
Catalin Marinascfa93772016-09-02 14:54:03 +0100113 if (mm != &init_mm && !system_uses_ttbr0_pan())
Mark Rutland9e8e8652016-01-25 11:44:58 +0000114 cpu_switch_mm(mm->pgd, mm);
115}
116
Mark Rutland609116d2016-01-25 11:45:00 +0000117static inline void cpu_install_idmap(void)
118{
119 cpu_set_reserved_ttbr0();
120 local_flush_tlb_all();
121 cpu_set_idmap_tcr_t0sz();
122
Laura Abbott4b3b1082017-01-10 13:35:49 -0800123 cpu_switch_mm(lm_alias(idmap_pg_dir), &init_mm);
Mark Rutland609116d2016-01-25 11:45:00 +0000124}
125
Mark Rutland9e8e8652016-01-25 11:44:58 +0000126/*
Mark Rutland50e18812016-01-25 11:45:01 +0000127 * Atomically replaces the active TTBR1_EL1 PGD with a new VA-compatible PGD,
128 * avoiding the possibility of conflicting TLB entries being allocated.
129 */
130static inline void cpu_replace_ttbr1(pgd_t *pgd)
131{
132 typedef void (ttbr_replace_func)(phys_addr_t);
133 extern ttbr_replace_func idmap_cpu_replace_ttbr1;
134 ttbr_replace_func *replace_phys;
135
136 phys_addr_t pgd_phys = virt_to_phys(pgd);
137
Laura Abbott4b3b1082017-01-10 13:35:49 -0800138 replace_phys = (void *)__pa_symbol(idmap_cpu_replace_ttbr1);
Mark Rutland50e18812016-01-25 11:45:01 +0000139
140 cpu_install_idmap();
141 replace_phys(pgd_phys);
142 cpu_uninstall_idmap();
143}
144
145/*
Will Deacon5aec7152015-10-06 18:46:24 +0100146 * It would be nice to return ASIDs back to the allocator, but unfortunately
147 * that introduces a race with a generation rollover where we could erroneously
148 * free an ASID allocated in a future generation. We could workaround this by
149 * freeing the ASID from the context of the dying mm (e.g. in arch_exit_mmap),
150 * but we'd then need to make sure that we didn't dirty any TLBs afterwards.
151 * Setting a reserved TTBR0 or EPD0 would work, but it all gets ugly when you
152 * take CPU migration into account.
153 */
Catalin Marinasb3901d52012-03-05 11:49:28 +0000154#define destroy_context(mm) do { } while(0)
Will Deacon5aec7152015-10-06 18:46:24 +0100155void check_and_switch_context(struct mm_struct *mm, unsigned int cpu);
Catalin Marinasb3901d52012-03-05 11:49:28 +0000156
Ard Biesheuvel65da0a82015-11-17 09:53:31 +0100157#define init_new_context(tsk,mm) ({ atomic64_set(&(mm)->context.id, 0); 0; })
Catalin Marinasb3901d52012-03-05 11:49:28 +0000158
159/*
160 * This is called when "tsk" is about to enter lazy TLB mode.
161 *
162 * mm: describes the currently active mm context
163 * tsk: task which is entering lazy tlb
164 * cpu: cpu number which is entering lazy tlb
165 *
166 * tsk->mm will be NULL
167 */
168static inline void
169enter_lazy_tlb(struct mm_struct *mm, struct task_struct *tsk)
170{
171}
172
Catalin Marinascfa93772016-09-02 14:54:03 +0100173#ifdef CONFIG_ARM64_SW_TTBR0_PAN
174static inline void update_saved_ttbr0(struct task_struct *tsk,
175 struct mm_struct *mm)
176{
Will Deacon7bec5cb2017-12-06 10:42:10 +0000177 u64 ttbr;
178
179 if (!system_uses_ttbr0_pan())
180 return;
181
182 if (mm == &init_mm)
183 ttbr = __pa_symbol(empty_zero_page);
184 else
185 ttbr = virt_to_phys(mm->pgd) | ASID(mm) << 48;
186
187 task_thread_info(tsk)->ttbr0 = ttbr;
Catalin Marinascfa93772016-09-02 14:54:03 +0100188}
189#else
190static inline void update_saved_ttbr0(struct task_struct *tsk,
191 struct mm_struct *mm)
192{
193}
194#endif
195
196static inline void __switch_mm(struct mm_struct *next)
Catalin Marinasb3901d52012-03-05 11:49:28 +0000197{
198 unsigned int cpu = smp_processor_id();
199
Catalin Marinase53f21b2015-03-23 15:06:50 +0000200 /*
201 * init_mm.pgd does not contain any user mappings and it is always
202 * active for kernel addresses in TTBR1. Just set the reserved TTBR0.
203 */
204 if (next == &init_mm) {
205 cpu_set_reserved_ttbr0();
206 return;
207 }
208
Will Deaconc2775b22015-10-06 18:46:27 +0100209 check_and_switch_context(next, cpu);
Catalin Marinasb3901d52012-03-05 11:49:28 +0000210}
211
Catalin Marinascfa93772016-09-02 14:54:03 +0100212static inline void
213switch_mm(struct mm_struct *prev, struct mm_struct *next,
214 struct task_struct *tsk)
215{
216 if (prev != next)
217 __switch_mm(next);
218
219 /*
220 * Update the saved TTBR0_EL1 of the scheduled-in task as the previous
221 * value may have not been initialised yet (activate_mm caller) or the
222 * ASID has changed since the last run (following the context switch
Will Deacon7bec5cb2017-12-06 10:42:10 +0000223 * of another thread of the same process).
Catalin Marinascfa93772016-09-02 14:54:03 +0100224 */
Will Deacon7bec5cb2017-12-06 10:42:10 +0000225 update_saved_ttbr0(tsk, next);
Catalin Marinascfa93772016-09-02 14:54:03 +0100226}
227
Catalin Marinasb3901d52012-03-05 11:49:28 +0000228#define deactivate_mm(tsk,mm) do { } while (0)
Catalin Marinascfa93772016-09-02 14:54:03 +0100229#define activate_mm(prev,next) switch_mm(prev, next, current)
Catalin Marinasb3901d52012-03-05 11:49:28 +0000230
Suzuki K Poulose13f417f2016-02-23 10:31:45 +0000231void verify_cpu_asid_bits(void);
232
Catalin Marinasb3901d52012-03-05 11:49:28 +0000233#endif