blob: b37478db9851b11710b570b0e7e5c2e50257b4a8 [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
3 * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
Jack Morgenstein51a379d2008-07-25 10:32:52 -07004 * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
Roland Dreier225c7b12007-05-08 18:00:38 -07005 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
6 *
7 * This software is available to you under a choice of one of two
8 * licenses. You may choose to be licensed under the terms of the GNU
9 * General Public License (GPL) Version 2, available from the file
10 * COPYING in the main directory of this source tree, or the
11 * OpenIB.org BSD license below:
12 *
13 * Redistribution and use in source and binary forms, with or
14 * without modification, are permitted provided that the following
15 * conditions are met:
16 *
17 * - Redistributions of source code must retain the above
18 * copyright notice, this list of conditions and the following
19 * disclaimer.
20 *
21 * - Redistributions in binary form must reproduce the above
22 * copyright notice, this list of conditions and the following
23 * disclaimer in the documentation and/or other materials
24 * provided with the distribution.
25 *
26 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
27 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
28 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
29 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
30 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
31 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
32 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
33 * SOFTWARE.
34 */
35
36#include <linux/module.h>
37#include <linux/init.h>
38#include <linux/errno.h>
39#include <linux/pci.h>
40#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090041#include <linux/slab.h>
Eli Cohenc1b43dc2011-03-22 22:38:41 +000042#include <linux/io-mapping.h>
Jack Morgensteinab9c17a2011-12-13 04:18:30 +000043#include <linux/delay.h>
Yuval Mintz90b1ebe2012-07-01 03:18:51 +000044#include <linux/netdevice.h>
Eyal Perryb046ffe2013-10-15 16:55:24 +020045#include <linux/kmod.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070046
47#include <linux/mlx4/device.h>
48#include <linux/mlx4/doorbell.h>
49
50#include "mlx4.h"
51#include "fw.h"
52#include "icm.h"
53
54MODULE_AUTHOR("Roland Dreier");
55MODULE_DESCRIPTION("Mellanox ConnectX HCA low-level driver");
56MODULE_LICENSE("Dual BSD/GPL");
57MODULE_VERSION(DRV_VERSION);
58
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -070059struct workqueue_struct *mlx4_wq;
60
Roland Dreier225c7b12007-05-08 18:00:38 -070061#ifdef CONFIG_MLX4_DEBUG
62
63int mlx4_debug_level = 0;
64module_param_named(debug_level, mlx4_debug_level, int, 0644);
65MODULE_PARM_DESC(debug_level, "Enable debug tracing if > 0");
66
67#endif /* CONFIG_MLX4_DEBUG */
68
69#ifdef CONFIG_PCI_MSI
70
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +030071static int msi_x = 1;
Roland Dreier225c7b12007-05-08 18:00:38 -070072module_param(msi_x, int, 0444);
73MODULE_PARM_DESC(msi_x, "attempt to use MSI-X if nonzero");
74
75#else /* CONFIG_PCI_MSI */
76
77#define msi_x (0)
78
79#endif /* CONFIG_PCI_MSI */
80
Jack Morgensteinab9c17a2011-12-13 04:18:30 +000081static int num_vfs;
82module_param(num_vfs, int, 0444);
83MODULE_PARM_DESC(num_vfs, "enable #num_vfs functions if num_vfs > 0");
84
85static int probe_vf;
86module_param(probe_vf, int, 0644);
87MODULE_PARM_DESC(probe_vf, "number of vfs to probe by pf driver (num_vfs > 0)");
88
Jack Morgenstein3c439b52012-12-06 17:12:00 +000089int mlx4_log_num_mgm_entry_size = MLX4_DEFAULT_MGM_LOG_ENTRY_SIZE;
Eugenia Emantayev0ec2c0f2011-12-13 04:16:02 +000090module_param_named(log_num_mgm_entry_size,
91 mlx4_log_num_mgm_entry_size, int, 0444);
92MODULE_PARM_DESC(log_num_mgm_entry_size, "log mgm size, that defines the num"
93 " of qp per mcg, for example:"
Jack Morgenstein3c439b52012-12-06 17:12:00 +000094 " 10 gives 248.range: 7 <="
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +000095 " log_num_mgm_entry_size <= 12."
Jack Morgenstein3c439b52012-12-06 17:12:00 +000096 " To activate device managed"
97 " flow steering when available, set to -1");
Eugenia Emantayev0ec2c0f2011-12-13 04:16:02 +000098
Or Gerlitz08ff3232012-10-21 14:59:24 +000099static bool enable_64b_cqe_eqe;
100module_param(enable_64b_cqe_eqe, bool, 0444);
101MODULE_PARM_DESC(enable_64b_cqe_eqe,
Masanari Iida278cee02013-06-01 01:30:56 +0900102 "Enable 64 byte CQEs/EQEs when the FW supports this");
Or Gerlitz08ff3232012-10-21 14:59:24 +0000103
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000104#define HCA_GLOBAL_CAP_MASK 0
Or Gerlitz08ff3232012-10-21 14:59:24 +0000105
106#define PF_CONTEXT_BEHAVIOUR_MASK MLX4_FUNC_CAP_64B_EQE_CQE
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000107
Bill Pembertonf57e6842012-12-03 09:23:15 -0500108static char mlx4_version[] =
Roland Dreier225c7b12007-05-08 18:00:38 -0700109 DRV_NAME ": Mellanox ConnectX core driver v"
110 DRV_VERSION " (" DRV_RELDATE ")\n";
111
112static struct mlx4_profile default_profile = {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000113 .num_qp = 1 << 18,
Roland Dreier225c7b12007-05-08 18:00:38 -0700114 .num_srq = 1 << 16,
Jack Morgensteinc9f2ba52007-07-17 13:11:43 +0300115 .rdmarc_per_qp = 1 << 4,
Roland Dreier225c7b12007-05-08 18:00:38 -0700116 .num_cq = 1 << 16,
117 .num_mcg = 1 << 13,
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000118 .num_mpt = 1 << 19,
Marcel Apfelbaum9fd7a1e2012-01-19 09:45:31 +0000119 .num_mtt = 1 << 20, /* It is really num mtt segements */
Roland Dreier225c7b12007-05-08 18:00:38 -0700120};
121
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000122static int log_num_mac = 7;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700123module_param_named(log_num_mac, log_num_mac, int, 0444);
124MODULE_PARM_DESC(log_num_mac, "Log2 max number of MACs per ETH port (1-7)");
125
126static int log_num_vlan;
127module_param_named(log_num_vlan, log_num_vlan, int, 0444);
128MODULE_PARM_DESC(log_num_vlan, "Log2 max number of VLANs per ETH port (0-7)");
Or Gerlitzcb296882011-10-16 10:26:21 +0200129/* Log2 max number of VLANs per ETH port (0-7) */
130#define MLX4_LOG_NUM_VLANS 7
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700131
Rusty Russelleb939922011-12-19 14:08:01 +0000132static bool use_prio;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700133module_param_named(use_prio, use_prio, bool, 0444);
134MODULE_PARM_DESC(use_prio, "Enable steering by VLAN priority on ETH ports "
135 "(0/1, default 0)");
136
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000137int log_mtts_per_seg = ilog2(MLX4_MTT_ENTRY_PER_SEG);
Eli Cohenab6bf422009-05-27 14:38:34 -0700138module_param_named(log_mtts_per_seg, log_mtts_per_seg, int, 0444);
Eli Cohen04986282010-09-20 08:42:38 +0200139MODULE_PARM_DESC(log_mtts_per_seg, "Log2 number of MTT entries per segment (1-7)");
Eli Cohenab6bf422009-05-27 14:38:34 -0700140
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000141static int port_type_array[2] = {MLX4_PORT_TYPE_NONE, MLX4_PORT_TYPE_NONE};
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000142static int arr_argc = 2;
143module_param_array(port_type_array, int, &arr_argc, 0444);
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000144MODULE_PARM_DESC(port_type_array, "Array of port types: HW_DEFAULT (0) is default "
145 "1 for IB, 2 for Ethernet");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000146
147struct mlx4_port_config {
148 struct list_head list;
149 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
150 struct pci_dev *pdev;
151};
152
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700153int mlx4_check_port_params(struct mlx4_dev *dev,
154 enum mlx4_port_type *port_type)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700155{
156 int i;
157
158 for (i = 0; i < dev->caps.num_ports - 1; i++) {
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700159 if (port_type[i] != port_type[i + 1]) {
160 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP)) {
161 mlx4_err(dev, "Only same port types supported "
162 "on this HCA, aborting.\n");
163 return -EINVAL;
164 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700165 }
166 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700167
168 for (i = 0; i < dev->caps.num_ports; i++) {
169 if (!(port_type[i] & dev->caps.supported_type[i+1])) {
170 mlx4_err(dev, "Requested port type for port %d is not "
171 "supported on this HCA\n", i + 1);
172 return -EINVAL;
173 }
174 }
175 return 0;
176}
177
178static void mlx4_set_port_mask(struct mlx4_dev *dev)
179{
180 int i;
181
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700182 for (i = 1; i <= dev->caps.num_ports; ++i)
Jack Morgenstein65dab252011-12-13 04:10:41 +0000183 dev->caps.port_mask[i] = dev->caps.port_type[i];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700184}
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000185
Roland Dreier3d73c282007-10-10 15:43:54 -0700186static int mlx4_dev_cap(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
Roland Dreier225c7b12007-05-08 18:00:38 -0700187{
188 int err;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700189 int i;
Roland Dreier225c7b12007-05-08 18:00:38 -0700190
191 err = mlx4_QUERY_DEV_CAP(dev, dev_cap);
192 if (err) {
193 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
194 return err;
195 }
196
197 if (dev_cap->min_page_sz > PAGE_SIZE) {
198 mlx4_err(dev, "HCA minimum page size of %d bigger than "
199 "kernel PAGE_SIZE of %ld, aborting.\n",
200 dev_cap->min_page_sz, PAGE_SIZE);
201 return -ENODEV;
202 }
203 if (dev_cap->num_ports > MLX4_MAX_PORTS) {
204 mlx4_err(dev, "HCA has %d ports, but we only support %d, "
205 "aborting.\n",
206 dev_cap->num_ports, MLX4_MAX_PORTS);
207 return -ENODEV;
208 }
209
210 if (dev_cap->uar_size > pci_resource_len(dev->pdev, 2)) {
211 mlx4_err(dev, "HCA reported UAR size of 0x%x bigger than "
212 "PCI resource 2 size of 0x%llx, aborting.\n",
213 dev_cap->uar_size,
214 (unsigned long long) pci_resource_len(dev->pdev, 2));
215 return -ENODEV;
216 }
217
218 dev->caps.num_ports = dev_cap->num_ports;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000219 dev->phys_caps.num_phys_eqs = MLX4_MAX_EQ_NUM;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700220 for (i = 1; i <= dev->caps.num_ports; ++i) {
221 dev->caps.vl_cap[i] = dev_cap->max_vl[i];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700222 dev->caps.ib_mtu_cap[i] = dev_cap->ib_mtu[i];
Jack Morgenstein66349612012-06-19 11:21:44 +0300223 dev->phys_caps.gid_phys_table_len[i] = dev_cap->max_gids[i];
224 dev->phys_caps.pkey_phys_table_len[i] = dev_cap->max_pkeys[i];
225 /* set gid and pkey table operating lengths by default
226 * to non-sriov values */
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700227 dev->caps.gid_table_len[i] = dev_cap->max_gids[i];
228 dev->caps.pkey_table_len[i] = dev_cap->max_pkeys[i];
229 dev->caps.port_width_cap[i] = dev_cap->max_port_width[i];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700230 dev->caps.eth_mtu_cap[i] = dev_cap->eth_mtu[i];
231 dev->caps.def_mac[i] = dev_cap->def_mac[i];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700232 dev->caps.supported_type[i] = dev_cap->supported_port_types[i];
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000233 dev->caps.suggested_type[i] = dev_cap->suggested_type[i];
234 dev->caps.default_sense[i] = dev_cap->default_sense[i];
Yevgeny Petrilin76995172010-08-24 03:46:23 +0000235 dev->caps.trans_type[i] = dev_cap->trans_type[i];
236 dev->caps.vendor_oui[i] = dev_cap->vendor_oui[i];
237 dev->caps.wavelength[i] = dev_cap->wavelength[i];
238 dev->caps.trans_code[i] = dev_cap->trans_code[i];
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700239 }
240
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000241 dev->caps.uar_page_size = PAGE_SIZE;
Roland Dreier225c7b12007-05-08 18:00:38 -0700242 dev->caps.num_uars = dev_cap->uar_size / PAGE_SIZE;
Roland Dreier225c7b12007-05-08 18:00:38 -0700243 dev->caps.local_ca_ack_delay = dev_cap->local_ca_ack_delay;
244 dev->caps.bf_reg_size = dev_cap->bf_reg_size;
245 dev->caps.bf_regs_per_page = dev_cap->bf_regs_per_page;
246 dev->caps.max_sq_sg = dev_cap->max_sq_sg;
247 dev->caps.max_rq_sg = dev_cap->max_rq_sg;
248 dev->caps.max_wqes = dev_cap->max_qp_sz;
249 dev->caps.max_qp_init_rdma = dev_cap->max_requester_per_qp;
Roland Dreier225c7b12007-05-08 18:00:38 -0700250 dev->caps.max_srq_wqes = dev_cap->max_srq_sz;
251 dev->caps.max_srq_sge = dev_cap->max_rq_sg - 1;
252 dev->caps.reserved_srqs = dev_cap->reserved_srqs;
253 dev->caps.max_sq_desc_sz = dev_cap->max_sq_desc_sz;
254 dev->caps.max_rq_desc_sz = dev_cap->max_rq_desc_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700255 /*
256 * Subtract 1 from the limit because we need to allocate a
257 * spare CQE so the HCA HW can tell the difference between an
258 * empty CQ and a full CQ.
259 */
260 dev->caps.max_cqes = dev_cap->max_cq_sz - 1;
261 dev->caps.reserved_cqs = dev_cap->reserved_cqs;
262 dev->caps.reserved_eqs = dev_cap->reserved_eqs;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000263 dev->caps.reserved_mtts = dev_cap->reserved_mtts;
Roland Dreier225c7b12007-05-08 18:00:38 -0700264 dev->caps.reserved_mrws = dev_cap->reserved_mrws;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000265
266 /* The first 128 UARs are used for EQ doorbells */
267 dev->caps.reserved_uars = max_t(int, 128, dev_cap->reserved_uars);
Roland Dreier225c7b12007-05-08 18:00:38 -0700268 dev->caps.reserved_pds = dev_cap->reserved_pds;
Sean Hefty012a8ff2011-06-02 09:01:33 -0700269 dev->caps.reserved_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
270 dev_cap->reserved_xrcds : 0;
271 dev->caps.max_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
272 dev_cap->max_xrcds : 0;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000273 dev->caps.mtt_entry_sz = dev_cap->mtt_entry_sz;
274
Dotan Barak149983af2007-06-26 15:55:28 +0300275 dev->caps.max_msg_sz = dev_cap->max_msg_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700276 dev->caps.page_size_cap = ~(u32) (dev_cap->min_page_sz - 1);
277 dev->caps.flags = dev_cap->flags;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300278 dev->caps.flags2 = dev_cap->flags2;
Roland Dreier95d04f02008-07-23 08:12:26 -0700279 dev->caps.bmme_flags = dev_cap->bmme_flags;
280 dev->caps.reserved_lkey = dev_cap->reserved_lkey;
Roland Dreier225c7b12007-05-08 18:00:38 -0700281 dev->caps.stat_rate_support = dev_cap->stat_rate_support;
Eli Cohenb832be12008-04-16 21:09:27 -0700282 dev->caps.max_gso_sz = dev_cap->max_gso_sz;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300283 dev->caps.max_rss_tbl_sz = dev_cap->max_rss_tbl_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700284
Roland Dreierca3e57a2012-09-27 09:53:05 -0700285 /* Sense port always allowed on supported devices for ConnectX-1 and -2 */
286 if (mlx4_priv(dev)->pci_dev_data & MLX4_PCI_DEV_FORCE_SENSE_PORT)
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000287 dev->caps.flags |= MLX4_DEV_CAP_FLAG_SENSE_SUPPORT;
Roland Dreieraadf4f32012-09-27 10:01:19 -0700288 /* Don't do sense port on multifunction devices (for now at least) */
289 if (mlx4_is_mfunc(dev))
290 dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_SENSE_SUPPORT;
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000291
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700292 dev->caps.log_num_macs = log_num_mac;
Or Gerlitzcb296882011-10-16 10:26:21 +0200293 dev->caps.log_num_vlans = MLX4_LOG_NUM_VLANS;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700294 dev->caps.log_num_prios = use_prio ? 3 : 0;
295
296 for (i = 1; i <= dev->caps.num_ports; ++i) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000297 dev->caps.port_type[i] = MLX4_PORT_TYPE_NONE;
298 if (dev->caps.supported_type[i]) {
299 /* if only ETH is supported - assign ETH */
300 if (dev->caps.supported_type[i] == MLX4_PORT_TYPE_ETH)
301 dev->caps.port_type[i] = MLX4_PORT_TYPE_ETH;
Jack Morgenstein105c3202012-06-19 11:21:43 +0300302 /* if only IB is supported, assign IB */
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000303 else if (dev->caps.supported_type[i] ==
Jack Morgenstein105c3202012-06-19 11:21:43 +0300304 MLX4_PORT_TYPE_IB)
305 dev->caps.port_type[i] = MLX4_PORT_TYPE_IB;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000306 else {
Jack Morgenstein105c3202012-06-19 11:21:43 +0300307 /* if IB and ETH are supported, we set the port
308 * type according to user selection of port type;
309 * if user selected none, take the FW hint */
310 if (port_type_array[i - 1] == MLX4_PORT_TYPE_NONE)
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000311 dev->caps.port_type[i] = dev->caps.suggested_type[i] ?
312 MLX4_PORT_TYPE_ETH : MLX4_PORT_TYPE_IB;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000313 else
Jack Morgenstein105c3202012-06-19 11:21:43 +0300314 dev->caps.port_type[i] = port_type_array[i - 1];
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000315 }
316 }
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000317 /*
318 * Link sensing is allowed on the port if 3 conditions are true:
319 * 1. Both protocols are supported on the port.
320 * 2. Different types are supported on the port
321 * 3. FW declared that it supports link sensing
322 */
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700323 mlx4_priv(dev)->sense.sense_allowed[i] =
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000324 ((dev->caps.supported_type[i] == MLX4_PORT_TYPE_AUTO) &&
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000325 (dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000326 (dev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT));
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700327
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000328 /*
329 * If "default_sense" bit is set, we move the port to "AUTO" mode
330 * and perform sense_port FW command to try and set the correct
331 * port type from beginning
332 */
Yevgeny Petrilin46c46742011-12-29 07:42:34 +0000333 if (mlx4_priv(dev)->sense.sense_allowed[i] && dev->caps.default_sense[i]) {
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000334 enum mlx4_port_type sensed_port = MLX4_PORT_TYPE_NONE;
335 dev->caps.possible_type[i] = MLX4_PORT_TYPE_AUTO;
336 mlx4_SENSE_PORT(dev, i, &sensed_port);
337 if (sensed_port != MLX4_PORT_TYPE_NONE)
338 dev->caps.port_type[i] = sensed_port;
339 } else {
340 dev->caps.possible_type[i] = dev->caps.port_type[i];
341 }
342
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700343 if (dev->caps.log_num_macs > dev_cap->log_max_macs[i]) {
344 dev->caps.log_num_macs = dev_cap->log_max_macs[i];
345 mlx4_warn(dev, "Requested number of MACs is too much "
346 "for port %d, reducing to %d.\n",
347 i, 1 << dev->caps.log_num_macs);
348 }
349 if (dev->caps.log_num_vlans > dev_cap->log_max_vlans[i]) {
350 dev->caps.log_num_vlans = dev_cap->log_max_vlans[i];
351 mlx4_warn(dev, "Requested number of VLANs is too much "
352 "for port %d, reducing to %d.\n",
353 i, 1 << dev->caps.log_num_vlans);
354 }
355 }
356
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000357 dev->caps.max_counters = 1 << ilog2(dev_cap->max_counters);
358
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700359 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] = dev_cap->reserved_qps;
360 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] =
361 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] =
362 (1 << dev->caps.log_num_macs) *
363 (1 << dev->caps.log_num_vlans) *
364 (1 << dev->caps.log_num_prios) *
365 dev->caps.num_ports;
366 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH] = MLX4_NUM_FEXCH;
367
368 dev->caps.reserved_qps = dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] +
369 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] +
370 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] +
371 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH];
372
Jack Morgensteine2c76822012-08-03 08:40:41 +0000373 dev->caps.sqp_demux = (mlx4_is_master(dev)) ? MLX4_MAX_NUM_SLAVES : 0;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000374
Jack Morgensteinb3051322013-08-01 19:55:01 +0300375 if (!enable_64b_cqe_eqe && !mlx4_is_slave(dev)) {
Or Gerlitz08ff3232012-10-21 14:59:24 +0000376 if (dev_cap->flags &
377 (MLX4_DEV_CAP_FLAG_64B_CQE | MLX4_DEV_CAP_FLAG_64B_EQE)) {
378 mlx4_warn(dev, "64B EQEs/CQEs supported by the device but not enabled\n");
379 dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_64B_CQE;
380 dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_64B_EQE;
381 }
382 }
383
Or Gerlitzf97b4b52013-01-10 15:18:35 +0000384 if ((dev->caps.flags &
Or Gerlitz08ff3232012-10-21 14:59:24 +0000385 (MLX4_DEV_CAP_FLAG_64B_CQE | MLX4_DEV_CAP_FLAG_64B_EQE)) &&
386 mlx4_is_master(dev))
387 dev->caps.function_caps |= MLX4_FUNC_CAP_64B_EQE_CQE;
388
Roland Dreier225c7b12007-05-08 18:00:38 -0700389 return 0;
390}
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000391/*The function checks if there are live vf, return the num of them*/
392static int mlx4_how_many_lives_vf(struct mlx4_dev *dev)
393{
394 struct mlx4_priv *priv = mlx4_priv(dev);
395 struct mlx4_slave_state *s_state;
396 int i;
397 int ret = 0;
398
399 for (i = 1/*the ppf is 0*/; i < dev->num_slaves; ++i) {
400 s_state = &priv->mfunc.master.slave_state[i];
401 if (s_state->active && s_state->last_cmd !=
402 MLX4_COMM_CMD_RESET) {
403 mlx4_warn(dev, "%s: slave: %d is still active\n",
404 __func__, i);
405 ret++;
406 }
407 }
408 return ret;
409}
410
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300411int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey)
412{
413 u32 qk = MLX4_RESERVED_QKEY_BASE;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000414
415 if (qpn >= dev->phys_caps.base_tunnel_sqpn + 8 * MLX4_MFUNC_MAX ||
416 qpn < dev->phys_caps.base_proxy_sqpn)
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300417 return -EINVAL;
418
Jack Morgenstein47605df2012-08-03 08:40:57 +0000419 if (qpn >= dev->phys_caps.base_tunnel_sqpn)
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300420 /* tunnel qp */
Jack Morgenstein47605df2012-08-03 08:40:57 +0000421 qk += qpn - dev->phys_caps.base_tunnel_sqpn;
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300422 else
Jack Morgenstein47605df2012-08-03 08:40:57 +0000423 qk += qpn - dev->phys_caps.base_proxy_sqpn;
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300424 *qkey = qk;
425 return 0;
426}
427EXPORT_SYMBOL(mlx4_get_parav_qkey);
428
Jack Morgenstein54679e12012-08-03 08:40:43 +0000429void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port, int i, int val)
430{
431 struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
432
433 if (!mlx4_is_master(dev))
434 return;
435
436 priv->virt2phys_pkey[slave][port - 1][i] = val;
437}
438EXPORT_SYMBOL(mlx4_sync_pkey_table);
439
Jack Morgensteinafa8fd12012-08-03 08:40:56 +0000440void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid)
441{
442 struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
443
444 if (!mlx4_is_master(dev))
445 return;
446
447 priv->slave_node_guids[slave] = guid;
448}
449EXPORT_SYMBOL(mlx4_put_slave_node_guid);
450
451__be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave)
452{
453 struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
454
455 if (!mlx4_is_master(dev))
456 return 0;
457
458 return priv->slave_node_guids[slave];
459}
460EXPORT_SYMBOL(mlx4_get_slave_node_guid);
461
Roland Dreiere10903b2012-02-26 01:48:12 -0800462int mlx4_is_slave_active(struct mlx4_dev *dev, int slave)
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000463{
464 struct mlx4_priv *priv = mlx4_priv(dev);
465 struct mlx4_slave_state *s_slave;
466
467 if (!mlx4_is_master(dev))
468 return 0;
469
470 s_slave = &priv->mfunc.master.slave_state[slave];
471 return !!s_slave->active;
472}
473EXPORT_SYMBOL(mlx4_is_slave_active);
474
Jack Morgenstein7b8157b2012-12-06 17:11:59 +0000475static void slave_adjust_steering_mode(struct mlx4_dev *dev,
476 struct mlx4_dev_cap *dev_cap,
477 struct mlx4_init_hca_param *hca_param)
478{
479 dev->caps.steering_mode = hca_param->steering_mode;
480 if (dev->caps.steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) {
481 dev->caps.num_qp_per_mgm = dev_cap->fs_max_num_qp_per_entry;
482 dev->caps.fs_log_max_ucast_qp_range_size =
483 dev_cap->fs_log_max_ucast_qp_range_size;
484 } else
485 dev->caps.num_qp_per_mgm =
486 4 * ((1 << hca_param->log_mc_entry_sz)/16 - 2);
487
488 mlx4_dbg(dev, "Steering mode is: %s\n",
489 mlx4_steering_mode_str(dev->caps.steering_mode));
490}
491
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000492static int mlx4_slave_cap(struct mlx4_dev *dev)
493{
494 int err;
495 u32 page_size;
496 struct mlx4_dev_cap dev_cap;
497 struct mlx4_func_cap func_cap;
498 struct mlx4_init_hca_param hca_param;
499 int i;
500
501 memset(&hca_param, 0, sizeof(hca_param));
502 err = mlx4_QUERY_HCA(dev, &hca_param);
503 if (err) {
504 mlx4_err(dev, "QUERY_HCA command failed, aborting.\n");
505 return err;
506 }
507
508 /*fail if the hca has an unknown capability */
509 if ((hca_param.global_caps | HCA_GLOBAL_CAP_MASK) !=
510 HCA_GLOBAL_CAP_MASK) {
511 mlx4_err(dev, "Unknown hca global capabilities\n");
512 return -ENOSYS;
513 }
514
515 mlx4_log_num_mgm_entry_size = hca_param.log_mc_entry_sz;
516
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +0000517 dev->caps.hca_core_clock = hca_param.hca_core_clock;
518
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000519 memset(&dev_cap, 0, sizeof(dev_cap));
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +0000520 dev->caps.max_qp_dest_rdma = 1 << hca_param.log_rd_per_qp;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000521 err = mlx4_dev_cap(dev, &dev_cap);
522 if (err) {
523 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
524 return err;
525 }
526
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +0000527 err = mlx4_QUERY_FW(dev);
528 if (err)
529 mlx4_err(dev, "QUERY_FW command failed: could not get FW version.\n");
530
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000531 page_size = ~dev->caps.page_size_cap + 1;
532 mlx4_warn(dev, "HCA minimum page size:%d\n", page_size);
533 if (page_size > PAGE_SIZE) {
534 mlx4_err(dev, "HCA minimum page size of %d bigger than "
535 "kernel PAGE_SIZE of %ld, aborting.\n",
536 page_size, PAGE_SIZE);
537 return -ENODEV;
538 }
539
540 /* slave gets uar page size from QUERY_HCA fw command */
541 dev->caps.uar_page_size = 1 << (hca_param.uar_page_sz + 12);
542
543 /* TODO: relax this assumption */
544 if (dev->caps.uar_page_size != PAGE_SIZE) {
545 mlx4_err(dev, "UAR size:%d != kernel PAGE_SIZE of %ld\n",
546 dev->caps.uar_page_size, PAGE_SIZE);
547 return -ENODEV;
548 }
549
550 memset(&func_cap, 0, sizeof(func_cap));
Jack Morgenstein47605df2012-08-03 08:40:57 +0000551 err = mlx4_QUERY_FUNC_CAP(dev, 0, &func_cap);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000552 if (err) {
Jack Morgenstein47605df2012-08-03 08:40:57 +0000553 mlx4_err(dev, "QUERY_FUNC_CAP general command failed, aborting (%d).\n",
554 err);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000555 return err;
556 }
557
558 if ((func_cap.pf_context_behaviour | PF_CONTEXT_BEHAVIOUR_MASK) !=
559 PF_CONTEXT_BEHAVIOUR_MASK) {
560 mlx4_err(dev, "Unknown pf context behaviour\n");
561 return -ENOSYS;
562 }
563
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000564 dev->caps.num_ports = func_cap.num_ports;
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200565 dev->quotas.qp = func_cap.qp_quota;
566 dev->quotas.srq = func_cap.srq_quota;
567 dev->quotas.cq = func_cap.cq_quota;
568 dev->quotas.mpt = func_cap.mpt_quota;
569 dev->quotas.mtt = func_cap.mtt_quota;
570 dev->caps.num_qps = 1 << hca_param.log_num_qps;
571 dev->caps.num_srqs = 1 << hca_param.log_num_srqs;
572 dev->caps.num_cqs = 1 << hca_param.log_num_cqs;
573 dev->caps.num_mpts = 1 << hca_param.log_mpt_sz;
574 dev->caps.num_eqs = func_cap.max_eq;
575 dev->caps.reserved_eqs = func_cap.reserved_eq;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000576 dev->caps.num_pds = MLX4_NUM_PDS;
577 dev->caps.num_mgms = 0;
578 dev->caps.num_amgms = 0;
579
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000580 if (dev->caps.num_ports > MLX4_MAX_PORTS) {
581 mlx4_err(dev, "HCA has %d ports, but we only support %d, "
582 "aborting.\n", dev->caps.num_ports, MLX4_MAX_PORTS);
583 return -ENODEV;
584 }
585
Jack Morgenstein47605df2012-08-03 08:40:57 +0000586 dev->caps.qp0_tunnel = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
587 dev->caps.qp0_proxy = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
588 dev->caps.qp1_tunnel = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
589 dev->caps.qp1_proxy = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
590
591 if (!dev->caps.qp0_tunnel || !dev->caps.qp0_proxy ||
592 !dev->caps.qp1_tunnel || !dev->caps.qp1_proxy) {
593 err = -ENOMEM;
594 goto err_mem;
595 }
596
Jack Morgenstein66349612012-06-19 11:21:44 +0300597 for (i = 1; i <= dev->caps.num_ports; ++i) {
Jack Morgenstein47605df2012-08-03 08:40:57 +0000598 err = mlx4_QUERY_FUNC_CAP(dev, (u32) i, &func_cap);
599 if (err) {
600 mlx4_err(dev, "QUERY_FUNC_CAP port command failed for"
601 " port %d, aborting (%d).\n", i, err);
602 goto err_mem;
603 }
604 dev->caps.qp0_tunnel[i - 1] = func_cap.qp0_tunnel_qpn;
605 dev->caps.qp0_proxy[i - 1] = func_cap.qp0_proxy_qpn;
606 dev->caps.qp1_tunnel[i - 1] = func_cap.qp1_tunnel_qpn;
607 dev->caps.qp1_proxy[i - 1] = func_cap.qp1_proxy_qpn;
Jack Morgenstein6230bb22012-05-30 09:14:54 +0000608 dev->caps.port_mask[i] = dev->caps.port_type[i];
Jack Morgenstein66349612012-06-19 11:21:44 +0300609 if (mlx4_get_slave_pkey_gid_tbl_len(dev, i,
610 &dev->caps.gid_table_len[i],
611 &dev->caps.pkey_table_len[i]))
Jack Morgenstein47605df2012-08-03 08:40:57 +0000612 goto err_mem;
Jack Morgenstein66349612012-06-19 11:21:44 +0300613 }
Jack Morgenstein6230bb22012-05-30 09:14:54 +0000614
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000615 if (dev->caps.uar_page_size * (dev->caps.num_uars -
616 dev->caps.reserved_uars) >
617 pci_resource_len(dev->pdev, 2)) {
618 mlx4_err(dev, "HCA reported UAR region size of 0x%x bigger than "
619 "PCI resource 2 size of 0x%llx, aborting.\n",
620 dev->caps.uar_page_size * dev->caps.num_uars,
621 (unsigned long long) pci_resource_len(dev->pdev, 2));
Jack Morgenstein47605df2012-08-03 08:40:57 +0000622 goto err_mem;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000623 }
624
Or Gerlitz08ff3232012-10-21 14:59:24 +0000625 if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_64B_EQE_ENABLED) {
626 dev->caps.eqe_size = 64;
627 dev->caps.eqe_factor = 1;
628 } else {
629 dev->caps.eqe_size = 32;
630 dev->caps.eqe_factor = 0;
631 }
632
633 if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_64B_CQE_ENABLED) {
634 dev->caps.cqe_size = 64;
635 dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_64B_CQE;
636 } else {
637 dev->caps.cqe_size = 32;
638 }
639
Amir Vadaif9bd2d72013-06-20 14:58:10 +0300640 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
641 mlx4_warn(dev, "Timestamping is not supported in slave mode.\n");
642
Jack Morgenstein7b8157b2012-12-06 17:11:59 +0000643 slave_adjust_steering_mode(dev, &dev_cap, &hca_param);
644
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000645 return 0;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000646
647err_mem:
648 kfree(dev->caps.qp0_tunnel);
649 kfree(dev->caps.qp0_proxy);
650 kfree(dev->caps.qp1_tunnel);
651 kfree(dev->caps.qp1_proxy);
652 dev->caps.qp0_tunnel = dev->caps.qp0_proxy =
653 dev->caps.qp1_tunnel = dev->caps.qp1_proxy = NULL;
654
655 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000656}
Roland Dreier225c7b12007-05-08 18:00:38 -0700657
Eyal Perryb046ffe2013-10-15 16:55:24 +0200658static void mlx4_request_modules(struct mlx4_dev *dev)
659{
660 int port;
661 int has_ib_port = false;
662 int has_eth_port = false;
663#define EN_DRV_NAME "mlx4_en"
664#define IB_DRV_NAME "mlx4_ib"
665
666 for (port = 1; port <= dev->caps.num_ports; port++) {
667 if (dev->caps.port_type[port] == MLX4_PORT_TYPE_IB)
668 has_ib_port = true;
669 else if (dev->caps.port_type[port] == MLX4_PORT_TYPE_ETH)
670 has_eth_port = true;
671 }
672
673 if (has_ib_port)
674 request_module_nowait(IB_DRV_NAME);
675 if (has_eth_port)
676 request_module_nowait(EN_DRV_NAME);
677}
678
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700679/*
680 * Change the port configuration of the device.
681 * Every user of this function must hold the port mutex.
682 */
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700683int mlx4_change_port_types(struct mlx4_dev *dev,
684 enum mlx4_port_type *port_types)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700685{
686 int err = 0;
687 int change = 0;
688 int port;
689
690 for (port = 0; port < dev->caps.num_ports; port++) {
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700691 /* Change the port type only if the new type is different
692 * from the current, and not set to Auto */
Yevgeny Petrilin3d8f9302012-02-21 03:41:07 +0000693 if (port_types[port] != dev->caps.port_type[port + 1])
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700694 change = 1;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700695 }
696 if (change) {
697 mlx4_unregister_device(dev);
698 for (port = 1; port <= dev->caps.num_ports; port++) {
699 mlx4_CLOSE_PORT(dev, port);
Yevgeny Petrilin1e0f03d2012-02-23 07:04:35 +0000700 dev->caps.port_type[port] = port_types[port - 1];
Jack Morgenstein66349612012-06-19 11:21:44 +0300701 err = mlx4_SET_PORT(dev, port, -1);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700702 if (err) {
703 mlx4_err(dev, "Failed to set port %d, "
704 "aborting\n", port);
705 goto out;
706 }
707 }
708 mlx4_set_port_mask(dev);
709 err = mlx4_register_device(dev);
Eyal Perryb046ffe2013-10-15 16:55:24 +0200710 if (err) {
711 mlx4_err(dev, "Failed to register device\n");
712 goto out;
713 }
714 mlx4_request_modules(dev);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700715 }
716
717out:
718 return err;
719}
720
721static ssize_t show_port_type(struct device *dev,
722 struct device_attribute *attr,
723 char *buf)
724{
725 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
726 port_attr);
727 struct mlx4_dev *mdev = info->dev;
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700728 char type[8];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700729
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700730 sprintf(type, "%s",
731 (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_IB) ?
732 "ib" : "eth");
733 if (mdev->caps.possible_type[info->port] == MLX4_PORT_TYPE_AUTO)
734 sprintf(buf, "auto (%s)\n", type);
735 else
736 sprintf(buf, "%s\n", type);
737
738 return strlen(buf);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700739}
740
741static ssize_t set_port_type(struct device *dev,
742 struct device_attribute *attr,
743 const char *buf, size_t count)
744{
745 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
746 port_attr);
747 struct mlx4_dev *mdev = info->dev;
748 struct mlx4_priv *priv = mlx4_priv(mdev);
749 enum mlx4_port_type types[MLX4_MAX_PORTS];
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700750 enum mlx4_port_type new_types[MLX4_MAX_PORTS];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700751 int i;
752 int err = 0;
753
754 if (!strcmp(buf, "ib\n"))
755 info->tmp_type = MLX4_PORT_TYPE_IB;
756 else if (!strcmp(buf, "eth\n"))
757 info->tmp_type = MLX4_PORT_TYPE_ETH;
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700758 else if (!strcmp(buf, "auto\n"))
759 info->tmp_type = MLX4_PORT_TYPE_AUTO;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700760 else {
761 mlx4_err(mdev, "%s is not supported port type\n", buf);
762 return -EINVAL;
763 }
764
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700765 mlx4_stop_sense(mdev);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700766 mutex_lock(&priv->port_mutex);
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700767 /* Possible type is always the one that was delivered */
768 mdev->caps.possible_type[info->port] = info->tmp_type;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700769
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700770 for (i = 0; i < mdev->caps.num_ports; i++) {
771 types[i] = priv->port[i+1].tmp_type ? priv->port[i+1].tmp_type :
772 mdev->caps.possible_type[i+1];
773 if (types[i] == MLX4_PORT_TYPE_AUTO)
774 types[i] = mdev->caps.port_type[i+1];
775 }
776
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000777 if (!(mdev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
778 !(mdev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT)) {
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700779 for (i = 1; i <= mdev->caps.num_ports; i++) {
780 if (mdev->caps.possible_type[i] == MLX4_PORT_TYPE_AUTO) {
781 mdev->caps.possible_type[i] = mdev->caps.port_type[i];
782 err = -EINVAL;
783 }
784 }
785 }
786 if (err) {
787 mlx4_err(mdev, "Auto sensing is not supported on this HCA. "
788 "Set only 'eth' or 'ib' for both ports "
789 "(should be the same)\n");
790 goto out;
791 }
792
793 mlx4_do_sense_ports(mdev, new_types, types);
794
795 err = mlx4_check_port_params(mdev, new_types);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700796 if (err)
797 goto out;
798
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700799 /* We are about to apply the changes after the configuration
800 * was verified, no need to remember the temporary types
801 * any more */
802 for (i = 0; i < mdev->caps.num_ports; i++)
803 priv->port[i + 1].tmp_type = 0;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700804
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700805 err = mlx4_change_port_types(mdev, new_types);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700806
807out:
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700808 mlx4_start_sense(mdev);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700809 mutex_unlock(&priv->port_mutex);
810 return err ? err : count;
811}
812
Or Gerlitz096335b2012-01-11 19:02:17 +0200813enum ibta_mtu {
814 IB_MTU_256 = 1,
815 IB_MTU_512 = 2,
816 IB_MTU_1024 = 3,
817 IB_MTU_2048 = 4,
818 IB_MTU_4096 = 5
819};
820
821static inline int int_to_ibta_mtu(int mtu)
822{
823 switch (mtu) {
824 case 256: return IB_MTU_256;
825 case 512: return IB_MTU_512;
826 case 1024: return IB_MTU_1024;
827 case 2048: return IB_MTU_2048;
828 case 4096: return IB_MTU_4096;
829 default: return -1;
830 }
831}
832
833static inline int ibta_mtu_to_int(enum ibta_mtu mtu)
834{
835 switch (mtu) {
836 case IB_MTU_256: return 256;
837 case IB_MTU_512: return 512;
838 case IB_MTU_1024: return 1024;
839 case IB_MTU_2048: return 2048;
840 case IB_MTU_4096: return 4096;
841 default: return -1;
842 }
843}
844
845static ssize_t show_port_ib_mtu(struct device *dev,
846 struct device_attribute *attr,
847 char *buf)
848{
849 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
850 port_mtu_attr);
851 struct mlx4_dev *mdev = info->dev;
852
853 if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH)
854 mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
855
856 sprintf(buf, "%d\n",
857 ibta_mtu_to_int(mdev->caps.port_ib_mtu[info->port]));
858 return strlen(buf);
859}
860
861static ssize_t set_port_ib_mtu(struct device *dev,
862 struct device_attribute *attr,
863 const char *buf, size_t count)
864{
865 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
866 port_mtu_attr);
867 struct mlx4_dev *mdev = info->dev;
868 struct mlx4_priv *priv = mlx4_priv(mdev);
869 int err, port, mtu, ibta_mtu = -1;
870
871 if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH) {
872 mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
873 return -EINVAL;
874 }
875
Dotan Barak618fad92013-06-25 12:09:36 +0300876 err = kstrtoint(buf, 0, &mtu);
877 if (!err)
Or Gerlitz096335b2012-01-11 19:02:17 +0200878 ibta_mtu = int_to_ibta_mtu(mtu);
879
Dotan Barak618fad92013-06-25 12:09:36 +0300880 if (err || ibta_mtu < 0) {
Or Gerlitz096335b2012-01-11 19:02:17 +0200881 mlx4_err(mdev, "%s is invalid IBTA mtu\n", buf);
882 return -EINVAL;
883 }
884
885 mdev->caps.port_ib_mtu[info->port] = ibta_mtu;
886
887 mlx4_stop_sense(mdev);
888 mutex_lock(&priv->port_mutex);
889 mlx4_unregister_device(mdev);
890 for (port = 1; port <= mdev->caps.num_ports; port++) {
891 mlx4_CLOSE_PORT(mdev, port);
Jack Morgenstein66349612012-06-19 11:21:44 +0300892 err = mlx4_SET_PORT(mdev, port, -1);
Or Gerlitz096335b2012-01-11 19:02:17 +0200893 if (err) {
894 mlx4_err(mdev, "Failed to set port %d, "
895 "aborting\n", port);
896 goto err_set_port;
897 }
898 }
899 err = mlx4_register_device(mdev);
900err_set_port:
901 mutex_unlock(&priv->port_mutex);
902 mlx4_start_sense(mdev);
903 return err ? err : count;
904}
905
Roland Dreiere8f9b2e2008-02-04 20:20:41 -0800906static int mlx4_load_fw(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -0700907{
908 struct mlx4_priv *priv = mlx4_priv(dev);
909 int err;
910
911 priv->fw.fw_icm = mlx4_alloc_icm(dev, priv->fw.fw_pages,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +0300912 GFP_HIGHUSER | __GFP_NOWARN, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -0700913 if (!priv->fw.fw_icm) {
914 mlx4_err(dev, "Couldn't allocate FW area, aborting.\n");
915 return -ENOMEM;
916 }
917
918 err = mlx4_MAP_FA(dev, priv->fw.fw_icm);
919 if (err) {
920 mlx4_err(dev, "MAP_FA command failed, aborting.\n");
921 goto err_free;
922 }
923
924 err = mlx4_RUN_FW(dev);
925 if (err) {
926 mlx4_err(dev, "RUN_FW command failed, aborting.\n");
927 goto err_unmap_fa;
928 }
929
930 return 0;
931
932err_unmap_fa:
933 mlx4_UNMAP_FA(dev);
934
935err_free:
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +0300936 mlx4_free_icm(dev, priv->fw.fw_icm, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -0700937 return err;
938}
939
Roland Dreiere8f9b2e2008-02-04 20:20:41 -0800940static int mlx4_init_cmpt_table(struct mlx4_dev *dev, u64 cmpt_base,
941 int cmpt_entry_sz)
Roland Dreier225c7b12007-05-08 18:00:38 -0700942{
943 struct mlx4_priv *priv = mlx4_priv(dev);
944 int err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000945 int num_eqs;
Roland Dreier225c7b12007-05-08 18:00:38 -0700946
947 err = mlx4_init_icm_table(dev, &priv->qp_table.cmpt_table,
948 cmpt_base +
949 ((u64) (MLX4_CMPT_TYPE_QP *
950 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
951 cmpt_entry_sz, dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700952 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
953 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -0700954 if (err)
955 goto err;
956
957 err = mlx4_init_icm_table(dev, &priv->srq_table.cmpt_table,
958 cmpt_base +
959 ((u64) (MLX4_CMPT_TYPE_SRQ *
960 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
961 cmpt_entry_sz, dev->caps.num_srqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +0300962 dev->caps.reserved_srqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -0700963 if (err)
964 goto err_qp;
965
966 err = mlx4_init_icm_table(dev, &priv->cq_table.cmpt_table,
967 cmpt_base +
968 ((u64) (MLX4_CMPT_TYPE_CQ *
969 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
970 cmpt_entry_sz, dev->caps.num_cqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +0300971 dev->caps.reserved_cqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -0700972 if (err)
973 goto err_srq;
974
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000975 num_eqs = (mlx4_is_master(dev)) ? dev->phys_caps.num_phys_eqs :
976 dev->caps.num_eqs;
Roland Dreier225c7b12007-05-08 18:00:38 -0700977 err = mlx4_init_icm_table(dev, &priv->eq_table.cmpt_table,
978 cmpt_base +
979 ((u64) (MLX4_CMPT_TYPE_EQ *
980 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000981 cmpt_entry_sz, num_eqs, num_eqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -0700982 if (err)
983 goto err_cq;
984
985 return 0;
986
987err_cq:
988 mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
989
990err_srq:
991 mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
992
993err_qp:
994 mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
995
996err:
997 return err;
998}
999
Roland Dreier3d73c282007-10-10 15:43:54 -07001000static int mlx4_init_icm(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap,
1001 struct mlx4_init_hca_param *init_hca, u64 icm_size)
Roland Dreier225c7b12007-05-08 18:00:38 -07001002{
1003 struct mlx4_priv *priv = mlx4_priv(dev);
1004 u64 aux_pages;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001005 int num_eqs;
Roland Dreier225c7b12007-05-08 18:00:38 -07001006 int err;
1007
1008 err = mlx4_SET_ICM_SIZE(dev, icm_size, &aux_pages);
1009 if (err) {
1010 mlx4_err(dev, "SET_ICM_SIZE command failed, aborting.\n");
1011 return err;
1012 }
1013
1014 mlx4_dbg(dev, "%lld KB of HCA context requires %lld KB aux memory.\n",
1015 (unsigned long long) icm_size >> 10,
1016 (unsigned long long) aux_pages << 2);
1017
1018 priv->fw.aux_icm = mlx4_alloc_icm(dev, aux_pages,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001019 GFP_HIGHUSER | __GFP_NOWARN, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001020 if (!priv->fw.aux_icm) {
1021 mlx4_err(dev, "Couldn't allocate aux memory, aborting.\n");
1022 return -ENOMEM;
1023 }
1024
1025 err = mlx4_MAP_ICM_AUX(dev, priv->fw.aux_icm);
1026 if (err) {
1027 mlx4_err(dev, "MAP_ICM_AUX command failed, aborting.\n");
1028 goto err_free_aux;
1029 }
1030
1031 err = mlx4_init_cmpt_table(dev, init_hca->cmpt_base, dev_cap->cmpt_entry_sz);
1032 if (err) {
1033 mlx4_err(dev, "Failed to map cMPT context memory, aborting.\n");
1034 goto err_unmap_aux;
1035 }
1036
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001037
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +00001038 num_eqs = (mlx4_is_master(dev)) ? dev->phys_caps.num_phys_eqs :
1039 dev->caps.num_eqs;
Roland Dreierfa0681d2009-09-05 20:24:49 -07001040 err = mlx4_init_icm_table(dev, &priv->eq_table.table,
1041 init_hca->eqc_base, dev_cap->eqc_entry_sz,
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001042 num_eqs, num_eqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001043 if (err) {
1044 mlx4_err(dev, "Failed to map EQ context memory, aborting.\n");
1045 goto err_unmap_cmpt;
1046 }
1047
Jack Morgensteind7bb58f2007-08-01 12:28:53 +03001048 /*
1049 * Reserved MTT entries must be aligned up to a cacheline
1050 * boundary, since the FW will write to them, while the driver
1051 * writes to all other MTT entries. (The variable
1052 * dev->caps.mtt_entry_sz below is really the MTT segment
1053 * size, not the raw entry size)
1054 */
1055 dev->caps.reserved_mtts =
1056 ALIGN(dev->caps.reserved_mtts * dev->caps.mtt_entry_sz,
1057 dma_get_cache_alignment()) / dev->caps.mtt_entry_sz;
1058
Roland Dreier225c7b12007-05-08 18:00:38 -07001059 err = mlx4_init_icm_table(dev, &priv->mr_table.mtt_table,
1060 init_hca->mtt_base,
1061 dev->caps.mtt_entry_sz,
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +00001062 dev->caps.num_mtts,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001063 dev->caps.reserved_mtts, 1, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001064 if (err) {
1065 mlx4_err(dev, "Failed to map MTT context memory, aborting.\n");
1066 goto err_unmap_eq;
1067 }
1068
1069 err = mlx4_init_icm_table(dev, &priv->mr_table.dmpt_table,
1070 init_hca->dmpt_base,
1071 dev_cap->dmpt_entry_sz,
1072 dev->caps.num_mpts,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001073 dev->caps.reserved_mrws, 1, 1);
Roland Dreier225c7b12007-05-08 18:00:38 -07001074 if (err) {
1075 mlx4_err(dev, "Failed to map dMPT context memory, aborting.\n");
1076 goto err_unmap_mtt;
1077 }
1078
1079 err = mlx4_init_icm_table(dev, &priv->qp_table.qp_table,
1080 init_hca->qpc_base,
1081 dev_cap->qpc_entry_sz,
1082 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001083 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1084 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001085 if (err) {
1086 mlx4_err(dev, "Failed to map QP context memory, aborting.\n");
1087 goto err_unmap_dmpt;
1088 }
1089
1090 err = mlx4_init_icm_table(dev, &priv->qp_table.auxc_table,
1091 init_hca->auxc_base,
1092 dev_cap->aux_entry_sz,
1093 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001094 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1095 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001096 if (err) {
1097 mlx4_err(dev, "Failed to map AUXC context memory, aborting.\n");
1098 goto err_unmap_qp;
1099 }
1100
1101 err = mlx4_init_icm_table(dev, &priv->qp_table.altc_table,
1102 init_hca->altc_base,
1103 dev_cap->altc_entry_sz,
1104 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001105 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1106 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001107 if (err) {
1108 mlx4_err(dev, "Failed to map ALTC context memory, aborting.\n");
1109 goto err_unmap_auxc;
1110 }
1111
1112 err = mlx4_init_icm_table(dev, &priv->qp_table.rdmarc_table,
1113 init_hca->rdmarc_base,
1114 dev_cap->rdmarc_entry_sz << priv->qp_table.rdmarc_shift,
1115 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001116 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1117 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001118 if (err) {
1119 mlx4_err(dev, "Failed to map RDMARC context memory, aborting\n");
1120 goto err_unmap_altc;
1121 }
1122
1123 err = mlx4_init_icm_table(dev, &priv->cq_table.table,
1124 init_hca->cqc_base,
1125 dev_cap->cqc_entry_sz,
1126 dev->caps.num_cqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001127 dev->caps.reserved_cqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001128 if (err) {
1129 mlx4_err(dev, "Failed to map CQ context memory, aborting.\n");
1130 goto err_unmap_rdmarc;
1131 }
1132
1133 err = mlx4_init_icm_table(dev, &priv->srq_table.table,
1134 init_hca->srqc_base,
1135 dev_cap->srq_entry_sz,
1136 dev->caps.num_srqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001137 dev->caps.reserved_srqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001138 if (err) {
1139 mlx4_err(dev, "Failed to map SRQ context memory, aborting.\n");
1140 goto err_unmap_cq;
1141 }
1142
1143 /*
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001144 * For flow steering device managed mode it is required to use
1145 * mlx4_init_icm_table. For B0 steering mode it's not strictly
1146 * required, but for simplicity just map the whole multicast
1147 * group table now. The table isn't very big and it's a lot
1148 * easier than trying to track ref counts.
Roland Dreier225c7b12007-05-08 18:00:38 -07001149 */
1150 err = mlx4_init_icm_table(dev, &priv->mcg_table.table,
Eugenia Emantayev0ec2c0f2011-12-13 04:16:02 +00001151 init_hca->mc_base,
1152 mlx4_get_mgm_entry_size(dev),
Roland Dreier225c7b12007-05-08 18:00:38 -07001153 dev->caps.num_mgms + dev->caps.num_amgms,
1154 dev->caps.num_mgms + dev->caps.num_amgms,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001155 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001156 if (err) {
1157 mlx4_err(dev, "Failed to map MCG context memory, aborting.\n");
1158 goto err_unmap_srq;
1159 }
1160
1161 return 0;
1162
1163err_unmap_srq:
1164 mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
1165
1166err_unmap_cq:
1167 mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
1168
1169err_unmap_rdmarc:
1170 mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
1171
1172err_unmap_altc:
1173 mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
1174
1175err_unmap_auxc:
1176 mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
1177
1178err_unmap_qp:
1179 mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
1180
1181err_unmap_dmpt:
1182 mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
1183
1184err_unmap_mtt:
1185 mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
1186
1187err_unmap_eq:
Roland Dreierfa0681d2009-09-05 20:24:49 -07001188 mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
Roland Dreier225c7b12007-05-08 18:00:38 -07001189
1190err_unmap_cmpt:
1191 mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
1192 mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
1193 mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
1194 mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
1195
1196err_unmap_aux:
1197 mlx4_UNMAP_ICM_AUX(dev);
1198
1199err_free_aux:
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001200 mlx4_free_icm(dev, priv->fw.aux_icm, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001201
1202 return err;
1203}
1204
1205static void mlx4_free_icms(struct mlx4_dev *dev)
1206{
1207 struct mlx4_priv *priv = mlx4_priv(dev);
1208
1209 mlx4_cleanup_icm_table(dev, &priv->mcg_table.table);
1210 mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
1211 mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
1212 mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
1213 mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
1214 mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
1215 mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
1216 mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
1217 mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
Roland Dreierfa0681d2009-09-05 20:24:49 -07001218 mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
Roland Dreier225c7b12007-05-08 18:00:38 -07001219 mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
1220 mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
1221 mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
1222 mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
Roland Dreier225c7b12007-05-08 18:00:38 -07001223
1224 mlx4_UNMAP_ICM_AUX(dev);
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001225 mlx4_free_icm(dev, priv->fw.aux_icm, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001226}
1227
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001228static void mlx4_slave_exit(struct mlx4_dev *dev)
1229{
1230 struct mlx4_priv *priv = mlx4_priv(dev);
1231
Roland Dreierf3d4c892012-09-25 21:24:07 -07001232 mutex_lock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001233 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, MLX4_COMM_TIME))
1234 mlx4_warn(dev, "Failed to close slave function.\n");
Roland Dreierf3d4c892012-09-25 21:24:07 -07001235 mutex_unlock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001236}
1237
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001238static int map_bf_area(struct mlx4_dev *dev)
1239{
1240 struct mlx4_priv *priv = mlx4_priv(dev);
1241 resource_size_t bf_start;
1242 resource_size_t bf_len;
1243 int err = 0;
1244
Jack Morgenstein3d747472012-02-19 21:38:52 +00001245 if (!dev->caps.bf_reg_size)
1246 return -ENXIO;
1247
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001248 bf_start = pci_resource_start(dev->pdev, 2) +
1249 (dev->caps.num_uars << PAGE_SHIFT);
1250 bf_len = pci_resource_len(dev->pdev, 2) -
1251 (dev->caps.num_uars << PAGE_SHIFT);
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001252 priv->bf_mapping = io_mapping_create_wc(bf_start, bf_len);
1253 if (!priv->bf_mapping)
1254 err = -ENOMEM;
1255
1256 return err;
1257}
1258
1259static void unmap_bf_area(struct mlx4_dev *dev)
1260{
1261 if (mlx4_priv(dev)->bf_mapping)
1262 io_mapping_free(mlx4_priv(dev)->bf_mapping);
1263}
1264
Amir Vadaiec693d42013-04-23 06:06:49 +00001265cycle_t mlx4_read_clock(struct mlx4_dev *dev)
1266{
1267 u32 clockhi, clocklo, clockhi1;
1268 cycle_t cycles;
1269 int i;
1270 struct mlx4_priv *priv = mlx4_priv(dev);
1271
1272 for (i = 0; i < 10; i++) {
1273 clockhi = swab32(readl(priv->clock_mapping));
1274 clocklo = swab32(readl(priv->clock_mapping + 4));
1275 clockhi1 = swab32(readl(priv->clock_mapping));
1276 if (clockhi == clockhi1)
1277 break;
1278 }
1279
1280 cycles = (u64) clockhi << 32 | (u64) clocklo;
1281
1282 return cycles;
1283}
1284EXPORT_SYMBOL_GPL(mlx4_read_clock);
1285
1286
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001287static int map_internal_clock(struct mlx4_dev *dev)
1288{
1289 struct mlx4_priv *priv = mlx4_priv(dev);
1290
1291 priv->clock_mapping =
1292 ioremap(pci_resource_start(dev->pdev, priv->fw.clock_bar) +
1293 priv->fw.clock_offset, MLX4_CLOCK_SIZE);
1294
1295 if (!priv->clock_mapping)
1296 return -ENOMEM;
1297
1298 return 0;
1299}
1300
1301static void unmap_internal_clock(struct mlx4_dev *dev)
1302{
1303 struct mlx4_priv *priv = mlx4_priv(dev);
1304
1305 if (priv->clock_mapping)
1306 iounmap(priv->clock_mapping);
1307}
1308
Roland Dreier225c7b12007-05-08 18:00:38 -07001309static void mlx4_close_hca(struct mlx4_dev *dev)
1310{
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001311 unmap_internal_clock(dev);
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001312 unmap_bf_area(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001313 if (mlx4_is_slave(dev))
1314 mlx4_slave_exit(dev);
1315 else {
1316 mlx4_CLOSE_HCA(dev, 0);
1317 mlx4_free_icms(dev);
1318 mlx4_UNMAP_FA(dev);
1319 mlx4_free_icm(dev, mlx4_priv(dev)->fw.fw_icm, 0);
1320 }
1321}
1322
1323static int mlx4_init_slave(struct mlx4_dev *dev)
1324{
1325 struct mlx4_priv *priv = mlx4_priv(dev);
1326 u64 dma = (u64) priv->mfunc.vhcr_dma;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001327 int ret_from_reset = 0;
1328 u32 slave_read;
1329 u32 cmd_channel_ver;
1330
Roland Dreierf3d4c892012-09-25 21:24:07 -07001331 mutex_lock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001332 priv->cmd.max_cmds = 1;
1333 mlx4_warn(dev, "Sending reset\n");
1334 ret_from_reset = mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0,
1335 MLX4_COMM_TIME);
1336 /* if we are in the middle of flr the slave will try
1337 * NUM_OF_RESET_RETRIES times before leaving.*/
1338 if (ret_from_reset) {
1339 if (MLX4_DELAY_RESET_SLAVE == ret_from_reset) {
Jack Morgenstein5efe5352013-06-04 05:13:27 +00001340 mlx4_warn(dev, "slave is currently in the "
1341 "middle of FLR. Deferring probe.\n");
1342 mutex_unlock(&priv->cmd.slave_cmd_mutex);
1343 return -EPROBE_DEFER;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001344 } else
1345 goto err;
1346 }
1347
1348 /* check the driver version - the slave I/F revision
1349 * must match the master's */
1350 slave_read = swab32(readl(&priv->mfunc.comm->slave_read));
1351 cmd_channel_ver = mlx4_comm_get_version();
1352
1353 if (MLX4_COMM_GET_IF_REV(cmd_channel_ver) !=
1354 MLX4_COMM_GET_IF_REV(slave_read)) {
1355 mlx4_err(dev, "slave driver version is not supported"
1356 " by the master\n");
1357 goto err;
1358 }
1359
1360 mlx4_warn(dev, "Sending vhcr0\n");
1361 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR0, dma >> 48,
1362 MLX4_COMM_TIME))
1363 goto err;
1364 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR1, dma >> 32,
1365 MLX4_COMM_TIME))
1366 goto err;
1367 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR2, dma >> 16,
1368 MLX4_COMM_TIME))
1369 goto err;
1370 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR_EN, dma, MLX4_COMM_TIME))
1371 goto err;
Roland Dreierf3d4c892012-09-25 21:24:07 -07001372
1373 mutex_unlock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001374 return 0;
1375
1376err:
1377 mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, 0);
Roland Dreierf3d4c892012-09-25 21:24:07 -07001378 mutex_unlock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001379 return -EIO;
Roland Dreier225c7b12007-05-08 18:00:38 -07001380}
1381
Jack Morgenstein66349612012-06-19 11:21:44 +03001382static void mlx4_parav_master_pf_caps(struct mlx4_dev *dev)
1383{
1384 int i;
1385
1386 for (i = 1; i <= dev->caps.num_ports; i++) {
1387 dev->caps.gid_table_len[i] = 1;
1388 dev->caps.pkey_table_len[i] =
1389 dev->phys_caps.pkey_phys_table_len[i] - 1;
1390 }
1391}
1392
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001393static int choose_log_fs_mgm_entry_size(int qp_per_entry)
1394{
1395 int i = MLX4_MIN_MGM_LOG_ENTRY_SIZE;
1396
1397 for (i = MLX4_MIN_MGM_LOG_ENTRY_SIZE; i <= MLX4_MAX_MGM_LOG_ENTRY_SIZE;
1398 i++) {
1399 if (qp_per_entry <= 4 * ((1 << i) / 16 - 2))
1400 break;
1401 }
1402
1403 return (i <= MLX4_MAX_MGM_LOG_ENTRY_SIZE) ? i : -1;
1404}
1405
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001406static void choose_steering_mode(struct mlx4_dev *dev,
1407 struct mlx4_dev_cap *dev_cap)
1408{
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001409 if (mlx4_log_num_mgm_entry_size == -1 &&
1410 dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_FS_EN &&
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001411 (!mlx4_is_mfunc(dev) ||
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001412 (dev_cap->fs_max_num_qp_per_entry >= (num_vfs + 1))) &&
1413 choose_log_fs_mgm_entry_size(dev_cap->fs_max_num_qp_per_entry) >=
1414 MLX4_MIN_MGM_LOG_ENTRY_SIZE) {
1415 dev->oper_log_mgm_entry_size =
1416 choose_log_fs_mgm_entry_size(dev_cap->fs_max_num_qp_per_entry);
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001417 dev->caps.steering_mode = MLX4_STEERING_MODE_DEVICE_MANAGED;
1418 dev->caps.num_qp_per_mgm = dev_cap->fs_max_num_qp_per_entry;
1419 dev->caps.fs_log_max_ucast_qp_range_size =
1420 dev_cap->fs_log_max_ucast_qp_range_size;
1421 } else {
1422 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER &&
1423 dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER)
1424 dev->caps.steering_mode = MLX4_STEERING_MODE_B0;
1425 else {
1426 dev->caps.steering_mode = MLX4_STEERING_MODE_A0;
1427
1428 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER ||
1429 dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER)
1430 mlx4_warn(dev, "Must have both UC_STEER and MC_STEER flags "
1431 "set to use B0 steering. Falling back to A0 steering mode.\n");
1432 }
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001433 dev->oper_log_mgm_entry_size =
1434 mlx4_log_num_mgm_entry_size > 0 ?
1435 mlx4_log_num_mgm_entry_size :
1436 MLX4_DEFAULT_MGM_LOG_ENTRY_SIZE;
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001437 dev->caps.num_qp_per_mgm = mlx4_get_qp_per_mgm(dev);
1438 }
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001439 mlx4_dbg(dev, "Steering mode is: %s, oper_log_mgm_entry_size = %d, "
1440 "modparam log_num_mgm_entry_size = %d\n",
1441 mlx4_steering_mode_str(dev->caps.steering_mode),
1442 dev->oper_log_mgm_entry_size,
1443 mlx4_log_num_mgm_entry_size);
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001444}
1445
Roland Dreier3d73c282007-10-10 15:43:54 -07001446static int mlx4_init_hca(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -07001447{
1448 struct mlx4_priv *priv = mlx4_priv(dev);
1449 struct mlx4_adapter adapter;
1450 struct mlx4_dev_cap dev_cap;
Vladimir Sokolovsky2d928652008-07-14 23:48:53 -07001451 struct mlx4_mod_stat_cfg mlx4_cfg;
Roland Dreier225c7b12007-05-08 18:00:38 -07001452 struct mlx4_profile profile;
1453 struct mlx4_init_hca_param init_hca;
1454 u64 icm_size;
1455 int err;
1456
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001457 if (!mlx4_is_slave(dev)) {
1458 err = mlx4_QUERY_FW(dev);
1459 if (err) {
1460 if (err == -EACCES)
1461 mlx4_info(dev, "non-primary physical function, skipping.\n");
1462 else
1463 mlx4_err(dev, "QUERY_FW command failed, aborting.\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001464 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001465 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001466
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001467 err = mlx4_load_fw(dev);
1468 if (err) {
1469 mlx4_err(dev, "Failed to start FW, aborting.\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001470 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001471 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001472
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001473 mlx4_cfg.log_pg_sz_m = 1;
1474 mlx4_cfg.log_pg_sz = 0;
1475 err = mlx4_MOD_STAT_CFG(dev, &mlx4_cfg);
1476 if (err)
1477 mlx4_warn(dev, "Failed to override log_pg_sz parameter\n");
Vladimir Sokolovsky2d928652008-07-14 23:48:53 -07001478
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001479 err = mlx4_dev_cap(dev, &dev_cap);
1480 if (err) {
1481 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
1482 goto err_stop_fw;
1483 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001484
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001485 choose_steering_mode(dev, &dev_cap);
1486
Jack Morgenstein66349612012-06-19 11:21:44 +03001487 if (mlx4_is_master(dev))
1488 mlx4_parav_master_pf_caps(dev);
1489
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001490 profile = default_profile;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001491 if (dev->caps.steering_mode ==
1492 MLX4_STEERING_MODE_DEVICE_MANAGED)
1493 profile.num_mcg = MLX4_FS_NUM_MCG;
Roland Dreier225c7b12007-05-08 18:00:38 -07001494
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001495 icm_size = mlx4_make_profile(dev, &profile, &dev_cap,
1496 &init_hca);
1497 if ((long long) icm_size < 0) {
1498 err = icm_size;
1499 goto err_stop_fw;
1500 }
1501
Eli Cohena5bbe892012-02-09 18:10:06 +02001502 dev->caps.max_fmr_maps = (1 << (32 - ilog2(dev->caps.num_mpts))) - 1;
1503
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001504 init_hca.log_uar_sz = ilog2(dev->caps.num_uars);
1505 init_hca.uar_page_sz = PAGE_SHIFT - 12;
Shani Michaelie4488342013-02-06 16:19:11 +00001506 init_hca.mw_enabled = 0;
1507 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_MEM_WINDOW ||
1508 dev->caps.bmme_flags & MLX4_BMME_FLAG_TYPE_2_WIN)
1509 init_hca.mw_enabled = INIT_HCA_TPT_MW_ENABLE;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001510
1511 err = mlx4_init_icm(dev, &dev_cap, &init_hca, icm_size);
1512 if (err)
1513 goto err_stop_fw;
1514
1515 err = mlx4_INIT_HCA(dev, &init_hca);
1516 if (err) {
1517 mlx4_err(dev, "INIT_HCA command failed, aborting.\n");
1518 goto err_free_icm;
1519 }
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001520 /*
1521 * If TS is supported by FW
1522 * read HCA frequency by QUERY_HCA command
1523 */
1524 if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_TS) {
1525 memset(&init_hca, 0, sizeof(init_hca));
1526 err = mlx4_QUERY_HCA(dev, &init_hca);
1527 if (err) {
1528 mlx4_err(dev, "QUERY_HCA command failed, disable timestamp.\n");
1529 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
1530 } else {
1531 dev->caps.hca_core_clock =
1532 init_hca.hca_core_clock;
1533 }
1534
1535 /* In case we got HCA frequency 0 - disable timestamping
1536 * to avoid dividing by zero
1537 */
1538 if (!dev->caps.hca_core_clock) {
1539 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
1540 mlx4_err(dev,
1541 "HCA frequency is 0. Timestamping is not supported.");
1542 } else if (map_internal_clock(dev)) {
1543 /*
1544 * Map internal clock,
1545 * in case of failure disable timestamping
1546 */
1547 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
1548 mlx4_err(dev, "Failed to map internal clock. Timestamping is not supported.\n");
1549 }
1550 }
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001551 } else {
1552 err = mlx4_init_slave(dev);
1553 if (err) {
Jack Morgenstein5efe5352013-06-04 05:13:27 +00001554 if (err != -EPROBE_DEFER)
1555 mlx4_err(dev, "Failed to initialize slave\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001556 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001557 }
1558
1559 err = mlx4_slave_cap(dev);
1560 if (err) {
1561 mlx4_err(dev, "Failed to obtain slave caps\n");
1562 goto err_close;
1563 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001564 }
1565
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001566 if (map_bf_area(dev))
1567 mlx4_dbg(dev, "Failed to map blue flame area\n");
1568
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001569 /*Only the master set the ports, all the rest got it from it.*/
1570 if (!mlx4_is_slave(dev))
1571 mlx4_set_port_mask(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07001572
1573 err = mlx4_QUERY_ADAPTER(dev, &adapter);
1574 if (err) {
1575 mlx4_err(dev, "QUERY_ADAPTER command failed, aborting.\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001576 goto unmap_bf;
Roland Dreier225c7b12007-05-08 18:00:38 -07001577 }
1578
1579 priv->eq_table.inta_pin = adapter.inta_pin;
Jack Morgensteincd9281d2007-09-18 09:14:18 +02001580 memcpy(dev->board_id, adapter.board_id, sizeof dev->board_id);
Roland Dreier225c7b12007-05-08 18:00:38 -07001581
1582 return 0;
1583
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001584unmap_bf:
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001585 unmap_internal_clock(dev);
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001586 unmap_bf_area(dev);
1587
Roland Dreier225c7b12007-05-08 18:00:38 -07001588err_close:
Dotan Barak41929ed2012-10-21 14:59:23 +00001589 if (mlx4_is_slave(dev))
1590 mlx4_slave_exit(dev);
1591 else
1592 mlx4_CLOSE_HCA(dev, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001593
1594err_free_icm:
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001595 if (!mlx4_is_slave(dev))
1596 mlx4_free_icms(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07001597
1598err_stop_fw:
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001599 if (!mlx4_is_slave(dev)) {
1600 mlx4_UNMAP_FA(dev);
1601 mlx4_free_icm(dev, priv->fw.fw_icm, 0);
1602 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001603 return err;
1604}
1605
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001606static int mlx4_init_counters_table(struct mlx4_dev *dev)
1607{
1608 struct mlx4_priv *priv = mlx4_priv(dev);
1609 int nent;
1610
1611 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
1612 return -ENOENT;
1613
1614 nent = dev->caps.max_counters;
1615 return mlx4_bitmap_init(&priv->counters_bitmap, nent, nent - 1, 0, 0);
1616}
1617
1618static void mlx4_cleanup_counters_table(struct mlx4_dev *dev)
1619{
1620 mlx4_bitmap_cleanup(&mlx4_priv(dev)->counters_bitmap);
1621}
1622
Jack Morgensteinba062d52012-05-15 10:35:03 +00001623int __mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx)
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001624{
1625 struct mlx4_priv *priv = mlx4_priv(dev);
1626
1627 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
1628 return -ENOENT;
1629
1630 *idx = mlx4_bitmap_alloc(&priv->counters_bitmap);
1631 if (*idx == -1)
1632 return -ENOMEM;
1633
1634 return 0;
1635}
Jack Morgensteinba062d52012-05-15 10:35:03 +00001636
1637int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx)
1638{
1639 u64 out_param;
1640 int err;
1641
1642 if (mlx4_is_mfunc(dev)) {
1643 err = mlx4_cmd_imm(dev, 0, &out_param, RES_COUNTER,
1644 RES_OP_RESERVE, MLX4_CMD_ALLOC_RES,
1645 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
1646 if (!err)
1647 *idx = get_param_l(&out_param);
1648
1649 return err;
1650 }
1651 return __mlx4_counter_alloc(dev, idx);
1652}
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001653EXPORT_SYMBOL_GPL(mlx4_counter_alloc);
1654
Jack Morgensteinba062d52012-05-15 10:35:03 +00001655void __mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001656{
Jack Morgenstein7c6d74d2013-12-08 16:50:17 +02001657 mlx4_bitmap_free(&mlx4_priv(dev)->counters_bitmap, idx, MLX4_USE_RR);
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001658 return;
1659}
Jack Morgensteinba062d52012-05-15 10:35:03 +00001660
1661void mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
1662{
Jack Morgensteine7dbeba2013-03-07 03:46:54 +00001663 u64 in_param = 0;
Jack Morgensteinba062d52012-05-15 10:35:03 +00001664
1665 if (mlx4_is_mfunc(dev)) {
1666 set_param_l(&in_param, idx);
1667 mlx4_cmd(dev, in_param, RES_COUNTER, RES_OP_RESERVE,
1668 MLX4_CMD_FREE_RES, MLX4_CMD_TIME_CLASS_A,
1669 MLX4_CMD_WRAPPED);
1670 return;
1671 }
1672 __mlx4_counter_free(dev, idx);
1673}
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001674EXPORT_SYMBOL_GPL(mlx4_counter_free);
1675
Roland Dreier3d73c282007-10-10 15:43:54 -07001676static int mlx4_setup_hca(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -07001677{
1678 struct mlx4_priv *priv = mlx4_priv(dev);
1679 int err;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001680 int port;
Jack Morgenstein9a5aa622008-11-28 21:29:46 -08001681 __be32 ib_port_default_caps;
Roland Dreier225c7b12007-05-08 18:00:38 -07001682
Roland Dreier225c7b12007-05-08 18:00:38 -07001683 err = mlx4_init_uar_table(dev);
1684 if (err) {
1685 mlx4_err(dev, "Failed to initialize "
1686 "user access region table, aborting.\n");
1687 return err;
1688 }
1689
1690 err = mlx4_uar_alloc(dev, &priv->driver_uar);
1691 if (err) {
1692 mlx4_err(dev, "Failed to allocate driver access region, "
1693 "aborting.\n");
1694 goto err_uar_table_free;
1695 }
1696
Roland Dreier4979d182011-01-12 09:50:36 -08001697 priv->kar = ioremap((phys_addr_t) priv->driver_uar.pfn << PAGE_SHIFT, PAGE_SIZE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001698 if (!priv->kar) {
1699 mlx4_err(dev, "Couldn't map kernel access region, "
1700 "aborting.\n");
1701 err = -ENOMEM;
1702 goto err_uar_free;
1703 }
1704
1705 err = mlx4_init_pd_table(dev);
1706 if (err) {
1707 mlx4_err(dev, "Failed to initialize "
1708 "protection domain table, aborting.\n");
1709 goto err_kar_unmap;
1710 }
1711
Sean Hefty012a8ff2011-06-02 09:01:33 -07001712 err = mlx4_init_xrcd_table(dev);
1713 if (err) {
1714 mlx4_err(dev, "Failed to initialize "
1715 "reliable connection domain table, aborting.\n");
1716 goto err_pd_table_free;
1717 }
1718
Roland Dreier225c7b12007-05-08 18:00:38 -07001719 err = mlx4_init_mr_table(dev);
1720 if (err) {
1721 mlx4_err(dev, "Failed to initialize "
1722 "memory region table, aborting.\n");
Sean Hefty012a8ff2011-06-02 09:01:33 -07001723 goto err_xrcd_table_free;
Roland Dreier225c7b12007-05-08 18:00:38 -07001724 }
1725
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03001726 if (!mlx4_is_slave(dev)) {
1727 err = mlx4_init_mcg_table(dev);
1728 if (err) {
1729 mlx4_err(dev, "Failed to initialize multicast group table, aborting.\n");
1730 goto err_mr_table_free;
1731 }
1732 }
1733
Roland Dreier225c7b12007-05-08 18:00:38 -07001734 err = mlx4_init_eq_table(dev);
1735 if (err) {
1736 mlx4_err(dev, "Failed to initialize "
1737 "event queue table, aborting.\n");
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03001738 goto err_mcg_table_free;
Roland Dreier225c7b12007-05-08 18:00:38 -07001739 }
1740
1741 err = mlx4_cmd_use_events(dev);
1742 if (err) {
1743 mlx4_err(dev, "Failed to switch to event-driven "
1744 "firmware commands, aborting.\n");
1745 goto err_eq_table_free;
1746 }
1747
1748 err = mlx4_NOP(dev);
1749 if (err) {
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03001750 if (dev->flags & MLX4_FLAG_MSI_X) {
1751 mlx4_warn(dev, "NOP command failed to generate MSI-X "
1752 "interrupt IRQ %d).\n",
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08001753 priv->eq_table.eq[dev->caps.num_comp_vectors].irq);
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03001754 mlx4_warn(dev, "Trying again without MSI-X.\n");
1755 } else {
1756 mlx4_err(dev, "NOP command failed to generate interrupt "
1757 "(IRQ %d), aborting.\n",
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08001758 priv->eq_table.eq[dev->caps.num_comp_vectors].irq);
Roland Dreier225c7b12007-05-08 18:00:38 -07001759 mlx4_err(dev, "BIOS or ACPI interrupt routing problem?\n");
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03001760 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001761
1762 goto err_cmd_poll;
1763 }
1764
1765 mlx4_dbg(dev, "NOP command IRQ test passed\n");
1766
1767 err = mlx4_init_cq_table(dev);
1768 if (err) {
1769 mlx4_err(dev, "Failed to initialize "
1770 "completion queue table, aborting.\n");
1771 goto err_cmd_poll;
1772 }
1773
1774 err = mlx4_init_srq_table(dev);
1775 if (err) {
1776 mlx4_err(dev, "Failed to initialize "
1777 "shared receive queue table, aborting.\n");
1778 goto err_cq_table_free;
1779 }
1780
1781 err = mlx4_init_qp_table(dev);
1782 if (err) {
1783 mlx4_err(dev, "Failed to initialize "
1784 "queue pair table, aborting.\n");
1785 goto err_srq_table_free;
1786 }
1787
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001788 err = mlx4_init_counters_table(dev);
1789 if (err && err != -ENOENT) {
1790 mlx4_err(dev, "Failed to initialize counters table, aborting.\n");
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03001791 goto err_qp_table_free;
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001792 }
1793
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001794 if (!mlx4_is_slave(dev)) {
1795 for (port = 1; port <= dev->caps.num_ports; port++) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001796 ib_port_default_caps = 0;
1797 err = mlx4_get_port_ib_caps(dev, port,
1798 &ib_port_default_caps);
1799 if (err)
1800 mlx4_warn(dev, "failed to get port %d default "
1801 "ib capabilities (%d). Continuing "
1802 "with caps = 0\n", port, err);
1803 dev->caps.ib_port_def_cap[port] = ib_port_default_caps;
Marcel Apfelbaum97285b72011-10-24 11:02:34 +02001804
Jack Morgenstein2aca1172012-06-19 11:21:41 +03001805 /* initialize per-slave default ib port capabilities */
1806 if (mlx4_is_master(dev)) {
1807 int i;
1808 for (i = 0; i < dev->num_slaves; i++) {
1809 if (i == mlx4_master_func_num(dev))
1810 continue;
1811 priv->mfunc.master.slave_state[i].ib_cap_mask[port] =
1812 ib_port_default_caps;
1813 }
1814 }
1815
Or Gerlitz096335b2012-01-11 19:02:17 +02001816 if (mlx4_is_mfunc(dev))
1817 dev->caps.port_ib_mtu[port] = IB_MTU_2048;
1818 else
1819 dev->caps.port_ib_mtu[port] = IB_MTU_4096;
Marcel Apfelbaum97285b72011-10-24 11:02:34 +02001820
Jack Morgenstein66349612012-06-19 11:21:44 +03001821 err = mlx4_SET_PORT(dev, port, mlx4_is_master(dev) ?
1822 dev->caps.pkey_table_len[port] : -1);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001823 if (err) {
1824 mlx4_err(dev, "Failed to set port %d, aborting\n",
1825 port);
1826 goto err_counters_table_free;
1827 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001828 }
1829 }
1830
Roland Dreier225c7b12007-05-08 18:00:38 -07001831 return 0;
1832
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001833err_counters_table_free:
1834 mlx4_cleanup_counters_table(dev);
1835
Roland Dreier225c7b12007-05-08 18:00:38 -07001836err_qp_table_free:
1837 mlx4_cleanup_qp_table(dev);
1838
1839err_srq_table_free:
1840 mlx4_cleanup_srq_table(dev);
1841
1842err_cq_table_free:
1843 mlx4_cleanup_cq_table(dev);
1844
1845err_cmd_poll:
1846 mlx4_cmd_use_polling(dev);
1847
1848err_eq_table_free:
1849 mlx4_cleanup_eq_table(dev);
1850
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03001851err_mcg_table_free:
1852 if (!mlx4_is_slave(dev))
1853 mlx4_cleanup_mcg_table(dev);
1854
Jack Morgensteinee49bd92007-07-12 17:50:45 +03001855err_mr_table_free:
Roland Dreier225c7b12007-05-08 18:00:38 -07001856 mlx4_cleanup_mr_table(dev);
1857
Sean Hefty012a8ff2011-06-02 09:01:33 -07001858err_xrcd_table_free:
1859 mlx4_cleanup_xrcd_table(dev);
1860
Roland Dreier225c7b12007-05-08 18:00:38 -07001861err_pd_table_free:
1862 mlx4_cleanup_pd_table(dev);
1863
1864err_kar_unmap:
1865 iounmap(priv->kar);
1866
1867err_uar_free:
1868 mlx4_uar_free(dev, &priv->driver_uar);
1869
1870err_uar_table_free:
1871 mlx4_cleanup_uar_table(dev);
1872 return err;
1873}
1874
Roland Dreiere8f9b2e2008-02-04 20:20:41 -08001875static void mlx4_enable_msi_x(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -07001876{
1877 struct mlx4_priv *priv = mlx4_priv(dev);
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08001878 struct msix_entry *entries;
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00001879 int nreq = min_t(int, dev->caps.num_ports *
Yuval Mintz90b1ebe2012-07-01 03:18:51 +00001880 min_t(int, netif_get_num_default_rss_queues() + 1,
1881 MAX_MSIX_P_PORT) + MSIX_LEGACY_SZ, MAX_MSIX);
Roland Dreier225c7b12007-05-08 18:00:38 -07001882 int err;
1883 int i;
1884
1885 if (msi_x) {
Or Gerlitzca4c7b32013-01-17 05:30:43 +00001886 nreq = min_t(int, dev->caps.num_eqs - dev->caps.reserved_eqs,
1887 nreq);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001888
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08001889 entries = kcalloc(nreq, sizeof *entries, GFP_KERNEL);
1890 if (!entries)
1891 goto no_msi;
1892
1893 for (i = 0; i < nreq; ++i)
Roland Dreier225c7b12007-05-08 18:00:38 -07001894 entries[i].entry = i;
1895
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08001896 retry:
1897 err = pci_enable_msix(dev->pdev, entries, nreq);
Roland Dreier225c7b12007-05-08 18:00:38 -07001898 if (err) {
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08001899 /* Try again if at least 2 vectors are available */
1900 if (err > 1) {
1901 mlx4_info(dev, "Requested %d vectors, "
1902 "but only %d MSI-X vectors available, "
1903 "trying again\n", nreq, err);
1904 nreq = err;
1905 goto retry;
1906 }
Nicolas Morey-Chaisemartin5bf0da72009-04-21 10:11:06 -07001907 kfree(entries);
Roland Dreier225c7b12007-05-08 18:00:38 -07001908 goto no_msi;
1909 }
1910
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00001911 if (nreq <
1912 MSIX_LEGACY_SZ + dev->caps.num_ports * MIN_MSIX_P_PORT) {
1913 /*Working in legacy mode , all EQ's shared*/
1914 dev->caps.comp_pool = 0;
1915 dev->caps.num_comp_vectors = nreq - 1;
1916 } else {
1917 dev->caps.comp_pool = nreq - MSIX_LEGACY_SZ;
1918 dev->caps.num_comp_vectors = MSIX_LEGACY_SZ - 1;
1919 }
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08001920 for (i = 0; i < nreq; ++i)
Roland Dreier225c7b12007-05-08 18:00:38 -07001921 priv->eq_table.eq[i].irq = entries[i].vector;
1922
1923 dev->flags |= MLX4_FLAG_MSI_X;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08001924
1925 kfree(entries);
Roland Dreier225c7b12007-05-08 18:00:38 -07001926 return;
1927 }
1928
1929no_msi:
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08001930 dev->caps.num_comp_vectors = 1;
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00001931 dev->caps.comp_pool = 0;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08001932
1933 for (i = 0; i < 2; ++i)
Roland Dreier225c7b12007-05-08 18:00:38 -07001934 priv->eq_table.eq[i].irq = dev->pdev->irq;
1935}
1936
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001937static int mlx4_init_port_info(struct mlx4_dev *dev, int port)
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07001938{
1939 struct mlx4_port_info *info = &mlx4_priv(dev)->port[port];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001940 int err = 0;
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07001941
1942 info->dev = dev;
1943 info->port = port;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001944 if (!mlx4_is_slave(dev)) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001945 mlx4_init_mac_table(dev, &info->mac_table);
1946 mlx4_init_vlan_table(dev, &info->vlan_table);
Yan Burman16a10ff2013-02-07 02:25:22 +00001947 info->base_qpn = mlx4_get_base_qpn(dev, port);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001948 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001949
1950 sprintf(info->dev_name, "mlx4_port%d", port);
1951 info->port_attr.attr.name = info->dev_name;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001952 if (mlx4_is_mfunc(dev))
1953 info->port_attr.attr.mode = S_IRUGO;
1954 else {
1955 info->port_attr.attr.mode = S_IRUGO | S_IWUSR;
1956 info->port_attr.store = set_port_type;
1957 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001958 info->port_attr.show = show_port_type;
Greg Kroah-Hartman3691c962010-03-15 14:01:55 -07001959 sysfs_attr_init(&info->port_attr.attr);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001960
1961 err = device_create_file(&dev->pdev->dev, &info->port_attr);
1962 if (err) {
1963 mlx4_err(dev, "Failed to create file for port %d\n", port);
1964 info->port = -1;
1965 }
1966
Or Gerlitz096335b2012-01-11 19:02:17 +02001967 sprintf(info->dev_mtu_name, "mlx4_port%d_mtu", port);
1968 info->port_mtu_attr.attr.name = info->dev_mtu_name;
1969 if (mlx4_is_mfunc(dev))
1970 info->port_mtu_attr.attr.mode = S_IRUGO;
1971 else {
1972 info->port_mtu_attr.attr.mode = S_IRUGO | S_IWUSR;
1973 info->port_mtu_attr.store = set_port_ib_mtu;
1974 }
1975 info->port_mtu_attr.show = show_port_ib_mtu;
1976 sysfs_attr_init(&info->port_mtu_attr.attr);
1977
1978 err = device_create_file(&dev->pdev->dev, &info->port_mtu_attr);
1979 if (err) {
1980 mlx4_err(dev, "Failed to create mtu file for port %d\n", port);
1981 device_remove_file(&info->dev->pdev->dev, &info->port_attr);
1982 info->port = -1;
1983 }
1984
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001985 return err;
1986}
1987
1988static void mlx4_cleanup_port_info(struct mlx4_port_info *info)
1989{
1990 if (info->port < 0)
1991 return;
1992
1993 device_remove_file(&info->dev->pdev->dev, &info->port_attr);
Or Gerlitz096335b2012-01-11 19:02:17 +02001994 device_remove_file(&info->dev->pdev->dev, &info->port_mtu_attr);
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07001995}
1996
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00001997static int mlx4_init_steering(struct mlx4_dev *dev)
1998{
1999 struct mlx4_priv *priv = mlx4_priv(dev);
2000 int num_entries = dev->caps.num_ports;
2001 int i, j;
2002
2003 priv->steer = kzalloc(sizeof(struct mlx4_steer) * num_entries, GFP_KERNEL);
2004 if (!priv->steer)
2005 return -ENOMEM;
2006
Eugenia Emantayev45b51362012-02-14 06:37:41 +00002007 for (i = 0; i < num_entries; i++)
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002008 for (j = 0; j < MLX4_NUM_STEERS; j++) {
2009 INIT_LIST_HEAD(&priv->steer[i].promisc_qps[j]);
2010 INIT_LIST_HEAD(&priv->steer[i].steer_entries[j]);
2011 }
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002012 return 0;
2013}
2014
2015static void mlx4_clear_steering(struct mlx4_dev *dev)
2016{
2017 struct mlx4_priv *priv = mlx4_priv(dev);
2018 struct mlx4_steer_index *entry, *tmp_entry;
2019 struct mlx4_promisc_qp *pqp, *tmp_pqp;
2020 int num_entries = dev->caps.num_ports;
2021 int i, j;
2022
2023 for (i = 0; i < num_entries; i++) {
2024 for (j = 0; j < MLX4_NUM_STEERS; j++) {
2025 list_for_each_entry_safe(pqp, tmp_pqp,
2026 &priv->steer[i].promisc_qps[j],
2027 list) {
2028 list_del(&pqp->list);
2029 kfree(pqp);
2030 }
2031 list_for_each_entry_safe(entry, tmp_entry,
2032 &priv->steer[i].steer_entries[j],
2033 list) {
2034 list_del(&entry->list);
2035 list_for_each_entry_safe(pqp, tmp_pqp,
2036 &entry->duplicates,
2037 list) {
2038 list_del(&pqp->list);
2039 kfree(pqp);
2040 }
2041 kfree(entry);
2042 }
2043 }
2044 }
2045 kfree(priv->steer);
2046}
2047
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002048static int extended_func_num(struct pci_dev *pdev)
2049{
2050 return PCI_SLOT(pdev->devfn) * 8 + PCI_FUNC(pdev->devfn);
2051}
2052
2053#define MLX4_OWNER_BASE 0x8069c
2054#define MLX4_OWNER_SIZE 4
2055
2056static int mlx4_get_ownership(struct mlx4_dev *dev)
2057{
2058 void __iomem *owner;
2059 u32 ret;
2060
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002061 if (pci_channel_offline(dev->pdev))
2062 return -EIO;
2063
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002064 owner = ioremap(pci_resource_start(dev->pdev, 0) + MLX4_OWNER_BASE,
2065 MLX4_OWNER_SIZE);
2066 if (!owner) {
2067 mlx4_err(dev, "Failed to obtain ownership bit\n");
2068 return -ENOMEM;
2069 }
2070
2071 ret = readl(owner);
2072 iounmap(owner);
2073 return (int) !!ret;
2074}
2075
2076static void mlx4_free_ownership(struct mlx4_dev *dev)
2077{
2078 void __iomem *owner;
2079
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002080 if (pci_channel_offline(dev->pdev))
2081 return;
2082
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002083 owner = ioremap(pci_resource_start(dev->pdev, 0) + MLX4_OWNER_BASE,
2084 MLX4_OWNER_SIZE);
2085 if (!owner) {
2086 mlx4_err(dev, "Failed to obtain ownership bit\n");
2087 return;
2088 }
2089 writel(0, owner);
2090 msleep(1000);
2091 iounmap(owner);
2092}
2093
Roland Dreier839f1242012-09-27 09:23:41 -07002094static int __mlx4_init_one(struct pci_dev *pdev, int pci_dev_data)
Roland Dreier225c7b12007-05-08 18:00:38 -07002095{
Roland Dreier225c7b12007-05-08 18:00:38 -07002096 struct mlx4_priv *priv;
2097 struct mlx4_dev *dev;
2098 int err;
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07002099 int port;
Roland Dreier225c7b12007-05-08 18:00:38 -07002100
Joe Perches0a645e82010-07-10 07:22:46 +00002101 pr_info(DRV_NAME ": Initializing %s\n", pci_name(pdev));
Roland Dreier225c7b12007-05-08 18:00:38 -07002102
2103 err = pci_enable_device(pdev);
2104 if (err) {
2105 dev_err(&pdev->dev, "Cannot enable PCI device, "
2106 "aborting.\n");
2107 return err;
2108 }
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +02002109
2110 /* Due to requirement that all VFs and the PF are *guaranteed* 2 MACS
2111 * per port, we must limit the number of VFs to 63 (since their are
2112 * 128 MACs)
2113 */
2114 if (num_vfs >= MLX4_MAX_NUM_VF) {
2115 dev_err(&pdev->dev,
2116 "Requested more VF's (%d) than allowed (%d)\n",
2117 num_vfs, MLX4_MAX_NUM_VF - 1);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002118 return -EINVAL;
2119 }
Jack Morgenstein30e514a2013-06-25 12:09:38 +03002120
2121 if (num_vfs < 0) {
2122 pr_err("num_vfs module parameter cannot be negative\n");
2123 return -EINVAL;
2124 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002125 /*
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002126 * Check for BARs.
Roland Dreier225c7b12007-05-08 18:00:38 -07002127 */
Roland Dreier839f1242012-09-27 09:23:41 -07002128 if (!(pci_dev_data & MLX4_PCI_DEV_IS_VF) &&
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002129 !(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
2130 dev_err(&pdev->dev, "Missing DCS, aborting."
Roland Dreier839f1242012-09-27 09:23:41 -07002131 "(driver_data: 0x%x, pci_resource_flags(pdev, 0):0x%lx)\n",
2132 pci_dev_data, pci_resource_flags(pdev, 0));
Roland Dreier225c7b12007-05-08 18:00:38 -07002133 err = -ENODEV;
2134 goto err_disable_pdev;
2135 }
2136 if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
2137 dev_err(&pdev->dev, "Missing UAR, aborting.\n");
2138 err = -ENODEV;
2139 goto err_disable_pdev;
2140 }
2141
Roland Dreiera01df0f2009-09-05 20:24:48 -07002142 err = pci_request_regions(pdev, DRV_NAME);
Roland Dreier225c7b12007-05-08 18:00:38 -07002143 if (err) {
Roland Dreiera01df0f2009-09-05 20:24:48 -07002144 dev_err(&pdev->dev, "Couldn't get PCI resources, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002145 goto err_disable_pdev;
2146 }
2147
Roland Dreier225c7b12007-05-08 18:00:38 -07002148 pci_set_master(pdev);
2149
Yang Hongyang6a355282009-04-06 19:01:13 -07002150 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
Roland Dreier225c7b12007-05-08 18:00:38 -07002151 if (err) {
2152 dev_warn(&pdev->dev, "Warning: couldn't set 64-bit PCI DMA mask.\n");
Yang Hongyang284901a2009-04-06 19:01:15 -07002153 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Roland Dreier225c7b12007-05-08 18:00:38 -07002154 if (err) {
2155 dev_err(&pdev->dev, "Can't set PCI DMA mask, aborting.\n");
Roland Dreiera01df0f2009-09-05 20:24:48 -07002156 goto err_release_regions;
Roland Dreier225c7b12007-05-08 18:00:38 -07002157 }
2158 }
Yang Hongyang6a355282009-04-06 19:01:13 -07002159 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Roland Dreier225c7b12007-05-08 18:00:38 -07002160 if (err) {
2161 dev_warn(&pdev->dev, "Warning: couldn't set 64-bit "
2162 "consistent PCI DMA mask.\n");
Yang Hongyang284901a2009-04-06 19:01:15 -07002163 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Roland Dreier225c7b12007-05-08 18:00:38 -07002164 if (err) {
2165 dev_err(&pdev->dev, "Can't set consistent PCI DMA mask, "
2166 "aborting.\n");
Roland Dreiera01df0f2009-09-05 20:24:48 -07002167 goto err_release_regions;
Roland Dreier225c7b12007-05-08 18:00:38 -07002168 }
2169 }
2170
David Dillow7f9e5c482011-01-17 02:09:44 +00002171 /* Allow large DMA segments, up to the firmware limit of 1 GB */
2172 dma_set_max_seg_size(&pdev->dev, 1024 * 1024 * 1024);
2173
Joe Perchesb2adaca2013-02-03 17:43:58 +00002174 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
Roland Dreier225c7b12007-05-08 18:00:38 -07002175 if (!priv) {
Roland Dreier225c7b12007-05-08 18:00:38 -07002176 err = -ENOMEM;
Roland Dreiera01df0f2009-09-05 20:24:48 -07002177 goto err_release_regions;
Roland Dreier225c7b12007-05-08 18:00:38 -07002178 }
2179
2180 dev = &priv->dev;
2181 dev->pdev = pdev;
Roland Dreierb5814012007-06-07 11:51:58 -07002182 INIT_LIST_HEAD(&priv->ctx_list);
2183 spin_lock_init(&priv->ctx_lock);
Roland Dreier225c7b12007-05-08 18:00:38 -07002184
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002185 mutex_init(&priv->port_mutex);
2186
Yevgeny Petrilin62968832008-04-23 11:55:45 -07002187 INIT_LIST_HEAD(&priv->pgdir_list);
2188 mutex_init(&priv->pgdir_mutex);
2189
Eli Cohenc1b43dc2011-03-22 22:38:41 +00002190 INIT_LIST_HEAD(&priv->bf_list);
2191 mutex_init(&priv->bf_mutex);
2192
Sergei Shtylyovaca7a3a2011-06-23 04:44:30 +00002193 dev->rev_id = pdev->revision;
Eugenia Emantayev6e7136e2013-11-07 12:19:53 +02002194 dev->numa_node = dev_to_node(&pdev->dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002195 /* Detect if this device is a virtual function */
Roland Dreier839f1242012-09-27 09:23:41 -07002196 if (pci_dev_data & MLX4_PCI_DEV_IS_VF) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002197 /* When acting as pf, we normally skip vfs unless explicitly
2198 * requested to probe them. */
2199 if (num_vfs && extended_func_num(pdev) > probe_vf) {
2200 mlx4_warn(dev, "Skipping virtual function:%d\n",
2201 extended_func_num(pdev));
2202 err = -ENODEV;
2203 goto err_free_dev;
2204 }
2205 mlx4_warn(dev, "Detected virtual function - running in slave mode\n");
2206 dev->flags |= MLX4_FLAG_SLAVE;
2207 } else {
2208 /* We reset the device and enable SRIOV only for physical
2209 * devices. Try to claim ownership on the device;
2210 * if already taken, skip -- do not allow multiple PFs */
2211 err = mlx4_get_ownership(dev);
2212 if (err) {
2213 if (err < 0)
2214 goto err_free_dev;
2215 else {
2216 mlx4_warn(dev, "Multiple PFs not yet supported."
2217 " Skipping PF.\n");
2218 err = -EINVAL;
2219 goto err_free_dev;
2220 }
2221 }
Sergei Shtylyovaca7a3a2011-06-23 04:44:30 +00002222
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002223 if (num_vfs) {
Roland Dreier84b1f152012-09-25 17:09:42 -07002224 mlx4_warn(dev, "Enabling SR-IOV with %d VFs\n", num_vfs);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002225 err = pci_enable_sriov(pdev, num_vfs);
2226 if (err) {
Roland Dreier84b1f152012-09-25 17:09:42 -07002227 mlx4_err(dev, "Failed to enable SR-IOV, continuing without SR-IOV (err = %d).\n",
2228 err);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002229 err = 0;
2230 } else {
2231 mlx4_warn(dev, "Running in master mode\n");
2232 dev->flags |= MLX4_FLAG_SRIOV |
2233 MLX4_FLAG_MASTER;
2234 dev->num_vfs = num_vfs;
2235 }
2236 }
2237
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002238 atomic_set(&priv->opreq_count, 0);
2239 INIT_WORK(&priv->opreq_task, mlx4_opreq_action);
2240
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002241 /*
2242 * Now reset the HCA before we touch the PCI capabilities or
2243 * attempt a firmware command, since a boot ROM may have left
2244 * the HCA in an undefined state.
2245 */
2246 err = mlx4_reset(dev);
2247 if (err) {
2248 mlx4_err(dev, "Failed to reset HCA, aborting.\n");
2249 goto err_rel_own;
2250 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002251 }
2252
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002253slave_start:
Eugenia Emantayev521130d2012-09-05 22:50:52 +00002254 err = mlx4_cmd_init(dev);
2255 if (err) {
Roland Dreier225c7b12007-05-08 18:00:38 -07002256 mlx4_err(dev, "Failed to init command interface, aborting.\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002257 goto err_sriov;
2258 }
2259
2260 /* In slave functions, the communication channel must be initialized
2261 * before posting commands. Also, init num_slaves before calling
2262 * mlx4_init_hca */
2263 if (mlx4_is_mfunc(dev)) {
2264 if (mlx4_is_master(dev))
2265 dev->num_slaves = MLX4_MAX_NUM_SLAVES;
2266 else {
2267 dev->num_slaves = 0;
Jack Morgensteinf356fcbe2013-01-24 01:54:17 +00002268 err = mlx4_multi_func_init(dev);
2269 if (err) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002270 mlx4_err(dev, "Failed to init slave mfunc"
2271 " interface, aborting.\n");
2272 goto err_cmd;
2273 }
2274 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002275 }
2276
2277 err = mlx4_init_hca(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002278 if (err) {
2279 if (err == -EACCES) {
2280 /* Not primary Physical function
2281 * Running in slave mode */
2282 mlx4_cmd_cleanup(dev);
2283 dev->flags |= MLX4_FLAG_SLAVE;
2284 dev->flags &= ~MLX4_FLAG_MASTER;
2285 goto slave_start;
2286 } else
2287 goto err_mfunc;
2288 }
2289
2290 /* In master functions, the communication channel must be initialized
2291 * after obtaining its address from fw */
2292 if (mlx4_is_master(dev)) {
Jack Morgensteinf356fcbe2013-01-24 01:54:17 +00002293 err = mlx4_multi_func_init(dev);
2294 if (err) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002295 mlx4_err(dev, "Failed to init master mfunc"
2296 "interface, aborting.\n");
2297 goto err_close;
2298 }
2299 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002300
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002301 err = mlx4_alloc_eq_table(dev);
2302 if (err)
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002303 goto err_master_mfunc;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002304
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00002305 priv->msix_ctl.pool_bm = 0;
Yevgeny Petrilin730c41d2012-02-21 03:39:32 +00002306 mutex_init(&priv->msix_ctl.pool_lock);
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00002307
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03002308 mlx4_enable_msi_x(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002309 if ((mlx4_is_mfunc(dev)) &&
2310 !(dev->flags & MLX4_FLAG_MSI_X)) {
Jack Morgensteinf356fcbe2013-01-24 01:54:17 +00002311 err = -ENOSYS;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002312 mlx4_err(dev, "INTx is not supported in multi-function mode."
2313 " aborting.\n");
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002314 goto err_free_eq;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002315 }
2316
2317 if (!mlx4_is_slave(dev)) {
2318 err = mlx4_init_steering(dev);
2319 if (err)
2320 goto err_free_eq;
2321 }
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002322
Roland Dreier225c7b12007-05-08 18:00:38 -07002323 err = mlx4_setup_hca(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002324 if (err == -EBUSY && (dev->flags & MLX4_FLAG_MSI_X) &&
2325 !mlx4_is_mfunc(dev)) {
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03002326 dev->flags &= ~MLX4_FLAG_MSI_X;
Yevgeny Petrilin9858d2d2012-06-25 00:24:12 +00002327 dev->caps.num_comp_vectors = 1;
2328 dev->caps.comp_pool = 0;
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03002329 pci_disable_msix(pdev);
2330 err = mlx4_setup_hca(dev);
2331 }
2332
Roland Dreier225c7b12007-05-08 18:00:38 -07002333 if (err)
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002334 goto err_steer;
Roland Dreier225c7b12007-05-08 18:00:38 -07002335
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +02002336 mlx4_init_quotas(dev);
2337
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002338 for (port = 1; port <= dev->caps.num_ports; port++) {
2339 err = mlx4_init_port_info(dev, port);
2340 if (err)
2341 goto err_port;
2342 }
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07002343
Roland Dreier225c7b12007-05-08 18:00:38 -07002344 err = mlx4_register_device(dev);
2345 if (err)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002346 goto err_port;
Roland Dreier225c7b12007-05-08 18:00:38 -07002347
Eyal Perryb046ffe2013-10-15 16:55:24 +02002348 mlx4_request_modules(dev);
2349
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07002350 mlx4_sense_init(dev);
2351 mlx4_start_sense(dev);
2352
Roland Dreier839f1242012-09-27 09:23:41 -07002353 priv->pci_dev_data = pci_dev_data;
Roland Dreier225c7b12007-05-08 18:00:38 -07002354 pci_set_drvdata(pdev, dev);
2355
2356 return 0;
2357
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002358err_port:
Eli Cohenb4f77262010-01-06 12:54:39 -08002359 for (--port; port >= 1; --port)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002360 mlx4_cleanup_port_info(&priv->port[port]);
2361
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002362 mlx4_cleanup_counters_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002363 mlx4_cleanup_qp_table(dev);
2364 mlx4_cleanup_srq_table(dev);
2365 mlx4_cleanup_cq_table(dev);
2366 mlx4_cmd_use_polling(dev);
2367 mlx4_cleanup_eq_table(dev);
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002368 mlx4_cleanup_mcg_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002369 mlx4_cleanup_mr_table(dev);
Sean Hefty012a8ff2011-06-02 09:01:33 -07002370 mlx4_cleanup_xrcd_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002371 mlx4_cleanup_pd_table(dev);
2372 mlx4_cleanup_uar_table(dev);
2373
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002374err_steer:
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002375 if (!mlx4_is_slave(dev))
2376 mlx4_clear_steering(dev);
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002377
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002378err_free_eq:
2379 mlx4_free_eq_table(dev);
2380
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002381err_master_mfunc:
2382 if (mlx4_is_master(dev))
2383 mlx4_multi_func_cleanup(dev);
2384
Roland Dreier225c7b12007-05-08 18:00:38 -07002385err_close:
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03002386 if (dev->flags & MLX4_FLAG_MSI_X)
2387 pci_disable_msix(pdev);
2388
Roland Dreier225c7b12007-05-08 18:00:38 -07002389 mlx4_close_hca(dev);
2390
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002391err_mfunc:
2392 if (mlx4_is_slave(dev))
2393 mlx4_multi_func_cleanup(dev);
2394
Roland Dreier225c7b12007-05-08 18:00:38 -07002395err_cmd:
2396 mlx4_cmd_cleanup(dev);
2397
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002398err_sriov:
Jack Morgenstein681372a2012-05-15 10:35:01 +00002399 if (dev->flags & MLX4_FLAG_SRIOV)
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002400 pci_disable_sriov(pdev);
2401
2402err_rel_own:
2403 if (!mlx4_is_slave(dev))
2404 mlx4_free_ownership(dev);
2405
Roland Dreier225c7b12007-05-08 18:00:38 -07002406err_free_dev:
Roland Dreier225c7b12007-05-08 18:00:38 -07002407 kfree(priv);
2408
Roland Dreiera01df0f2009-09-05 20:24:48 -07002409err_release_regions:
2410 pci_release_regions(pdev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002411
2412err_disable_pdev:
2413 pci_disable_device(pdev);
2414 pci_set_drvdata(pdev, NULL);
2415 return err;
2416}
2417
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00002418static int mlx4_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
Roland Dreier3d73c282007-10-10 15:43:54 -07002419{
Joe Perches0a645e82010-07-10 07:22:46 +00002420 printk_once(KERN_INFO "%s", mlx4_version);
Roland Dreier3d73c282007-10-10 15:43:54 -07002421
Roland Dreier839f1242012-09-27 09:23:41 -07002422 return __mlx4_init_one(pdev, id->driver_data);
Roland Dreier3d73c282007-10-10 15:43:54 -07002423}
2424
2425static void mlx4_remove_one(struct pci_dev *pdev)
Roland Dreier225c7b12007-05-08 18:00:38 -07002426{
2427 struct mlx4_dev *dev = pci_get_drvdata(pdev);
2428 struct mlx4_priv *priv = mlx4_priv(dev);
2429 int p;
2430
2431 if (dev) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002432 /* in SRIOV it is not allowed to unload the pf's
2433 * driver while there are alive vf's */
2434 if (mlx4_is_master(dev)) {
2435 if (mlx4_how_many_lives_vf(dev))
2436 printk(KERN_ERR "Removing PF when there are assigned VF's !!!\n");
2437 }
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07002438 mlx4_stop_sense(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002439 mlx4_unregister_device(dev);
2440
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002441 for (p = 1; p <= dev->caps.num_ports; p++) {
2442 mlx4_cleanup_port_info(&priv->port[p]);
Roland Dreier225c7b12007-05-08 18:00:38 -07002443 mlx4_CLOSE_PORT(dev, p);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002444 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002445
Jack Morgensteinb8924952012-05-15 10:35:02 +00002446 if (mlx4_is_master(dev))
2447 mlx4_free_resource_tracker(dev,
2448 RES_TR_FREE_SLAVES_ONLY);
2449
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002450 mlx4_cleanup_counters_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002451 mlx4_cleanup_qp_table(dev);
2452 mlx4_cleanup_srq_table(dev);
2453 mlx4_cleanup_cq_table(dev);
2454 mlx4_cmd_use_polling(dev);
2455 mlx4_cleanup_eq_table(dev);
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002456 mlx4_cleanup_mcg_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002457 mlx4_cleanup_mr_table(dev);
Sean Hefty012a8ff2011-06-02 09:01:33 -07002458 mlx4_cleanup_xrcd_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002459 mlx4_cleanup_pd_table(dev);
2460
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002461 if (mlx4_is_master(dev))
Jack Morgensteinb8924952012-05-15 10:35:02 +00002462 mlx4_free_resource_tracker(dev,
2463 RES_TR_FREE_STRUCTS_ONLY);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002464
Roland Dreier225c7b12007-05-08 18:00:38 -07002465 iounmap(priv->kar);
2466 mlx4_uar_free(dev, &priv->driver_uar);
2467 mlx4_cleanup_uar_table(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002468 if (!mlx4_is_slave(dev))
2469 mlx4_clear_steering(dev);
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002470 mlx4_free_eq_table(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002471 if (mlx4_is_master(dev))
2472 mlx4_multi_func_cleanup(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002473 mlx4_close_hca(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002474 if (mlx4_is_slave(dev))
2475 mlx4_multi_func_cleanup(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002476 mlx4_cmd_cleanup(dev);
2477
2478 if (dev->flags & MLX4_FLAG_MSI_X)
2479 pci_disable_msix(pdev);
Jack Morgenstein681372a2012-05-15 10:35:01 +00002480 if (dev->flags & MLX4_FLAG_SRIOV) {
Roland Dreier84b1f152012-09-25 17:09:42 -07002481 mlx4_warn(dev, "Disabling SR-IOV\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002482 pci_disable_sriov(pdev);
2483 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002484
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002485 if (!mlx4_is_slave(dev))
2486 mlx4_free_ownership(dev);
Jack Morgenstein47605df2012-08-03 08:40:57 +00002487
2488 kfree(dev->caps.qp0_tunnel);
2489 kfree(dev->caps.qp0_proxy);
2490 kfree(dev->caps.qp1_tunnel);
2491 kfree(dev->caps.qp1_proxy);
2492
Roland Dreier225c7b12007-05-08 18:00:38 -07002493 kfree(priv);
Roland Dreiera01df0f2009-09-05 20:24:48 -07002494 pci_release_regions(pdev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002495 pci_disable_device(pdev);
2496 pci_set_drvdata(pdev, NULL);
2497 }
2498}
2499
Jack Morgensteinee49bd92007-07-12 17:50:45 +03002500int mlx4_restart_one(struct pci_dev *pdev)
2501{
Roland Dreier839f1242012-09-27 09:23:41 -07002502 struct mlx4_dev *dev = pci_get_drvdata(pdev);
2503 struct mlx4_priv *priv = mlx4_priv(dev);
2504 int pci_dev_data;
2505
2506 pci_dev_data = priv->pci_dev_data;
Jack Morgensteinee49bd92007-07-12 17:50:45 +03002507 mlx4_remove_one(pdev);
Roland Dreier839f1242012-09-27 09:23:41 -07002508 return __mlx4_init_one(pdev, pci_dev_data);
Jack Morgensteinee49bd92007-07-12 17:50:45 +03002509}
2510
Alexey Dobriyana3aa1882010-01-07 11:58:11 +00002511static DEFINE_PCI_DEVICE_TABLE(mlx4_pci_table) = {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002512 /* MT25408 "Hermon" SDR */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002513 { PCI_VDEVICE(MELLANOX, 0x6340), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002514 /* MT25408 "Hermon" DDR */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002515 { PCI_VDEVICE(MELLANOX, 0x634a), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002516 /* MT25408 "Hermon" QDR */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002517 { PCI_VDEVICE(MELLANOX, 0x6354), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002518 /* MT25408 "Hermon" DDR PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002519 { PCI_VDEVICE(MELLANOX, 0x6732), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002520 /* MT25408 "Hermon" QDR PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002521 { PCI_VDEVICE(MELLANOX, 0x673c), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002522 /* MT25408 "Hermon" EN 10GigE */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002523 { PCI_VDEVICE(MELLANOX, 0x6368), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002524 /* MT25408 "Hermon" EN 10GigE PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002525 { PCI_VDEVICE(MELLANOX, 0x6750), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002526 /* MT25458 ConnectX EN 10GBASE-T 10GigE */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002527 { PCI_VDEVICE(MELLANOX, 0x6372), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002528 /* MT25458 ConnectX EN 10GBASE-T+Gen2 10GigE */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002529 { PCI_VDEVICE(MELLANOX, 0x675a), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002530 /* MT26468 ConnectX EN 10GigE PCIe gen2*/
Roland Dreierca3e57a2012-09-27 09:53:05 -07002531 { PCI_VDEVICE(MELLANOX, 0x6764), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002532 /* MT26438 ConnectX EN 40GigE PCIe gen2 5GT/s */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002533 { PCI_VDEVICE(MELLANOX, 0x6746), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002534 /* MT26478 ConnectX2 40GigE PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002535 { PCI_VDEVICE(MELLANOX, 0x676e), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002536 /* MT25400 Family [ConnectX-2 Virtual Function] */
Roland Dreier839f1242012-09-27 09:23:41 -07002537 { PCI_VDEVICE(MELLANOX, 0x1002), MLX4_PCI_DEV_IS_VF },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002538 /* MT27500 Family [ConnectX-3] */
2539 { PCI_VDEVICE(MELLANOX, 0x1003), 0 },
2540 /* MT27500 Family [ConnectX-3 Virtual Function] */
Roland Dreier839f1242012-09-27 09:23:41 -07002541 { PCI_VDEVICE(MELLANOX, 0x1004), MLX4_PCI_DEV_IS_VF },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002542 { PCI_VDEVICE(MELLANOX, 0x1005), 0 }, /* MT27510 Family */
2543 { PCI_VDEVICE(MELLANOX, 0x1006), 0 }, /* MT27511 Family */
2544 { PCI_VDEVICE(MELLANOX, 0x1007), 0 }, /* MT27520 Family */
2545 { PCI_VDEVICE(MELLANOX, 0x1008), 0 }, /* MT27521 Family */
2546 { PCI_VDEVICE(MELLANOX, 0x1009), 0 }, /* MT27530 Family */
2547 { PCI_VDEVICE(MELLANOX, 0x100a), 0 }, /* MT27531 Family */
2548 { PCI_VDEVICE(MELLANOX, 0x100b), 0 }, /* MT27540 Family */
2549 { PCI_VDEVICE(MELLANOX, 0x100c), 0 }, /* MT27541 Family */
2550 { PCI_VDEVICE(MELLANOX, 0x100d), 0 }, /* MT27550 Family */
2551 { PCI_VDEVICE(MELLANOX, 0x100e), 0 }, /* MT27551 Family */
2552 { PCI_VDEVICE(MELLANOX, 0x100f), 0 }, /* MT27560 Family */
2553 { PCI_VDEVICE(MELLANOX, 0x1010), 0 }, /* MT27561 Family */
Roland Dreier225c7b12007-05-08 18:00:38 -07002554 { 0, }
2555};
2556
2557MODULE_DEVICE_TABLE(pci, mlx4_pci_table);
2558
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002559static pci_ers_result_t mlx4_pci_err_detected(struct pci_dev *pdev,
2560 pci_channel_state_t state)
2561{
2562 mlx4_remove_one(pdev);
2563
2564 return state == pci_channel_io_perm_failure ?
2565 PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_NEED_RESET;
2566}
2567
2568static pci_ers_result_t mlx4_pci_slot_reset(struct pci_dev *pdev)
2569{
Roland Dreier839f1242012-09-27 09:23:41 -07002570 int ret = __mlx4_init_one(pdev, 0);
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002571
2572 return ret ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED;
2573}
2574
Stephen Hemminger3646f0e2012-09-07 09:33:15 -07002575static const struct pci_error_handlers mlx4_err_handler = {
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002576 .error_detected = mlx4_pci_err_detected,
2577 .slot_reset = mlx4_pci_slot_reset,
2578};
2579
Roland Dreier225c7b12007-05-08 18:00:38 -07002580static struct pci_driver mlx4_driver = {
2581 .name = DRV_NAME,
2582 .id_table = mlx4_pci_table,
2583 .probe = mlx4_init_one,
Bill Pembertonf57e6842012-12-03 09:23:15 -05002584 .remove = mlx4_remove_one,
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002585 .err_handler = &mlx4_err_handler,
Roland Dreier225c7b12007-05-08 18:00:38 -07002586};
2587
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002588static int __init mlx4_verify_params(void)
2589{
2590 if ((log_num_mac < 0) || (log_num_mac > 7)) {
Joe Perches0a645e82010-07-10 07:22:46 +00002591 pr_warning("mlx4_core: bad num_mac: %d\n", log_num_mac);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002592 return -1;
2593 }
2594
Or Gerlitzcb296882011-10-16 10:26:21 +02002595 if (log_num_vlan != 0)
2596 pr_warning("mlx4_core: log_num_vlan - obsolete module param, using %d\n",
2597 MLX4_LOG_NUM_VLANS);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002598
Eli Cohen04986282010-09-20 08:42:38 +02002599 if ((log_mtts_per_seg < 1) || (log_mtts_per_seg > 7)) {
Joe Perches0a645e82010-07-10 07:22:46 +00002600 pr_warning("mlx4_core: bad log_mtts_per_seg: %d\n", log_mtts_per_seg);
Eli Cohenab6bf422009-05-27 14:38:34 -07002601 return -1;
2602 }
2603
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002604 /* Check if module param for ports type has legal combination */
2605 if (port_type_array[0] == false && port_type_array[1] == true) {
2606 printk(KERN_WARNING "Module parameter configuration ETH/IB is not supported. Switching to default configuration IB/IB\n");
2607 port_type_array[0] = true;
2608 }
2609
Jack Morgenstein3c439b52012-12-06 17:12:00 +00002610 if (mlx4_log_num_mgm_entry_size != -1 &&
2611 (mlx4_log_num_mgm_entry_size < MLX4_MIN_MGM_LOG_ENTRY_SIZE ||
2612 mlx4_log_num_mgm_entry_size > MLX4_MAX_MGM_LOG_ENTRY_SIZE)) {
2613 pr_warning("mlx4_core: mlx4_log_num_mgm_entry_size (%d) not "
2614 "in legal range (-1 or %d..%d)\n",
2615 mlx4_log_num_mgm_entry_size,
2616 MLX4_MIN_MGM_LOG_ENTRY_SIZE,
2617 MLX4_MAX_MGM_LOG_ENTRY_SIZE);
2618 return -1;
2619 }
2620
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002621 return 0;
2622}
2623
Roland Dreier225c7b12007-05-08 18:00:38 -07002624static int __init mlx4_init(void)
2625{
2626 int ret;
2627
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002628 if (mlx4_verify_params())
2629 return -EINVAL;
2630
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07002631 mlx4_catas_init();
2632
2633 mlx4_wq = create_singlethread_workqueue("mlx4");
2634 if (!mlx4_wq)
2635 return -ENOMEM;
Jack Morgensteinee49bd92007-07-12 17:50:45 +03002636
Roland Dreier225c7b12007-05-08 18:00:38 -07002637 ret = pci_register_driver(&mlx4_driver);
Wei Yang1b85ee02013-12-03 10:04:10 +08002638 if (ret < 0)
2639 destroy_workqueue(mlx4_wq);
Roland Dreier225c7b12007-05-08 18:00:38 -07002640 return ret < 0 ? ret : 0;
2641}
2642
2643static void __exit mlx4_cleanup(void)
2644{
2645 pci_unregister_driver(&mlx4_driver);
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07002646 destroy_workqueue(mlx4_wq);
Roland Dreier225c7b12007-05-08 18:00:38 -07002647}
2648
2649module_init(mlx4_init);
2650module_exit(mlx4_cleanup);