blob: 394b234488ccb31d3a4f4dfee06887564317d2cc [file] [log] [blame]
Hisashi Nakamura50884512013-10-17 06:46:05 +09001/*
2 * r8a7791 processor support - PFC hardware block.
3 *
4 * Copyright (C) 2013 Renesas Electronics Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2
8 * as published by the Free Software Foundation.
9 */
10
11#include <linux/kernel.h>
12#include <linux/platform_data/gpio-rcar.h>
13
14#include "core.h"
15#include "sh_pfc.h"
16
17#define CPU_ALL_PORT(fn, sfx) \
18 PORT_GP_32(0, fn, sfx), \
19 PORT_GP_32(1, fn, sfx), \
20 PORT_GP_32(2, fn, sfx), \
21 PORT_GP_32(3, fn, sfx), \
22 PORT_GP_32(4, fn, sfx), \
23 PORT_GP_32(5, fn, sfx), \
24 PORT_GP_32(6, fn, sfx), \
25 PORT_GP_32(7, fn, sfx)
26
27enum {
28 PINMUX_RESERVED = 0,
29
30 PINMUX_DATA_BEGIN,
31 GP_ALL(DATA),
32 PINMUX_DATA_END,
33
34 PINMUX_FUNCTION_BEGIN,
35 GP_ALL(FN),
36
37 /* GPSR0 */
38 FN_IP0_0, FN_IP0_1, FN_IP0_2, FN_IP0_3, FN_IP0_4, FN_IP0_5,
39 FN_IP0_6, FN_IP0_7, FN_IP0_8, FN_IP0_9, FN_IP0_10, FN_IP0_11,
40 FN_IP0_12, FN_IP0_13, FN_IP0_14, FN_IP0_15, FN_IP0_18_16, FN_IP0_20_19,
41 FN_IP0_22_21, FN_IP0_24_23, FN_IP0_26_25, FN_IP0_28_27, FN_IP0_30_29,
42 FN_IP1_1_0, FN_IP1_3_2, FN_IP1_5_4, FN_IP1_7_6, FN_IP1_10_8,
43 FN_IP1_13_11, FN_IP1_16_14, FN_IP1_19_17, FN_IP1_22_20,
44
45 /* GPSR1 */
46 FN_IP1_25_23, FN_IP1_28_26, FN_IP1_31_29, FN_IP2_2_0, FN_IP2_4_3,
47 FN_IP2_6_5, FN_IP2_9_7, FN_IP2_12_10, FN_IP2_15_13, FN_IP2_18_16,
48 FN_IP2_20_19, FN_IP2_22_21, FN_EX_CS0_N, FN_IP2_24_23, FN_IP2_26_25,
49 FN_IP2_29_27, FN_IP3_2_0, FN_IP3_5_3, FN_IP3_8_6, FN_RD_N,
50 FN_IP3_11_9, FN_IP3_13_12, FN_IP3_15_14 , FN_IP3_17_16 , FN_IP3_19_18,
51 FN_IP3_21_20,
52
53 /* GPSR2 */
54 FN_IP3_27_25, FN_IP3_30_28, FN_IP4_1_0, FN_IP4_4_2, FN_IP4_7_5,
55 FN_IP4_9_8, FN_IP4_12_10, FN_IP4_15_13, FN_IP4_18_16, FN_IP4_19,
56 FN_IP4_20, FN_IP4_21, FN_IP4_23_22, FN_IP4_25_24, FN_IP4_27_26,
57 FN_IP4_30_28, FN_IP5_2_0, FN_IP5_5_3, FN_IP5_8_6, FN_IP5_11_9,
58 FN_IP5_14_12, FN_IP5_16_15, FN_IP5_19_17, FN_IP5_21_20, FN_IP5_23_22,
59 FN_IP5_25_24, FN_IP5_28_26, FN_IP5_31_29, FN_AUDIO_CLKA, FN_IP6_2_0,
60 FN_IP6_5_3, FN_IP6_7_6,
61
62 /* GPSR3 */
63 FN_IP7_5_3, FN_IP7_8_6, FN_IP7_10_9, FN_IP7_12_11, FN_IP7_14_13,
64 FN_IP7_16_15, FN_IP7_18_17, FN_IP7_20_19, FN_IP7_23_21, FN_IP7_26_24,
65 FN_IP7_29_27, FN_IP8_2_0, FN_IP8_5_3, FN_IP8_8_6, FN_IP8_11_9,
66 FN_IP8_14_12, FN_IP8_17_15, FN_IP8_20_18, FN_IP8_23_21, FN_IP8_25_24,
67 FN_IP8_27_26, FN_IP8_30_28, FN_IP9_2_0, FN_IP9_5_3, FN_IP9_6, FN_IP9_7,
68 FN_IP9_10_8, FN_IP9_11, FN_IP9_12, FN_IP9_15_13, FN_IP9_16,
69 FN_IP9_18_17,
70
71 /* GPSR4 */
72 FN_VI0_CLK, FN_IP9_20_19, FN_IP9_22_21, FN_IP9_24_23, FN_IP9_26_25,
73 FN_VI0_DATA0_VI0_B0, FN_VI0_DATA1_VI0_B1, FN_VI0_DATA2_VI0_B2,
74 FN_IP9_28_27, FN_VI0_DATA4_VI0_B4, FN_VI0_DATA5_VI0_B5,
75 FN_VI0_DATA6_VI0_B6, FN_VI0_DATA7_VI0_B7, FN_IP9_31_29, FN_IP10_2_0,
76 FN_IP10_5_3, FN_IP10_8_6, FN_IP10_11_9, FN_IP10_14_12, FN_IP10_16_15,
77 FN_IP10_18_17, FN_IP10_21_19, FN_IP10_24_22, FN_IP10_26_25,
78 FN_IP10_28_27, FN_IP10_31_29, FN_IP11_2_0, FN_IP11_5_3, FN_IP11_8_6,
79 FN_IP15_1_0, FN_IP15_3_2, FN_IP15_5_4,
80
81 /* GPSR5 */
82 FN_IP11_11_9, FN_IP11_14_12, FN_IP11_16_15, FN_IP11_18_17, FN_IP11_19,
83 FN_IP11_20, FN_IP11_21, FN_IP11_22, FN_IP11_23, FN_IP11_24,
84 FN_IP11_25, FN_IP11_26, FN_IP11_27, FN_IP11_29_28, FN_IP11_31_30,
85 FN_IP12_1_0, FN_IP12_3_2, FN_IP12_6_4, FN_IP12_9_7, FN_IP12_12_10,
86 FN_IP12_15_13, FN_IP12_17_16, FN_IP12_19_18, FN_IP12_21_20,
87 FN_IP12_23_22, FN_IP12_26_24, FN_IP12_29_27, FN_IP13_2_0, FN_IP13_4_3,
88 FN_IP13_6_5, FN_IP13_9_7, FN_IP3_24_22,
89
90 /* GPSR6 */
91 FN_IP13_10, FN_IP13_11, FN_IP13_12, FN_IP13_13, FN_IP13_14,
Magnus Dammb5973fc2014-02-26 19:10:26 +090092 FN_IP13_15, FN_IP13_18_16, FN_IP13_21_19,
93 FN_IP13_22, FN_IP13_24_23, FN_SD1_CLK,
Hisashi Nakamura50884512013-10-17 06:46:05 +090094 FN_IP13_25, FN_IP13_26, FN_IP13_27, FN_IP13_30_28, FN_IP14_1_0,
95 FN_IP14_2, FN_IP14_3, FN_IP14_4, FN_IP14_5, FN_IP14_6, FN_IP14_7,
96 FN_IP14_10_8, FN_IP14_13_11, FN_IP14_16_14, FN_IP14_19_17,
97 FN_IP14_22_20, FN_IP14_25_23, FN_IP14_28_26, FN_IP14_31_29,
98 FN_USB1_OVC, FN_DU0_DOTCLKIN,
99
100 /* GPSR7 */
101 FN_IP15_17_15, FN_IP15_20_18, FN_IP15_23_21, FN_IP15_26_24,
102 FN_IP15_29_27, FN_IP16_2_0, FN_IP16_5_3, FN_IP16_7_6, FN_IP16_9_8,
103 FN_IP16_11_10, FN_IP6_9_8, FN_IP6_11_10, FN_IP6_13_12, FN_IP6_15_14,
104 FN_IP6_18_16, FN_IP6_20_19, FN_IP6_23_21, FN_IP6_26_24, FN_IP6_29_27,
105 FN_IP7_2_0, FN_IP15_8_6, FN_IP15_11_9, FN_IP15_14_12,
106 FN_USB0_PWEN, FN_USB0_OVC, FN_USB1_PWEN,
107
108 /* IPSR0 */
109 FN_D0, FN_D1, FN_D2, FN_D3, FN_D4, FN_D5, FN_D6, FN_D7, FN_D8,
110 FN_D9, FN_D10, FN_D11, FN_D12, FN_D13, FN_D14, FN_D15,
111 FN_A0, FN_ATAWR0_N_C, FN_MSIOF0_SCK_B, FN_SCL0_C, FN_PWM2_B,
112 FN_A1, FN_MSIOF0_SYNC_B, FN_A2, FN_MSIOF0_SS1_B,
113 FN_A3, FN_MSIOF0_SS2_B, FN_A4, FN_MSIOF0_TXD_B,
114 FN_A5, FN_MSIOF0_RXD_B, FN_A6, FN_MSIOF1_SCK,
115
116 /* IPSR1 */
117 FN_A7, FN_MSIOF1_SYNC, FN_A8, FN_MSIOF1_SS1, FN_SCL0,
118 FN_A9, FN_MSIOF1_SS2, FN_SDA0,
119 FN_A10, FN_MSIOF1_TXD, FN_MSIOF1_TXD_D,
120 FN_A11, FN_MSIOF1_RXD, FN_SCL3_D, FN_MSIOF1_RXD_D,
121 FN_A12, FN_FMCLK, FN_SDA3_D, FN_MSIOF1_SCK_D,
122 FN_A13, FN_ATAG0_N_C, FN_BPFCLK, FN_MSIOF1_SS1_D,
123 FN_A14, FN_ATADIR0_N_C, FN_FMIN, FN_FMIN_C, FN_MSIOF1_SYNC_D,
124 FN_A15, FN_BPFCLK_C,
125 FN_A16, FN_DREQ2_B, FN_FMCLK_C, FN_SCIFA1_SCK_B,
126 FN_A17, FN_DACK2_B, FN_SDA0_C,
127 FN_A18, FN_DREQ1, FN_SCIFA1_RXD_C, FN_SCIFB1_RXD_C,
128
129 /* IPSR2 */
130 FN_A19, FN_DACK1, FN_SCIFA1_TXD_C, FN_SCIFB1_TXD_C, FN_SCIFB1_SCK_B,
131 FN_A20, FN_SPCLK,
132 FN_A21, FN_ATAWR0_N_B, FN_MOSI_IO0,
133 FN_A22, FN_MISO_IO1, FN_FMCLK_B, FN_TX0, FN_SCIFA0_TXD,
134 FN_A23, FN_IO2, FN_BPFCLK_B, FN_RX0, FN_SCIFA0_RXD,
135 FN_A24, FN_DREQ2, FN_IO3, FN_TX1, FN_SCIFA1_TXD,
136 FN_A25, FN_DACK2, FN_SSL, FN_DREQ1_C, FN_RX1, FN_SCIFA1_RXD,
137 FN_CS0_N, FN_ATAG0_N_B, FN_SCL1,
138 FN_CS1_N_A26, FN_ATADIR0_N_B, FN_SDA1,
139 FN_EX_CS1_N, FN_MSIOF2_SCK,
140 FN_EX_CS2_N, FN_ATAWR0_N, FN_MSIOF2_SYNC,
141 FN_EX_CS3_N, FN_ATADIR0_N, FN_MSIOF2_TXD, FN_ATAG0_N, FN_EX_WAIT1,
142
143 /* IPSR3 */
144 FN_EX_CS4_N, FN_ATARD0_N, FN_MSIOF2_RXD, FN_EX_WAIT2,
145 FN_EX_CS5_N, FN_ATACS00_N, FN_MSIOF2_SS1, FN_HRX1_B,
146 FN_SCIFB1_RXD_B, FN_PWM1, FN_TPU_TO1,
147 FN_BS_N, FN_ATACS10_N, FN_MSIOF2_SS2, FN_HTX1_B,
148 FN_SCIFB1_TXD_B, FN_PWM2, FN_TPU_TO2,
149 FN_RD_WR_N, FN_HRX2_B, FN_FMIN_B, FN_SCIFB0_RXD_B, FN_DREQ1_D,
150 FN_WE0_N, FN_HCTS2_N_B, FN_SCIFB0_TXD_B,
151 FN_WE1_N, FN_ATARD0_N_B, FN_HTX2_B, FN_SCIFB0_RTS_N_B,
152 FN_EX_WAIT0, FN_HRTS2_N_B, FN_SCIFB0_CTS_N_B,
153 FN_DREQ0, FN_PWM3, FN_TPU_TO3,
154 FN_DACK0, FN_DRACK0, FN_REMOCON,
155 FN_SPEEDIN, FN_HSCK0_C, FN_HSCK2_C, FN_SCIFB0_SCK_B,
156 FN_SCIFB2_SCK_B, FN_DREQ2_C, FN_HTX2_D,
157 FN_SSI_SCK0129, FN_HRX0_C, FN_HRX2_C, FN_SCIFB0_RXD_C, FN_SCIFB2_RXD_C,
158 FN_SSI_WS0129, FN_HTX0_C, FN_HTX2_C, FN_SCIFB0_TXD_C, FN_SCIFB2_TXD_C,
159
160 /* IPSR4 */
161 FN_SSI_SDATA0, FN_SCL0_B, FN_SCL7_B, FN_MSIOF2_SCK_C,
162 FN_SSI_SCK1, FN_SDA0_B, FN_SDA7_B, FN_MSIOF2_SYNC_C, FN_GLO_I0_D,
163 FN_SSI_WS1, FN_SCL1_B, FN_SCL8_B, FN_MSIOF2_TXD_C, FN_GLO_I1_D,
164 FN_SSI_SDATA1, FN_SDA1_B, FN_SDA8_B, FN_MSIOF2_RXD_C,
165 FN_SSI_SCK2, FN_SCL2, FN_GPS_CLK_B, FN_GLO_Q0_D, FN_HSCK1_E,
166 FN_SSI_WS2, FN_SDA2, FN_GPS_SIGN_B, FN_RX2_E,
167 FN_GLO_Q1_D, FN_HCTS1_N_E,
168 FN_SSI_SDATA2, FN_GPS_MAG_B, FN_TX2_E, FN_HRTS1_N_E,
169 FN_SSI_SCK34, FN_SSI_WS34, FN_SSI_SDATA3,
170 FN_SSI_SCK4, FN_GLO_SS_D,
171 FN_SSI_WS4, FN_GLO_RFON_D,
172 FN_SSI_SDATA4, FN_MSIOF2_SCK_D,
173 FN_SSI_SCK5, FN_MSIOF1_SCK_C, FN_TS_SDATA0, FN_GLO_I0,
174 FN_MSIOF2_SYNC_D, FN_VI1_R2_B,
175
176 /* IPSR5 */
177 FN_SSI_WS5, FN_MSIOF1_SYNC_C, FN_TS_SCK0, FN_GLO_I1,
178 FN_MSIOF2_TXD_D, FN_VI1_R3_B,
179 FN_SSI_SDATA5, FN_MSIOF1_TXD_C, FN_TS_SDEN0, FN_GLO_Q0,
180 FN_MSIOF2_SS1_D, FN_VI1_R4_B,
181 FN_SSI_SCK6, FN_MSIOF1_RXD_C, FN_TS_SPSYNC0, FN_GLO_Q1,
182 FN_MSIOF2_RXD_D, FN_VI1_R5_B,
183 FN_SSI_WS6, FN_GLO_SCLK, FN_MSIOF2_SS2_D, FN_VI1_R6_B,
184 FN_SSI_SDATA6, FN_STP_IVCXO27_0_B, FN_GLO_SDATA, FN_VI1_R7_B,
185 FN_SSI_SCK78, FN_STP_ISCLK_0_B, FN_GLO_SS,
186 FN_SSI_WS78, FN_TX0_D, FN_STP_ISD_0_B, FN_GLO_RFON,
187 FN_SSI_SDATA7, FN_RX0_D, FN_STP_ISEN_0_B,
188 FN_SSI_SDATA8, FN_TX1_D, FN_STP_ISSYNC_0_B,
189 FN_SSI_SCK9, FN_RX1_D, FN_GLO_SCLK_D,
190 FN_SSI_WS9, FN_TX3_D, FN_CAN0_TX_D, FN_GLO_SDATA_D,
191 FN_SSI_SDATA9, FN_RX3_D, FN_CAN0_RX_D,
192
193 /* IPSR6 */
194 FN_AUDIO_CLKB, FN_STP_OPWM_0_B, FN_MSIOF1_SCK_B,
195 FN_SCIF_CLK, FN_BPFCLK_E,
196 FN_AUDIO_CLKC, FN_SCIFB0_SCK_C, FN_MSIOF1_SYNC_B, FN_RX2,
197 FN_SCIFA2_RXD, FN_FMIN_E,
198 FN_AUDIO_CLKOUT, FN_MSIOF1_SS1_B, FN_TX2, FN_SCIFA2_TXD,
199 FN_IRQ0, FN_SCIFB1_RXD_D, FN_INTC_IRQ0_N,
200 FN_IRQ1, FN_SCIFB1_SCK_C, FN_INTC_IRQ1_N,
201 FN_IRQ2, FN_SCIFB1_TXD_D, FN_INTC_IRQ2_N,
202 FN_IRQ3, FN_SCL4_C, FN_MSIOF2_TXD_E, FN_INTC_IRQ3_N,
203 FN_IRQ4, FN_HRX1_C, FN_SDA4_C, FN_MSIOF2_RXD_E, FN_INTC_IRQ4_N,
204 FN_IRQ5, FN_HTX1_C, FN_SCL1_E, FN_MSIOF2_SCK_E,
205 FN_IRQ6, FN_HSCK1_C, FN_MSIOF1_SS2_B, FN_SDA1_E, FN_MSIOF2_SYNC_E,
206 FN_IRQ7, FN_HCTS1_N_C, FN_MSIOF1_TXD_B, FN_GPS_CLK_C, FN_GPS_CLK_D,
207 FN_IRQ8, FN_HRTS1_N_C, FN_MSIOF1_RXD_B, FN_GPS_SIGN_C, FN_GPS_SIGN_D,
208
209 /* IPSR7 */
210 FN_IRQ9, FN_DU1_DOTCLKIN_B, FN_CAN_CLK_D, FN_GPS_MAG_C,
211 FN_SCIF_CLK_B, FN_GPS_MAG_D,
212 FN_DU1_DR0, FN_LCDOUT0, FN_VI1_DATA0_B, FN_TX0_B,
213 FN_SCIFA0_TXD_B, FN_MSIOF2_SCK_B,
214 FN_DU1_DR1, FN_LCDOUT1, FN_VI1_DATA1_B, FN_RX0_B,
215 FN_SCIFA0_RXD_B, FN_MSIOF2_SYNC_B,
216 FN_DU1_DR2, FN_LCDOUT2, FN_SSI_SCK0129_B,
217 FN_DU1_DR3, FN_LCDOUT3, FN_SSI_WS0129_B,
218 FN_DU1_DR4, FN_LCDOUT4, FN_SSI_SDATA0_B,
219 FN_DU1_DR5, FN_LCDOUT5, FN_SSI_SCK1_B,
220 FN_DU1_DR6, FN_LCDOUT6, FN_SSI_WS1_B,
221 FN_DU1_DR7, FN_LCDOUT7, FN_SSI_SDATA1_B,
222 FN_DU1_DG0, FN_LCDOUT8, FN_VI1_DATA2_B, FN_TX1_B,
223 FN_SCIFA1_TXD_B, FN_MSIOF2_SS1_B,
224 FN_DU1_DG1, FN_LCDOUT9, FN_VI1_DATA3_B, FN_RX1_B,
225 FN_SCIFA1_RXD_B, FN_MSIOF2_SS2_B,
226 FN_DU1_DG2, FN_LCDOUT10, FN_VI1_DATA4_B, FN_SCIF1_SCK_B,
227 FN_SCIFA1_SCK, FN_SSI_SCK78_B,
228
229 /* IPSR8 */
230 FN_DU1_DG3, FN_LCDOUT11, FN_VI1_DATA5_B, FN_SSI_WS78_B,
231 FN_DU1_DG4, FN_LCDOUT12, FN_VI1_DATA6_B, FN_HRX0_B,
232 FN_SCIFB2_RXD_B, FN_SSI_SDATA7_B,
233 FN_DU1_DG5, FN_LCDOUT13, FN_VI1_DATA7_B, FN_HCTS0_N_B,
234 FN_SCIFB2_TXD_B, FN_SSI_SDATA8_B,
235 FN_DU1_DG6, FN_LCDOUT14, FN_HRTS0_N_B,
236 FN_SCIFB2_CTS_N_B, FN_SSI_SCK9_B,
237 FN_DU1_DG7, FN_LCDOUT15, FN_HTX0_B, FN_SCIFB2_RTS_N_B, FN_SSI_WS9_B,
238 FN_DU1_DB0, FN_LCDOUT16, FN_VI1_CLK_B, FN_TX2_B,
239 FN_SCIFA2_TXD_B, FN_MSIOF2_TXD_B,
240 FN_DU1_DB1, FN_LCDOUT17, FN_VI1_HSYNC_N_B, FN_RX2_B,
241 FN_SCIFA2_RXD_B, FN_MSIOF2_RXD_B,
242 FN_DU1_DB2, FN_LCDOUT18, FN_VI1_VSYNC_N_B, FN_SCIF2_SCK_B,
243 FN_SCIFA2_SCK, FN_SSI_SDATA9_B,
244 FN_DU1_DB3, FN_LCDOUT19, FN_VI1_CLKENB_B,
245 FN_DU1_DB4, FN_LCDOUT20, FN_VI1_FIELD_B, FN_CAN1_RX,
246 FN_DU1_DB5, FN_LCDOUT21, FN_TX3, FN_SCIFA3_TXD, FN_CAN1_TX,
247
248 /* IPSR9 */
249 FN_DU1_DB6, FN_LCDOUT22, FN_SCL3_C, FN_RX3, FN_SCIFA3_RXD,
250 FN_DU1_DB7, FN_LCDOUT23, FN_SDA3_C, FN_SCIF3_SCK, FN_SCIFA3_SCK,
251 FN_DU1_DOTCLKIN, FN_QSTVA_QVS,
252 FN_DU1_DOTCLKOUT0, FN_QCLK,
253 FN_DU1_DOTCLKOUT1, FN_QSTVB_QVE, FN_CAN0_TX,
254 FN_TX3_B, FN_SCL2_B, FN_PWM4,
255 FN_DU1_EXHSYNC_DU1_HSYNC, FN_QSTH_QHS,
256 FN_DU1_EXVSYNC_DU1_VSYNC, FN_QSTB_QHE,
257 FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_QCPV_QDE,
258 FN_CAN0_RX, FN_RX3_B, FN_SDA2_B,
259 FN_DU1_DISP, FN_QPOLA,
260 FN_DU1_CDE, FN_QPOLB, FN_PWM4_B,
261 FN_VI0_CLKENB, FN_TX4, FN_SCIFA4_TXD, FN_TS_SDATA0_D,
262 FN_VI0_FIELD, FN_RX4, FN_SCIFA4_RXD, FN_TS_SCK0_D,
263 FN_VI0_HSYNC_N, FN_TX5, FN_SCIFA5_TXD, FN_TS_SDEN0_D,
264 FN_VI0_VSYNC_N, FN_RX5, FN_SCIFA5_RXD, FN_TS_SPSYNC0_D,
265 FN_VI0_DATA3_VI0_B3, FN_SCIF3_SCK_B, FN_SCIFA3_SCK_B,
266 FN_VI0_G0, FN_SCL8, FN_STP_IVCXO27_0_C, FN_SCL4,
267 FN_HCTS2_N, FN_SCIFB2_CTS_N, FN_ATAWR1_N,
268
269 /* IPSR10 */
270 FN_VI0_G1, FN_SDA8, FN_STP_ISCLK_0_C, FN_SDA4,
271 FN_HRTS2_N, FN_SCIFB2_RTS_N, FN_ATADIR1_N,
272 FN_VI0_G2, FN_VI2_HSYNC_N, FN_STP_ISD_0_C, FN_SCL3_B,
273 FN_HSCK2, FN_SCIFB2_SCK, FN_ATARD1_N,
274 FN_VI0_G3, FN_VI2_VSYNC_N, FN_STP_ISEN_0_C, FN_SDA3_B,
275 FN_HRX2, FN_SCIFB2_RXD, FN_ATACS01_N,
276 FN_VI0_G4, FN_VI2_CLKENB, FN_STP_ISSYNC_0_C,
277 FN_HTX2, FN_SCIFB2_TXD, FN_SCIFB0_SCK_D,
278 FN_VI0_G5, FN_VI2_FIELD, FN_STP_OPWM_0_C, FN_FMCLK_D,
279 FN_CAN0_TX_E, FN_HTX1_D, FN_SCIFB0_TXD_D,
280 FN_VI0_G6, FN_VI2_CLK, FN_BPFCLK_D,
281 FN_VI0_G7, FN_VI2_DATA0, FN_FMIN_D,
282 FN_VI0_R0, FN_VI2_DATA1, FN_GLO_I0_B,
283 FN_TS_SDATA0_C, FN_ATACS11_N,
284 FN_VI0_R1, FN_VI2_DATA2, FN_GLO_I1_B,
285 FN_TS_SCK0_C, FN_ATAG1_N,
286 FN_VI0_R2, FN_VI2_DATA3, FN_GLO_Q0_B, FN_TS_SDEN0_C,
287 FN_VI0_R3, FN_VI2_DATA4, FN_GLO_Q1_B, FN_TS_SPSYNC0_C,
288 FN_VI0_R4, FN_VI2_DATA5, FN_GLO_SCLK_B, FN_TX0_C, FN_SCL1_D,
289
290 /* IPSR11 */
291 FN_VI0_R5, FN_VI2_DATA6, FN_GLO_SDATA_B, FN_RX0_C, FN_SDA1_D,
292 FN_VI0_R6, FN_VI2_DATA7, FN_GLO_SS_B, FN_TX1_C, FN_SCL4_B,
293 FN_VI0_R7, FN_GLO_RFON_B, FN_RX1_C, FN_CAN0_RX_E,
294 FN_SDA4_B, FN_HRX1_D, FN_SCIFB0_RXD_D,
295 FN_VI1_HSYNC_N, FN_AVB_RXD0, FN_TS_SDATA0_B, FN_TX4_B, FN_SCIFA4_TXD_B,
296 FN_VI1_VSYNC_N, FN_AVB_RXD1, FN_TS_SCK0_B, FN_RX4_B, FN_SCIFA4_RXD_B,
297 FN_VI1_CLKENB, FN_AVB_RXD2, FN_TS_SDEN0_B,
298 FN_VI1_FIELD, FN_AVB_RXD3, FN_TS_SPSYNC0_B,
299 FN_VI1_CLK, FN_AVB_RXD4, FN_VI1_DATA0, FN_AVB_RXD5,
300 FN_VI1_DATA1, FN_AVB_RXD6, FN_VI1_DATA2, FN_AVB_RXD7,
301 FN_VI1_DATA3, FN_AVB_RX_ER, FN_VI1_DATA4, FN_AVB_MDIO,
302 FN_VI1_DATA5, FN_AVB_RX_DV, FN_VI1_DATA6, FN_AVB_MAGIC,
303 FN_VI1_DATA7, FN_AVB_MDC,
304 FN_ETH_MDIO, FN_AVB_RX_CLK, FN_SCL2_C,
305 FN_ETH_CRS_DV, FN_AVB_LINK, FN_SDA2_C,
306
307 /* IPSR12 */
308 FN_ETH_RX_ER, FN_AVB_CRS, FN_SCL3, FN_SCL7,
309 FN_ETH_RXD0, FN_AVB_PHY_INT, FN_SDA3, FN_SDA7,
310 FN_ETH_RXD1, FN_AVB_GTXREFCLK, FN_CAN0_TX_C,
311 FN_SCL2_D, FN_MSIOF1_RXD_E,
312 FN_ETH_LINK, FN_AVB_TXD0, FN_CAN0_RX_C, FN_SDA2_D, FN_MSIOF1_SCK_E,
313 FN_ETH_REFCLK, FN_AVB_TXD1, FN_SCIFA3_RXD_B,
314 FN_CAN1_RX_C, FN_MSIOF1_SYNC_E,
315 FN_ETH_TXD1, FN_AVB_TXD2, FN_SCIFA3_TXD_B,
316 FN_CAN1_TX_C, FN_MSIOF1_TXD_E,
317 FN_ETH_TX_EN, FN_AVB_TXD3, FN_TCLK1_B, FN_CAN_CLK_B,
318 FN_ETH_MAGIC, FN_AVB_TXD4, FN_IETX_C,
319 FN_ETH_TXD0, FN_AVB_TXD5, FN_IECLK_C,
320 FN_ETH_MDC, FN_AVB_TXD6, FN_IERX_C,
321 FN_STP_IVCXO27_0, FN_AVB_TXD7, FN_SCIFB2_TXD_D,
322 FN_ADIDATA_B, FN_MSIOF0_SYNC_C,
323 FN_STP_ISCLK_0, FN_AVB_TX_EN, FN_SCIFB2_RXD_D,
324 FN_ADICS_SAMP_B, FN_MSIOF0_SCK_C,
325
326 /* IPSR13 */
327 FN_STP_ISD_0, FN_AVB_TX_ER, FN_SCIFB2_SCK_C,
328 FN_ADICLK_B, FN_MSIOF0_SS1_C,
329 FN_STP_ISEN_0, FN_AVB_TX_CLK, FN_ADICHS0_B, FN_MSIOF0_SS2_C,
330 FN_STP_ISSYNC_0, FN_AVB_COL, FN_ADICHS1_B, FN_MSIOF0_RXD_C,
331 FN_STP_OPWM_0, FN_AVB_GTX_CLK, FN_PWM0_B,
332 FN_ADICHS2_B, FN_MSIOF0_TXD_C,
333 FN_SD0_CLK, FN_SPCLK_B, FN_SD0_CMD, FN_MOSI_IO0_B,
334 FN_SD0_DATA0, FN_MISO_IO1_B, FN_SD0_DATA1, FN_IO2_B,
335 FN_SD0_DATA2, FN_IO3_B, FN_SD0_DATA3, FN_SSL_B,
336 FN_SD0_CD, FN_MMC_D6_B, FN_SIM0_RST_B, FN_CAN0_RX_F,
337 FN_SCIFA5_TXD_B, FN_TX3_C,
338 FN_SD0_WP, FN_MMC_D7_B, FN_SIM0_D_B, FN_CAN0_TX_F,
339 FN_SCIFA5_RXD_B, FN_RX3_C,
340 FN_SD1_CMD, FN_REMOCON_B, FN_SD1_DATA0, FN_SPEEDIN_B,
341 FN_SD1_DATA1, FN_IETX_B, FN_SD1_DATA2, FN_IECLK_B,
342 FN_SD1_DATA3, FN_IERX_B,
343 FN_SD1_CD, FN_PWM0, FN_TPU_TO0, FN_SCL1_C,
344
345 /* IPSR14 */
346 FN_SD1_WP, FN_PWM1_B, FN_SDA1_C,
347 FN_SD2_CLK, FN_MMC_CLK, FN_SD2_CMD, FN_MMC_CMD,
348 FN_SD2_DATA0, FN_MMC_D0, FN_SD2_DATA1, FN_MMC_D1,
349 FN_SD2_DATA2, FN_MMC_D2, FN_SD2_DATA3, FN_MMC_D3,
350 FN_SD2_CD, FN_MMC_D4, FN_SCL8_C, FN_TX5_B, FN_SCIFA5_TXD_C,
351 FN_SD2_WP, FN_MMC_D5, FN_SDA8_C, FN_RX5_B, FN_SCIFA5_RXD_C,
352 FN_MSIOF0_SCK, FN_RX2_C, FN_ADIDATA, FN_VI1_CLK_C, FN_VI1_G0_B,
353 FN_MSIOF0_SYNC, FN_TX2_C, FN_ADICS_SAMP, FN_VI1_CLKENB_C, FN_VI1_G1_B,
354 FN_MSIOF0_TXD, FN_ADICLK, FN_VI1_FIELD_C, FN_VI1_G2_B,
355 FN_MSIOF0_RXD, FN_ADICHS0, FN_VI1_DATA0_C, FN_VI1_G3_B,
356 FN_MSIOF0_SS1, FN_MMC_D6, FN_ADICHS1, FN_TX0_E,
357 FN_VI1_HSYNC_N_C, FN_SCL7_C, FN_VI1_G4_B,
358 FN_MSIOF0_SS2, FN_MMC_D7, FN_ADICHS2, FN_RX0_E,
359 FN_VI1_VSYNC_N_C, FN_SDA7_C, FN_VI1_G5_B,
360
361 /* IPSR15 */
362 FN_SIM0_RST, FN_IETX, FN_CAN1_TX_D,
363 FN_SIM0_CLK, FN_IECLK, FN_CAN_CLK_C,
364 FN_SIM0_D, FN_IERX, FN_CAN1_RX_D,
365 FN_GPS_CLK, FN_DU1_DOTCLKIN_C, FN_AUDIO_CLKB_B,
366 FN_PWM5_B, FN_SCIFA3_TXD_C,
367 FN_GPS_SIGN, FN_TX4_C, FN_SCIFA4_TXD_C, FN_PWM5,
368 FN_VI1_G6_B, FN_SCIFA3_RXD_C,
369 FN_GPS_MAG, FN_RX4_C, FN_SCIFA4_RXD_C, FN_PWM6,
370 FN_VI1_G7_B, FN_SCIFA3_SCK_C,
371 FN_HCTS0_N, FN_SCIFB0_CTS_N, FN_GLO_I0_C, FN_TCLK1, FN_VI1_DATA1_C,
372 FN_HRTS0_N, FN_SCIFB0_RTS_N, FN_GLO_I1_C, FN_VI1_DATA2_C,
373 FN_HSCK0, FN_SCIFB0_SCK, FN_GLO_Q0_C, FN_CAN_CLK,
374 FN_TCLK2, FN_VI1_DATA3_C,
375 FN_HRX0, FN_SCIFB0_RXD, FN_GLO_Q1_C, FN_CAN0_RX_B, FN_VI1_DATA4_C,
376 FN_HTX0, FN_SCIFB0_TXD, FN_GLO_SCLK_C, FN_CAN0_TX_B, FN_VI1_DATA5_C,
377
378 /* IPSR16 */
379 FN_HRX1, FN_SCIFB1_RXD, FN_VI1_R0_B, FN_GLO_SDATA_C, FN_VI1_DATA6_C,
380 FN_HTX1, FN_SCIFB1_TXD, FN_VI1_R1_B, FN_GLO_SS_C, FN_VI1_DATA7_C,
381 FN_HSCK1, FN_SCIFB1_SCK, FN_MLB_CK, FN_GLO_RFON_C,
382 FN_HCTS1_N, FN_SCIFB1_CTS_N, FN_MLB_SIG, FN_CAN1_TX_B,
383 FN_HRTS1_N, FN_SCIFB1_RTS_N, FN_MLB_DAT, FN_CAN1_RX_B,
384
385 /* MOD_SEL */
386 FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
387 FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2, FN_SEL_SCIFB_3,
388 FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1, FN_SEL_SCIFB2_2, FN_SEL_SCIFB2_3,
389 FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1, FN_SEL_SCIFB1_2, FN_SEL_SCIFB1_3,
390 FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2,
391 FN_SEL_SSI9_0, FN_SEL_SSI9_1,
392 FN_SEL_SCFA_0, FN_SEL_SCFA_1,
393 FN_SEL_QSP_0, FN_SEL_QSP_1,
394 FN_SEL_SSI7_0, FN_SEL_SSI7_1,
395 FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1, FN_SEL_HSCIF1_2, FN_SEL_HSCIF1_3,
396 FN_SEL_HSCIF1_4,
397 FN_SEL_VI1_0, FN_SEL_VI1_1, FN_SEL_VI1_2,
398 FN_SEL_TMU1_0, FN_SEL_TMU1_1,
399 FN_SEL_LBS_0, FN_SEL_LBS_1, FN_SEL_LBS_2, FN_SEL_LBS_3,
400 FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
401 FN_SEL_SOF0_0, FN_SEL_SOF0_1, FN_SEL_SOF0_2,
402
403 /* MOD_SEL2 */
404 FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
405 FN_SEL_SCIF0_4,
406 FN_SEL_SCIF_0, FN_SEL_SCIF_1,
407 FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
408 FN_SEL_CAN0_4, FN_SEL_CAN0_5,
409 FN_SEL_CAN1_0, FN_SEL_CAN1_1, FN_SEL_CAN1_2, FN_SEL_CAN1_3,
410 FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1,
411 FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2,
412 FN_SEL_ADG_0, FN_SEL_ADG_1,
413 FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2, FN_SEL_FM_3, FN_SEL_FM_4,
414 FN_SEL_SCIFA5_0, FN_SEL_SCIFA5_1, FN_SEL_SCIFA5_2,
415 FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
416 FN_SEL_SCIFA4_0, FN_SEL_SCIFA4_1, FN_SEL_SCIFA4_2,
417 FN_SEL_SCIFA3_0, FN_SEL_SCIFA3_1, FN_SEL_SCIFA3_2,
418 FN_SEL_SIM_0, FN_SEL_SIM_1,
419 FN_SEL_SSI8_0, FN_SEL_SSI8_1,
420
421 /* MOD_SEL3 */
422 FN_SEL_HSCIF2_0, FN_SEL_HSCIF2_1, FN_SEL_HSCIF2_2, FN_SEL_HSCIF2_3,
423 FN_SEL_CANCLK_0, FN_SEL_CANCLK_1, FN_SEL_CANCLK_2, FN_SEL_CANCLK_3,
424 FN_SEL_IIC8_0, FN_SEL_IIC8_1, FN_SEL_IIC8_2,
425 FN_SEL_IIC7_0, FN_SEL_IIC7_1, FN_SEL_IIC7_2,
426 FN_SEL_IIC4_0, FN_SEL_IIC4_1, FN_SEL_IIC4_2,
427 FN_SEL_IIC3_0, FN_SEL_IIC3_1, FN_SEL_IIC3_2, FN_SEL_IIC3_3,
428 FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2, FN_SEL_SCIF3_3,
429 FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2,
430 FN_SEL_MMC_0, FN_SEL_MMC_1,
431 FN_SEL_SCIF5_0, FN_SEL_SCIF5_1,
432 FN_SEL_IIC2_0, FN_SEL_IIC2_1, FN_SEL_IIC2_2, FN_SEL_IIC2_3,
433 FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2, FN_SEL_IIC1_3,
434 FN_SEL_IIC1_4,
435 FN_SEL_IIC0_0, FN_SEL_IIC0_1, FN_SEL_IIC0_2,
436
437 /* MOD_SEL4 */
438 FN_SEL_SOF1_0, FN_SEL_SOF1_1, FN_SEL_SOF1_2, FN_SEL_SOF1_3,
439 FN_SEL_SOF1_4,
440 FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2,
441 FN_SEL_DIS_0, FN_SEL_DIS_1, FN_SEL_DIS_2,
442 FN_SEL_RAD_0, FN_SEL_RAD_1,
443 FN_SEL_RCN_0, FN_SEL_RCN_1,
444 FN_SEL_RSP_0, FN_SEL_RSP_1,
445 FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2, FN_SEL_SCIF2_3,
446 FN_SEL_SCIF2_4,
447 FN_SEL_SOF2_0, FN_SEL_SOF2_1, FN_SEL_SOF2_2, FN_SEL_SOF2_3,
448 FN_SEL_SOF2_4,
449 FN_SEL_SSI1_0, FN_SEL_SSI1_1,
450 FN_SEL_SSI0_0, FN_SEL_SSI0_1,
451 FN_SEL_SSP_0, FN_SEL_SSP_1, FN_SEL_SSP_2,
452 PINMUX_FUNCTION_END,
453
454 PINMUX_MARK_BEGIN,
455
456 EX_CS0_N_MARK, RD_N_MARK,
457
458 AUDIO_CLKA_MARK,
459
460 VI0_CLK_MARK, VI0_DATA0_VI0_B0_MARK, VI0_DATA1_VI0_B1_MARK,
461 VI0_DATA2_VI0_B2_MARK, VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
462 VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
463
464 SD1_CLK_MARK,
465
466 USB0_PWEN_MARK, USB0_OVC_MARK, USB1_PWEN_MARK, USB1_OVC_MARK,
467 DU0_DOTCLKIN_MARK,
468
469 /* IPSR0 */
470 D0_MARK, D1_MARK, D2_MARK, D3_MARK, D4_MARK, D5_MARK,
471 D6_MARK, D7_MARK, D8_MARK,
472 D9_MARK, D10_MARK, D11_MARK, D12_MARK, D13_MARK, D14_MARK, D15_MARK,
473 A0_MARK, ATAWR0_N_C_MARK, MSIOF0_SCK_B_MARK, SCL0_C_MARK, PWM2_B_MARK,
474 A1_MARK, MSIOF0_SYNC_B_MARK, A2_MARK, MSIOF0_SS1_B_MARK,
475 A3_MARK, MSIOF0_SS2_B_MARK, A4_MARK, MSIOF0_TXD_B_MARK,
476 A5_MARK, MSIOF0_RXD_B_MARK, A6_MARK, MSIOF1_SCK_MARK,
477
478 /* IPSR1 */
479 A7_MARK, MSIOF1_SYNC_MARK, A8_MARK, MSIOF1_SS1_MARK, SCL0_MARK,
480 A9_MARK, MSIOF1_SS2_MARK, SDA0_MARK,
481 A10_MARK, MSIOF1_TXD_MARK, MSIOF1_TXD_D_MARK,
482 A11_MARK, MSIOF1_RXD_MARK, SCL3_D_MARK, MSIOF1_RXD_D_MARK,
483 A12_MARK, FMCLK_MARK, SDA3_D_MARK, MSIOF1_SCK_D_MARK,
484 A13_MARK, ATAG0_N_C_MARK, BPFCLK_MARK, MSIOF1_SS1_D_MARK,
485 A14_MARK, ATADIR0_N_C_MARK, FMIN_MARK, FMIN_C_MARK, MSIOF1_SYNC_D_MARK,
486 A15_MARK, BPFCLK_C_MARK,
487 A16_MARK, DREQ2_B_MARK, FMCLK_C_MARK, SCIFA1_SCK_B_MARK,
488 A17_MARK, DACK2_B_MARK, SDA0_C_MARK,
489 A18_MARK, DREQ1_MARK, SCIFA1_RXD_C_MARK, SCIFB1_RXD_C_MARK,
490
491 /* IPSR2 */
492 A19_MARK, DACK1_MARK, SCIFA1_TXD_C_MARK,
493 SCIFB1_TXD_C_MARK, SCIFB1_SCK_B_MARK,
494 A20_MARK, SPCLK_MARK,
495 A21_MARK, ATAWR0_N_B_MARK, MOSI_IO0_MARK,
496 A22_MARK, MISO_IO1_MARK, FMCLK_B_MARK, TX0_MARK, SCIFA0_TXD_MARK,
497 A23_MARK, IO2_MARK, BPFCLK_B_MARK, RX0_MARK, SCIFA0_RXD_MARK,
498 A24_MARK, DREQ2_MARK, IO3_MARK, TX1_MARK, SCIFA1_TXD_MARK,
499 A25_MARK, DACK2_MARK, SSL_MARK, DREQ1_C_MARK,
500 RX1_MARK, SCIFA1_RXD_MARK,
501 CS0_N_MARK, ATAG0_N_B_MARK, SCL1_MARK,
502 CS1_N_A26_MARK, ATADIR0_N_B_MARK, SDA1_MARK,
503 EX_CS1_N_MARK, MSIOF2_SCK_MARK,
504 EX_CS2_N_MARK, ATAWR0_N_MARK, MSIOF2_SYNC_MARK,
505 EX_CS3_N_MARK, ATADIR0_N_MARK, MSIOF2_TXD_MARK,
506 ATAG0_N_MARK, EX_WAIT1_MARK,
507
508 /* IPSR3 */
509 EX_CS4_N_MARK, ATARD0_N_MARK, MSIOF2_RXD_MARK, EX_WAIT2_MARK,
510 EX_CS5_N_MARK, ATACS00_N_MARK, MSIOF2_SS1_MARK, HRX1_B_MARK,
511 SCIFB1_RXD_B_MARK, PWM1_MARK, TPU_TO1_MARK,
512 BS_N_MARK, ATACS10_N_MARK, MSIOF2_SS2_MARK, HTX1_B_MARK,
513 SCIFB1_TXD_B_MARK, PWM2_MARK, TPU_TO2_MARK,
514 RD_WR_N_MARK, HRX2_B_MARK, FMIN_B_MARK,
515 SCIFB0_RXD_B_MARK, DREQ1_D_MARK,
516 WE0_N_MARK, HCTS2_N_B_MARK, SCIFB0_TXD_B_MARK,
517 WE1_N_MARK, ATARD0_N_B_MARK, HTX2_B_MARK, SCIFB0_RTS_N_B_MARK,
518 EX_WAIT0_MARK, HRTS2_N_B_MARK, SCIFB0_CTS_N_B_MARK,
519 DREQ0_MARK, PWM3_MARK, TPU_TO3_MARK,
520 DACK0_MARK, DRACK0_MARK, REMOCON_MARK,
521 SPEEDIN_MARK, HSCK0_C_MARK, HSCK2_C_MARK, SCIFB0_SCK_B_MARK,
522 SCIFB2_SCK_B_MARK, DREQ2_C_MARK, HTX2_D_MARK,
523 SSI_SCK0129_MARK, HRX0_C_MARK, HRX2_C_MARK,
524 SCIFB0_RXD_C_MARK, SCIFB2_RXD_C_MARK,
525 SSI_WS0129_MARK, HTX0_C_MARK, HTX2_C_MARK,
526 SCIFB0_TXD_C_MARK, SCIFB2_TXD_C_MARK,
527
528 /* IPSR4 */
529 SSI_SDATA0_MARK, SCL0_B_MARK, SCL7_B_MARK, MSIOF2_SCK_C_MARK,
530 SSI_SCK1_MARK, SDA0_B_MARK, SDA7_B_MARK,
531 MSIOF2_SYNC_C_MARK, GLO_I0_D_MARK,
532 SSI_WS1_MARK, SCL1_B_MARK, SCL8_B_MARK,
533 MSIOF2_TXD_C_MARK, GLO_I1_D_MARK,
534 SSI_SDATA1_MARK, SDA1_B_MARK, SDA8_B_MARK, MSIOF2_RXD_C_MARK,
535 SSI_SCK2_MARK, SCL2_MARK, GPS_CLK_B_MARK, GLO_Q0_D_MARK, HSCK1_E_MARK,
536 SSI_WS2_MARK, SDA2_MARK, GPS_SIGN_B_MARK, RX2_E_MARK,
537 GLO_Q1_D_MARK, HCTS1_N_E_MARK,
538 SSI_SDATA2_MARK, GPS_MAG_B_MARK, TX2_E_MARK, HRTS1_N_E_MARK,
539 SSI_SCK34_MARK, SSI_WS34_MARK, SSI_SDATA3_MARK,
540 SSI_SCK4_MARK, GLO_SS_D_MARK,
541 SSI_WS4_MARK, GLO_RFON_D_MARK,
542 SSI_SDATA4_MARK, MSIOF2_SCK_D_MARK,
543 SSI_SCK5_MARK, MSIOF1_SCK_C_MARK, TS_SDATA0_MARK, GLO_I0_MARK,
544 MSIOF2_SYNC_D_MARK, VI1_R2_B_MARK,
545
546 /* IPSR5 */
547 SSI_WS5_MARK, MSIOF1_SYNC_C_MARK, TS_SCK0_MARK, GLO_I1_MARK,
548 MSIOF2_TXD_D_MARK, VI1_R3_B_MARK,
549 SSI_SDATA5_MARK, MSIOF1_TXD_C_MARK, TS_SDEN0_MARK, GLO_Q0_MARK,
550 MSIOF2_SS1_D_MARK, VI1_R4_B_MARK,
551 SSI_SCK6_MARK, MSIOF1_RXD_C_MARK, TS_SPSYNC0_MARK, GLO_Q1_MARK,
552 MSIOF2_RXD_D_MARK, VI1_R5_B_MARK,
553 SSI_WS6_MARK, GLO_SCLK_MARK, MSIOF2_SS2_D_MARK, VI1_R6_B_MARK,
554 SSI_SDATA6_MARK, STP_IVCXO27_0_B_MARK, GLO_SDATA_MARK, VI1_R7_B_MARK,
555 SSI_SCK78_MARK, STP_ISCLK_0_B_MARK, GLO_SS_MARK,
556 SSI_WS78_MARK, TX0_D_MARK, STP_ISD_0_B_MARK, GLO_RFON_MARK,
557 SSI_SDATA7_MARK, RX0_D_MARK, STP_ISEN_0_B_MARK,
558 SSI_SDATA8_MARK, TX1_D_MARK, STP_ISSYNC_0_B_MARK,
559 SSI_SCK9_MARK, RX1_D_MARK, GLO_SCLK_D_MARK,
560 SSI_WS9_MARK, TX3_D_MARK, CAN0_TX_D_MARK, GLO_SDATA_D_MARK,
561 SSI_SDATA9_MARK, RX3_D_MARK, CAN0_RX_D_MARK,
562
563 /* IPSR6 */
564 AUDIO_CLKB_MARK, STP_OPWM_0_B_MARK, MSIOF1_SCK_B_MARK,
565 SCIF_CLK_MARK, BPFCLK_E_MARK,
566 AUDIO_CLKC_MARK, SCIFB0_SCK_C_MARK, MSIOF1_SYNC_B_MARK, RX2_MARK,
567 SCIFA2_RXD_MARK, FMIN_E_MARK,
568 AUDIO_CLKOUT_MARK, MSIOF1_SS1_B_MARK, TX2_MARK, SCIFA2_TXD_MARK,
569 IRQ0_MARK, SCIFB1_RXD_D_MARK, INTC_IRQ0_N_MARK,
570 IRQ1_MARK, SCIFB1_SCK_C_MARK, INTC_IRQ1_N_MARK,
571 IRQ2_MARK, SCIFB1_TXD_D_MARK, INTC_IRQ2_N_MARK,
572 IRQ3_MARK, SCL4_C_MARK, MSIOF2_TXD_E_MARK, INTC_IRQ3_N_MARK,
573 IRQ4_MARK, HRX1_C_MARK, SDA4_C_MARK,
574 MSIOF2_RXD_E_MARK, INTC_IRQ4_N_MARK,
575 IRQ5_MARK, HTX1_C_MARK, SCL1_E_MARK, MSIOF2_SCK_E_MARK,
576 IRQ6_MARK, HSCK1_C_MARK, MSIOF1_SS2_B_MARK,
577 SDA1_E_MARK, MSIOF2_SYNC_E_MARK,
578 IRQ7_MARK, HCTS1_N_C_MARK, MSIOF1_TXD_B_MARK,
579 GPS_CLK_C_MARK, GPS_CLK_D_MARK,
580 IRQ8_MARK, HRTS1_N_C_MARK, MSIOF1_RXD_B_MARK,
581 GPS_SIGN_C_MARK, GPS_SIGN_D_MARK,
582
583 /* IPSR7 */
584 IRQ9_MARK, DU1_DOTCLKIN_B_MARK, CAN_CLK_D_MARK, GPS_MAG_C_MARK,
585 SCIF_CLK_B_MARK, GPS_MAG_D_MARK,
586 DU1_DR0_MARK, LCDOUT0_MARK, VI1_DATA0_B_MARK, TX0_B_MARK,
587 SCIFA0_TXD_B_MARK, MSIOF2_SCK_B_MARK,
588 DU1_DR1_MARK, LCDOUT1_MARK, VI1_DATA1_B_MARK, RX0_B_MARK,
589 SCIFA0_RXD_B_MARK, MSIOF2_SYNC_B_MARK,
590 DU1_DR2_MARK, LCDOUT2_MARK, SSI_SCK0129_B_MARK,
591 DU1_DR3_MARK, LCDOUT3_MARK, SSI_WS0129_B_MARK,
592 DU1_DR4_MARK, LCDOUT4_MARK, SSI_SDATA0_B_MARK,
593 DU1_DR5_MARK, LCDOUT5_MARK, SSI_SCK1_B_MARK,
594 DU1_DR6_MARK, LCDOUT6_MARK, SSI_WS1_B_MARK,
595 DU1_DR7_MARK, LCDOUT7_MARK, SSI_SDATA1_B_MARK,
596 DU1_DG0_MARK, LCDOUT8_MARK, VI1_DATA2_B_MARK, TX1_B_MARK,
597 SCIFA1_TXD_B_MARK, MSIOF2_SS1_B_MARK,
598 DU1_DG1_MARK, LCDOUT9_MARK, VI1_DATA3_B_MARK, RX1_B_MARK,
599 SCIFA1_RXD_B_MARK, MSIOF2_SS2_B_MARK,
600 DU1_DG2_MARK, LCDOUT10_MARK, VI1_DATA4_B_MARK, SCIF1_SCK_B_MARK,
601 SCIFA1_SCK_MARK, SSI_SCK78_B_MARK,
602
603 /* IPSR8 */
604 DU1_DG3_MARK, LCDOUT11_MARK, VI1_DATA5_B_MARK, SSI_WS78_B_MARK,
605 DU1_DG4_MARK, LCDOUT12_MARK, VI1_DATA6_B_MARK, HRX0_B_MARK,
606 SCIFB2_RXD_B_MARK, SSI_SDATA7_B_MARK,
607 DU1_DG5_MARK, LCDOUT13_MARK, VI1_DATA7_B_MARK, HCTS0_N_B_MARK,
608 SCIFB2_TXD_B_MARK, SSI_SDATA8_B_MARK,
609 DU1_DG6_MARK, LCDOUT14_MARK, HRTS0_N_B_MARK,
610 SCIFB2_CTS_N_B_MARK, SSI_SCK9_B_MARK,
611 DU1_DG7_MARK, LCDOUT15_MARK, HTX0_B_MARK,
612 SCIFB2_RTS_N_B_MARK, SSI_WS9_B_MARK,
613 DU1_DB0_MARK, LCDOUT16_MARK, VI1_CLK_B_MARK, TX2_B_MARK,
614 SCIFA2_TXD_B_MARK, MSIOF2_TXD_B_MARK,
615 DU1_DB1_MARK, LCDOUT17_MARK, VI1_HSYNC_N_B_MARK, RX2_B_MARK,
616 SCIFA2_RXD_B_MARK, MSIOF2_RXD_B_MARK,
617 DU1_DB2_MARK, LCDOUT18_MARK, VI1_VSYNC_N_B_MARK, SCIF2_SCK_B_MARK,
618 SCIFA2_SCK_MARK, SSI_SDATA9_B_MARK,
619 DU1_DB3_MARK, LCDOUT19_MARK, VI1_CLKENB_B_MARK,
620 DU1_DB4_MARK, LCDOUT20_MARK, VI1_FIELD_B_MARK, CAN1_RX_MARK,
621 DU1_DB5_MARK, LCDOUT21_MARK, TX3_MARK, SCIFA3_TXD_MARK, CAN1_TX_MARK,
622
623 /* IPSR9 */
624 DU1_DB6_MARK, LCDOUT22_MARK, SCL3_C_MARK, RX3_MARK, SCIFA3_RXD_MARK,
625 DU1_DB7_MARK, LCDOUT23_MARK, SDA3_C_MARK,
626 SCIF3_SCK_MARK, SCIFA3_SCK_MARK,
627 DU1_DOTCLKIN_MARK, QSTVA_QVS_MARK,
628 DU1_DOTCLKOUT0_MARK, QCLK_MARK,
629 DU1_DOTCLKOUT1_MARK, QSTVB_QVE_MARK, CAN0_TX_MARK,
630 TX3_B_MARK, SCL2_B_MARK, PWM4_MARK,
631 DU1_EXHSYNC_DU1_HSYNC_MARK, QSTH_QHS_MARK,
632 DU1_EXVSYNC_DU1_VSYNC_MARK, QSTB_QHE_MARK,
633 DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK, QCPV_QDE_MARK,
634 CAN0_RX_MARK, RX3_B_MARK, SDA2_B_MARK,
635 DU1_DISP_MARK, QPOLA_MARK,
636 DU1_CDE_MARK, QPOLB_MARK, PWM4_B_MARK,
637 VI0_CLKENB_MARK, TX4_MARK, SCIFA4_TXD_MARK, TS_SDATA0_D_MARK,
638 VI0_FIELD_MARK, RX4_MARK, SCIFA4_RXD_MARK, TS_SCK0_D_MARK,
639 VI0_HSYNC_N_MARK, TX5_MARK, SCIFA5_TXD_MARK, TS_SDEN0_D_MARK,
640 VI0_VSYNC_N_MARK, RX5_MARK, SCIFA5_RXD_MARK, TS_SPSYNC0_D_MARK,
641 VI0_DATA3_VI0_B3_MARK, SCIF3_SCK_B_MARK, SCIFA3_SCK_B_MARK,
642 VI0_G0_MARK, SCL8_MARK, STP_IVCXO27_0_C_MARK, SCL4_MARK,
643 HCTS2_N_MARK, SCIFB2_CTS_N_MARK, ATAWR1_N_MARK,
644
645 /* IPSR10 */
646 VI0_G1_MARK, SDA8_MARK, STP_ISCLK_0_C_MARK, SDA4_MARK,
647 HRTS2_N_MARK, SCIFB2_RTS_N_MARK, ATADIR1_N_MARK,
648 VI0_G2_MARK, VI2_HSYNC_N_MARK, STP_ISD_0_C_MARK, SCL3_B_MARK,
649 HSCK2_MARK, SCIFB2_SCK_MARK, ATARD1_N_MARK,
650 VI0_G3_MARK, VI2_VSYNC_N_MARK, STP_ISEN_0_C_MARK, SDA3_B_MARK,
651 HRX2_MARK, SCIFB2_RXD_MARK, ATACS01_N_MARK,
652 VI0_G4_MARK, VI2_CLKENB_MARK, STP_ISSYNC_0_C_MARK,
653 HTX2_MARK, SCIFB2_TXD_MARK, SCIFB0_SCK_D_MARK,
654 VI0_G5_MARK, VI2_FIELD_MARK, STP_OPWM_0_C_MARK, FMCLK_D_MARK,
655 CAN0_TX_E_MARK, HTX1_D_MARK, SCIFB0_TXD_D_MARK,
656 VI0_G6_MARK, VI2_CLK_MARK, BPFCLK_D_MARK,
657 VI0_G7_MARK, VI2_DATA0_MARK, FMIN_D_MARK,
658 VI0_R0_MARK, VI2_DATA1_MARK, GLO_I0_B_MARK,
659 TS_SDATA0_C_MARK, ATACS11_N_MARK,
660 VI0_R1_MARK, VI2_DATA2_MARK, GLO_I1_B_MARK,
661 TS_SCK0_C_MARK, ATAG1_N_MARK,
662 VI0_R2_MARK, VI2_DATA3_MARK, GLO_Q0_B_MARK, TS_SDEN0_C_MARK,
663 VI0_R3_MARK, VI2_DATA4_MARK, GLO_Q1_B_MARK, TS_SPSYNC0_C_MARK,
664 VI0_R4_MARK, VI2_DATA5_MARK, GLO_SCLK_B_MARK, TX0_C_MARK, SCL1_D_MARK,
665
666 /* IPSR11 */
667 VI0_R5_MARK, VI2_DATA6_MARK, GLO_SDATA_B_MARK, RX0_C_MARK, SDA1_D_MARK,
668 VI0_R6_MARK, VI2_DATA7_MARK, GLO_SS_B_MARK, TX1_C_MARK, SCL4_B_MARK,
669 VI0_R7_MARK, GLO_RFON_B_MARK, RX1_C_MARK, CAN0_RX_E_MARK,
670 SDA4_B_MARK, HRX1_D_MARK, SCIFB0_RXD_D_MARK,
671 VI1_HSYNC_N_MARK, AVB_RXD0_MARK, TS_SDATA0_B_MARK,
672 TX4_B_MARK, SCIFA4_TXD_B_MARK,
673 VI1_VSYNC_N_MARK, AVB_RXD1_MARK, TS_SCK0_B_MARK,
674 RX4_B_MARK, SCIFA4_RXD_B_MARK,
675 VI1_CLKENB_MARK, AVB_RXD2_MARK, TS_SDEN0_B_MARK,
676 VI1_FIELD_MARK, AVB_RXD3_MARK, TS_SPSYNC0_B_MARK,
677 VI1_CLK_MARK, AVB_RXD4_MARK, VI1_DATA0_MARK, AVB_RXD5_MARK,
678 VI1_DATA1_MARK, AVB_RXD6_MARK, VI1_DATA2_MARK, AVB_RXD7_MARK,
679 VI1_DATA3_MARK, AVB_RX_ER_MARK, VI1_DATA4_MARK, AVB_MDIO_MARK,
680 VI1_DATA5_MARK, AVB_RX_DV_MARK, VI1_DATA6_MARK, AVB_MAGIC_MARK,
681 VI1_DATA7_MARK, AVB_MDC_MARK,
682 ETH_MDIO_MARK, AVB_RX_CLK_MARK, SCL2_C_MARK,
683 ETH_CRS_DV_MARK, AVB_LINK_MARK, SDA2_C_MARK,
684
685 /* IPSR12 */
686 ETH_RX_ER_MARK, AVB_CRS_MARK, SCL3_MARK, SCL7_MARK,
687 ETH_RXD0_MARK, AVB_PHY_INT_MARK, SDA3_MARK, SDA7_MARK,
688 ETH_RXD1_MARK, AVB_GTXREFCLK_MARK, CAN0_TX_C_MARK,
689 SCL2_D_MARK, MSIOF1_RXD_E_MARK,
690 ETH_LINK_MARK, AVB_TXD0_MARK, CAN0_RX_C_MARK,
691 SDA2_D_MARK, MSIOF1_SCK_E_MARK,
692 ETH_REFCLK_MARK, AVB_TXD1_MARK, SCIFA3_RXD_B_MARK,
693 CAN1_RX_C_MARK, MSIOF1_SYNC_E_MARK,
694 ETH_TXD1_MARK, AVB_TXD2_MARK, SCIFA3_TXD_B_MARK,
695 CAN1_TX_C_MARK, MSIOF1_TXD_E_MARK,
696 ETH_TX_EN_MARK, AVB_TXD3_MARK, TCLK1_B_MARK, CAN_CLK_B_MARK,
697 ETH_MAGIC_MARK, AVB_TXD4_MARK, IETX_C_MARK,
698 ETH_TXD0_MARK, AVB_TXD5_MARK, IECLK_C_MARK,
699 ETH_MDC_MARK, AVB_TXD6_MARK, IERX_C_MARK,
700 STP_IVCXO27_0_MARK, AVB_TXD7_MARK, SCIFB2_TXD_D_MARK,
701 ADIDATA_B_MARK, MSIOF0_SYNC_C_MARK,
702 STP_ISCLK_0_MARK, AVB_TX_EN_MARK, SCIFB2_RXD_D_MARK,
703 ADICS_SAMP_B_MARK, MSIOF0_SCK_C_MARK,
704
705 /* IPSR13 */
706 STP_ISD_0_MARK, AVB_TX_ER_MARK, SCIFB2_SCK_C_MARK,
707 ADICLK_B_MARK, MSIOF0_SS1_C_MARK,
708 STP_ISEN_0_MARK, AVB_TX_CLK_MARK, ADICHS0_B_MARK, MSIOF0_SS2_C_MARK,
709 STP_ISSYNC_0_MARK, AVB_COL_MARK, ADICHS1_B_MARK, MSIOF0_RXD_C_MARK,
710 STP_OPWM_0_MARK, AVB_GTX_CLK_MARK, PWM0_B_MARK,
711 ADICHS2_B_MARK, MSIOF0_TXD_C_MARK,
712 SD0_CLK_MARK, SPCLK_B_MARK, SD0_CMD_MARK, MOSI_IO0_B_MARK,
713 SD0_DATA0_MARK, MISO_IO1_B_MARK, SD0_DATA1_MARK, IO2_B_MARK,
714 SD0_DATA2_MARK, IO3_B_MARK, SD0_DATA3_MARK, SSL_B_MARK,
715 SD0_CD_MARK, MMC_D6_B_MARK, SIM0_RST_B_MARK, CAN0_RX_F_MARK,
716 SCIFA5_TXD_B_MARK, TX3_C_MARK,
717 SD0_WP_MARK, MMC_D7_B_MARK, SIM0_D_B_MARK, CAN0_TX_F_MARK,
718 SCIFA5_RXD_B_MARK, RX3_C_MARK,
719 SD1_CMD_MARK, REMOCON_B_MARK, SD1_DATA0_MARK, SPEEDIN_B_MARK,
720 SD1_DATA1_MARK, IETX_B_MARK, SD1_DATA2_MARK, IECLK_B_MARK,
721 SD1_DATA3_MARK, IERX_B_MARK,
722 SD1_CD_MARK, PWM0_MARK, TPU_TO0_MARK, SCL1_C_MARK,
723
724 /* IPSR14 */
725 SD1_WP_MARK, PWM1_B_MARK, SDA1_C_MARK,
726 SD2_CLK_MARK, MMC_CLK_MARK, SD2_CMD_MARK, MMC_CMD_MARK,
727 SD2_DATA0_MARK, MMC_D0_MARK, SD2_DATA1_MARK, MMC_D1_MARK,
728 SD2_DATA2_MARK, MMC_D2_MARK, SD2_DATA3_MARK, MMC_D3_MARK,
729 SD2_CD_MARK, MMC_D4_MARK, SCL8_C_MARK, TX5_B_MARK, SCIFA5_TXD_C_MARK,
730 SD2_WP_MARK, MMC_D5_MARK, SDA8_C_MARK, RX5_B_MARK, SCIFA5_RXD_C_MARK,
731 MSIOF0_SCK_MARK, RX2_C_MARK, ADIDATA_MARK,
732 VI1_CLK_C_MARK, VI1_G0_B_MARK,
733 MSIOF0_SYNC_MARK, TX2_C_MARK, ADICS_SAMP_MARK,
734 VI1_CLKENB_C_MARK, VI1_G1_B_MARK,
735 MSIOF0_TXD_MARK, ADICLK_MARK, VI1_FIELD_C_MARK, VI1_G2_B_MARK,
736 MSIOF0_RXD_MARK, ADICHS0_MARK, VI1_DATA0_C_MARK, VI1_G3_B_MARK,
737 MSIOF0_SS1_MARK, MMC_D6_MARK, ADICHS1_MARK, TX0_E_MARK,
738 VI1_HSYNC_N_C_MARK, SCL7_C_MARK, VI1_G4_B_MARK,
739 MSIOF0_SS2_MARK, MMC_D7_MARK, ADICHS2_MARK, RX0_E_MARK,
740 VI1_VSYNC_N_C_MARK, SDA7_C_MARK, VI1_G5_B_MARK,
741
742 /* IPSR15 */
743 SIM0_RST_MARK, IETX_MARK, CAN1_TX_D_MARK,
744 SIM0_CLK_MARK, IECLK_MARK, CAN_CLK_C_MARK,
745 SIM0_D_MARK, IERX_MARK, CAN1_RX_D_MARK,
746 GPS_CLK_MARK, DU1_DOTCLKIN_C_MARK, AUDIO_CLKB_B_MARK,
747 PWM5_B_MARK, SCIFA3_TXD_C_MARK,
748 GPS_SIGN_MARK, TX4_C_MARK, SCIFA4_TXD_C_MARK, PWM5_MARK,
749 VI1_G6_B_MARK, SCIFA3_RXD_C_MARK,
750 GPS_MAG_MARK, RX4_C_MARK, SCIFA4_RXD_C_MARK, PWM6_MARK,
751 VI1_G7_B_MARK, SCIFA3_SCK_C_MARK,
752 HCTS0_N_MARK, SCIFB0_CTS_N_MARK, GLO_I0_C_MARK,
753 TCLK1_MARK, VI1_DATA1_C_MARK,
754 HRTS0_N_MARK, SCIFB0_RTS_N_MARK, GLO_I1_C_MARK, VI1_DATA2_C_MARK,
755 HSCK0_MARK, SCIFB0_SCK_MARK, GLO_Q0_C_MARK, CAN_CLK_MARK,
756 TCLK2_MARK, VI1_DATA3_C_MARK,
757 HRX0_MARK, SCIFB0_RXD_MARK, GLO_Q1_C_MARK,
758 CAN0_RX_B_MARK, VI1_DATA4_C_MARK,
759 HTX0_MARK, SCIFB0_TXD_MARK, GLO_SCLK_C_MARK,
760 CAN0_TX_B_MARK, VI1_DATA5_C_MARK,
761
762 /* IPSR16 */
763 HRX1_MARK, SCIFB1_RXD_MARK, VI1_R0_B_MARK,
764 GLO_SDATA_C_MARK, VI1_DATA6_C_MARK,
765 HTX1_MARK, SCIFB1_TXD_MARK, VI1_R1_B_MARK,
766 GLO_SS_C_MARK, VI1_DATA7_C_MARK,
767 HSCK1_MARK, SCIFB1_SCK_MARK, MLB_CK_MARK, GLO_RFON_C_MARK,
768 HCTS1_N_MARK, SCIFB1_CTS_N_MARK, MLB_SIG_MARK, CAN1_TX_B_MARK,
769 HRTS1_N_MARK, SCIFB1_RTS_N_MARK, MLB_DAT_MARK, CAN1_RX_B_MARK,
770 PINMUX_MARK_END,
771};
772
773static const u16 pinmux_data[] = {
774 PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
775
776 PINMUX_DATA(EX_CS0_N_MARK, FN_EX_CS0_N),
777 PINMUX_DATA(RD_N_MARK, FN_RD_N),
778 PINMUX_DATA(AUDIO_CLKA_MARK, FN_AUDIO_CLKA),
779 PINMUX_DATA(VI0_CLK_MARK, FN_VI0_CLK),
780 PINMUX_DATA(VI0_DATA0_VI0_B0_MARK, FN_VI0_DATA0_VI0_B0),
781 PINMUX_DATA(VI0_DATA1_VI0_B1_MARK, FN_VI0_DATA1_VI0_B1),
782 PINMUX_DATA(VI0_DATA2_VI0_B2_MARK, FN_VI0_DATA2_VI0_B2),
783 PINMUX_DATA(VI0_DATA4_VI0_B4_MARK, FN_VI0_DATA4_VI0_B4),
784 PINMUX_DATA(VI0_DATA5_VI0_B5_MARK, FN_VI0_DATA5_VI0_B5),
785 PINMUX_DATA(VI0_DATA6_VI0_B6_MARK, FN_VI0_DATA6_VI0_B6),
786 PINMUX_DATA(VI0_DATA7_VI0_B7_MARK, FN_VI0_DATA7_VI0_B7),
787 PINMUX_DATA(USB0_PWEN_MARK, FN_USB0_PWEN),
788 PINMUX_DATA(USB0_OVC_MARK, FN_USB0_OVC),
789 PINMUX_DATA(USB1_PWEN_MARK, FN_USB1_PWEN),
790 PINMUX_DATA(USB1_OVC_MARK, FN_USB1_OVC),
791 PINMUX_DATA(DU0_DOTCLKIN_MARK, FN_DU0_DOTCLKIN),
Magnus Dammb5973fc2014-02-26 19:10:26 +0900792 PINMUX_DATA(SD1_CLK_MARK, FN_SD1_CLK),
Hisashi Nakamura50884512013-10-17 06:46:05 +0900793
794 /* IPSR0 */
795 PINMUX_IPSR_DATA(IP0_0, D0),
796 PINMUX_IPSR_DATA(IP0_1, D1),
797 PINMUX_IPSR_DATA(IP0_2, D2),
798 PINMUX_IPSR_DATA(IP0_3, D3),
799 PINMUX_IPSR_DATA(IP0_4, D4),
800 PINMUX_IPSR_DATA(IP0_5, D5),
801 PINMUX_IPSR_DATA(IP0_6, D6),
802 PINMUX_IPSR_DATA(IP0_7, D7),
803 PINMUX_IPSR_DATA(IP0_8, D8),
804 PINMUX_IPSR_DATA(IP0_9, D9),
805 PINMUX_IPSR_DATA(IP0_10, D10),
806 PINMUX_IPSR_DATA(IP0_11, D11),
807 PINMUX_IPSR_DATA(IP0_12, D12),
808 PINMUX_IPSR_DATA(IP0_13, D13),
809 PINMUX_IPSR_DATA(IP0_14, D14),
810 PINMUX_IPSR_DATA(IP0_15, D15),
811 PINMUX_IPSR_DATA(IP0_18_16, A0),
812 PINMUX_IPSR_MODSEL_DATA(IP0_18_16, ATAWR0_N_C, SEL_LBS_2),
813 PINMUX_IPSR_MODSEL_DATA(IP0_18_16, MSIOF0_SCK_B, SEL_SOF0_1),
814 PINMUX_IPSR_MODSEL_DATA(IP0_18_16, SCL0_C, SEL_IIC0_2),
815 PINMUX_IPSR_DATA(IP0_18_16, PWM2_B),
816 PINMUX_IPSR_DATA(IP0_20_19, A1),
817 PINMUX_IPSR_MODSEL_DATA(IP0_20_19, MSIOF0_SYNC_B, SEL_SOF0_1),
818 PINMUX_IPSR_DATA(IP0_22_21, A2),
819 PINMUX_IPSR_MODSEL_DATA(IP0_22_21, MSIOF0_SS1_B, SEL_SOF0_1),
820 PINMUX_IPSR_DATA(IP0_24_23, A3),
821 PINMUX_IPSR_MODSEL_DATA(IP0_24_23, MSIOF0_SS2_B, SEL_SOF0_1),
822 PINMUX_IPSR_DATA(IP0_26_25, A4),
823 PINMUX_IPSR_MODSEL_DATA(IP0_26_25, MSIOF0_TXD_B, SEL_SOF0_1),
824 PINMUX_IPSR_DATA(IP0_28_27, A5),
825 PINMUX_IPSR_MODSEL_DATA(IP0_28_27, MSIOF0_RXD_B, SEL_SOF0_1),
826 PINMUX_IPSR_DATA(IP0_30_29, A6),
827 PINMUX_IPSR_MODSEL_DATA(IP0_30_29, MSIOF1_SCK, SEL_SOF1_0),
828
829 /* IPSR1 */
830 PINMUX_IPSR_DATA(IP1_1_0, A7),
831 PINMUX_IPSR_MODSEL_DATA(IP1_1_0, MSIOF1_SYNC, SEL_SOF1_0),
832 PINMUX_IPSR_DATA(IP1_3_2, A8),
833 PINMUX_IPSR_MODSEL_DATA(IP1_3_2, MSIOF1_SS1, SEL_SOF1_0),
834 PINMUX_IPSR_MODSEL_DATA(IP1_3_2, SCL0, SEL_IIC0_0),
835 PINMUX_IPSR_DATA(IP1_5_4, A9),
836 PINMUX_IPSR_MODSEL_DATA(IP1_5_4, MSIOF1_SS2, SEL_SOF1_0),
837 PINMUX_IPSR_MODSEL_DATA(IP1_5_4, SDA0, SEL_IIC0_0),
838 PINMUX_IPSR_DATA(IP1_7_6, A10),
839 PINMUX_IPSR_MODSEL_DATA(IP1_7_6, MSIOF1_TXD, SEL_SOF1_0),
840 PINMUX_IPSR_MODSEL_DATA(IP1_7_6, MSIOF1_TXD_D, SEL_SOF1_3),
841 PINMUX_IPSR_DATA(IP1_10_8, A11),
842 PINMUX_IPSR_MODSEL_DATA(IP1_10_8, MSIOF1_RXD, SEL_SOF1_0),
843 PINMUX_IPSR_MODSEL_DATA(IP1_10_8, SCL3_D, SEL_IIC3_3),
844 PINMUX_IPSR_MODSEL_DATA(IP1_10_8, MSIOF1_RXD_D, SEL_SOF1_3),
845 PINMUX_IPSR_DATA(IP1_13_11, A12),
846 PINMUX_IPSR_MODSEL_DATA(IP1_13_11, FMCLK, SEL_FM_0),
847 PINMUX_IPSR_MODSEL_DATA(IP1_13_11, SDA3_D, SEL_IIC3_3),
848 PINMUX_IPSR_MODSEL_DATA(IP1_13_11, MSIOF1_SCK_D, SEL_SOF1_3),
849 PINMUX_IPSR_DATA(IP1_16_14, A13),
850 PINMUX_IPSR_MODSEL_DATA(IP1_16_14, ATAG0_N_C, SEL_LBS_2),
851 PINMUX_IPSR_MODSEL_DATA(IP1_16_14, BPFCLK, SEL_FM_0),
852 PINMUX_IPSR_MODSEL_DATA(IP1_16_14, MSIOF1_SS1_D, SEL_SOF1_3),
853 PINMUX_IPSR_DATA(IP1_19_17, A14),
854 PINMUX_IPSR_MODSEL_DATA(IP1_19_17, ATADIR0_N_C, SEL_LBS_2),
855 PINMUX_IPSR_MODSEL_DATA(IP1_19_17, FMIN, SEL_FM_0),
856 PINMUX_IPSR_MODSEL_DATA(IP1_19_17, FMIN_C, SEL_FM_2),
857 PINMUX_IPSR_MODSEL_DATA(IP1_19_17, MSIOF1_SYNC_D, SEL_SOF1_3),
858 PINMUX_IPSR_DATA(IP1_22_20, A15),
859 PINMUX_IPSR_MODSEL_DATA(IP1_22_20, BPFCLK_C, SEL_FM_2),
860 PINMUX_IPSR_DATA(IP1_25_23, A16),
861 PINMUX_IPSR_MODSEL_DATA(IP1_25_23, DREQ2_B, SEL_LBS_1),
862 PINMUX_IPSR_MODSEL_DATA(IP1_25_23, FMCLK_C, SEL_FM_2),
863 PINMUX_IPSR_MODSEL_DATA(IP1_25_23, SCIFA1_SCK_B, SEL_SCIFA1_1),
864 PINMUX_IPSR_DATA(IP1_28_26, A17),
865 PINMUX_IPSR_MODSEL_DATA(IP1_28_26, DACK2_B, SEL_LBS_1),
866 PINMUX_IPSR_MODSEL_DATA(IP1_28_26, SDA0_C, SEL_IIC0_2),
867 PINMUX_IPSR_DATA(IP1_31_29, A18),
868 PINMUX_IPSR_MODSEL_DATA(IP1_31_29, DREQ1, SEL_LBS_0),
869 PINMUX_IPSR_MODSEL_DATA(IP1_31_29, SCIFA1_RXD_C, SEL_SCIFA1_2),
870 PINMUX_IPSR_MODSEL_DATA(IP1_31_29, SCIFB1_RXD_C, SEL_SCIFB1_2),
871
872 /* IPSR2 */
873 PINMUX_IPSR_DATA(IP2_2_0, A19),
874 PINMUX_IPSR_DATA(IP2_2_0, DACK1),
875 PINMUX_IPSR_MODSEL_DATA(IP2_2_0, SCIFA1_TXD_C, SEL_SCIFA1_2),
876 PINMUX_IPSR_MODSEL_DATA(IP2_2_0, SCIFB1_TXD_C, SEL_SCIFB1_2),
877 PINMUX_IPSR_MODSEL_DATA(IP2_2_0, SCIFB1_SCK_B, SEL_SCIFB1_0),
878 PINMUX_IPSR_DATA(IP2_2_0, A20),
879 PINMUX_IPSR_MODSEL_DATA(IP2_4_3, SPCLK, SEL_QSP_0),
880 PINMUX_IPSR_DATA(IP2_6_5, A21),
881 PINMUX_IPSR_MODSEL_DATA(IP2_6_5, ATAWR0_N_B, SEL_LBS_1),
882 PINMUX_IPSR_MODSEL_DATA(IP2_6_5, MOSI_IO0, SEL_QSP_0),
883 PINMUX_IPSR_DATA(IP2_9_7, A22),
884 PINMUX_IPSR_MODSEL_DATA(IP2_9_7, MISO_IO1, SEL_QSP_0),
885 PINMUX_IPSR_MODSEL_DATA(IP2_9_7, FMCLK_B, SEL_FM_1),
886 PINMUX_IPSR_MODSEL_DATA(IP2_9_7, TX0, SEL_SCIF0_0),
887 PINMUX_IPSR_MODSEL_DATA(IP2_9_7, SCIFA0_TXD, SEL_SCFA_0),
888 PINMUX_IPSR_DATA(IP2_12_10, A23),
889 PINMUX_IPSR_MODSEL_DATA(IP2_12_10, IO2, SEL_QSP_0),
890 PINMUX_IPSR_MODSEL_DATA(IP2_12_10, BPFCLK_B, SEL_FM_1),
891 PINMUX_IPSR_MODSEL_DATA(IP2_12_10, RX0, SEL_SCIF0_0),
892 PINMUX_IPSR_MODSEL_DATA(IP2_12_10, SCIFA0_RXD, SEL_SCFA_0),
893 PINMUX_IPSR_DATA(IP2_15_13, A24),
894 PINMUX_IPSR_MODSEL_DATA(IP2_15_13, DREQ2, SEL_LBS_0),
895 PINMUX_IPSR_MODSEL_DATA(IP2_15_13, IO3, SEL_QSP_0),
896 PINMUX_IPSR_MODSEL_DATA(IP2_15_13, TX1, SEL_SCIF1_0),
897 PINMUX_IPSR_MODSEL_DATA(IP2_15_13, SCIFA1_TXD, SEL_SCIFA1_0),
898 PINMUX_IPSR_DATA(IP2_18_16, A25),
899 PINMUX_IPSR_MODSEL_DATA(IP2_18_16, DACK2, SEL_LBS_0),
900 PINMUX_IPSR_MODSEL_DATA(IP2_18_16, SSL, SEL_QSP_0),
901 PINMUX_IPSR_MODSEL_DATA(IP2_18_16, DREQ1_C, SEL_LBS_2),
902 PINMUX_IPSR_MODSEL_DATA(IP2_18_16, RX1, SEL_SCIF1_0),
903 PINMUX_IPSR_MODSEL_DATA(IP2_18_16, SCIFA1_RXD, SEL_SCIFA1_0),
904 PINMUX_IPSR_DATA(IP2_20_19, CS0_N),
905 PINMUX_IPSR_MODSEL_DATA(IP2_20_19, ATAG0_N_B, SEL_LBS_1),
906 PINMUX_IPSR_MODSEL_DATA(IP2_20_19, SCL1, SEL_IIC1_0),
907 PINMUX_IPSR_DATA(IP2_22_21, CS1_N_A26),
908 PINMUX_IPSR_MODSEL_DATA(IP2_22_21, ATADIR0_N_B, SEL_LBS_1),
909 PINMUX_IPSR_MODSEL_DATA(IP2_22_21, SDA1, SEL_IIC1_0),
910 PINMUX_IPSR_DATA(IP2_24_23, EX_CS1_N),
911 PINMUX_IPSR_MODSEL_DATA(IP2_24_23, MSIOF2_SCK, SEL_SOF2_0),
912 PINMUX_IPSR_DATA(IP2_26_25, EX_CS2_N),
913 PINMUX_IPSR_MODSEL_DATA(IP2_26_25, ATAWR0_N, SEL_LBS_0),
914 PINMUX_IPSR_MODSEL_DATA(IP2_26_25, MSIOF2_SYNC, SEL_SOF2_0),
915 PINMUX_IPSR_DATA(IP2_29_27, EX_CS3_N),
916 PINMUX_IPSR_MODSEL_DATA(IP2_29_27, ATADIR0_N, SEL_LBS_0),
917 PINMUX_IPSR_MODSEL_DATA(IP2_29_27, MSIOF2_TXD, SEL_SOF2_0),
918 PINMUX_IPSR_MODSEL_DATA(IP2_29_27, ATAG0_N, SEL_LBS_0),
919 PINMUX_IPSR_DATA(IP2_29_27, EX_WAIT1),
920
921 /* IPSR3 */
922 PINMUX_IPSR_DATA(IP3_2_0, EX_CS4_N),
923 PINMUX_IPSR_MODSEL_DATA(IP3_2_0, ATARD0_N, SEL_LBS_0),
924 PINMUX_IPSR_MODSEL_DATA(IP3_2_0, MSIOF2_RXD, SEL_SOF2_0),
925 PINMUX_IPSR_DATA(IP3_2_0, EX_WAIT2),
926 PINMUX_IPSR_DATA(IP3_5_3, EX_CS5_N),
927 PINMUX_IPSR_DATA(IP3_5_3, ATACS00_N),
928 PINMUX_IPSR_MODSEL_DATA(IP3_5_3, MSIOF2_SS1, SEL_SOF2_0),
929 PINMUX_IPSR_MODSEL_DATA(IP3_5_3, HRX1_B, SEL_HSCIF1_1),
930 PINMUX_IPSR_MODSEL_DATA(IP3_5_3, SCIFB1_RXD_B, SEL_SCIFB1_1),
931 PINMUX_IPSR_DATA(IP3_5_3, PWM1),
932 PINMUX_IPSR_DATA(IP3_5_3, TPU_TO1),
933 PINMUX_IPSR_DATA(IP3_8_6, BS_N),
934 PINMUX_IPSR_DATA(IP3_8_6, ATACS10_N),
935 PINMUX_IPSR_MODSEL_DATA(IP3_8_6, MSIOF2_SS2, SEL_SOF2_0),
936 PINMUX_IPSR_MODSEL_DATA(IP3_8_6, HTX1_B, SEL_HSCIF1_1),
937 PINMUX_IPSR_MODSEL_DATA(IP3_8_6, SCIFB1_TXD_B, SEL_SCIFB1_1),
938 PINMUX_IPSR_DATA(IP3_8_6, PWM2),
939 PINMUX_IPSR_DATA(IP3_8_6, TPU_TO2),
940 PINMUX_IPSR_DATA(IP3_11_9, RD_WR_N),
941 PINMUX_IPSR_MODSEL_DATA(IP3_11_9, HRX2_B, SEL_HSCIF2_1),
942 PINMUX_IPSR_MODSEL_DATA(IP3_11_9, FMIN_B, SEL_FM_1),
943 PINMUX_IPSR_MODSEL_DATA(IP3_11_9, SCIFB0_RXD_B, SEL_SCIFB_1),
944 PINMUX_IPSR_MODSEL_DATA(IP3_11_9, DREQ1_D, SEL_LBS_1),
945 PINMUX_IPSR_DATA(IP3_13_12, WE0_N),
946 PINMUX_IPSR_MODSEL_DATA(IP3_13_12, HCTS2_N_B, SEL_HSCIF2_1),
947 PINMUX_IPSR_MODSEL_DATA(IP3_13_12, SCIFB0_TXD_B, SEL_SCIFB_1),
948 PINMUX_IPSR_DATA(IP3_15_14, WE1_N),
949 PINMUX_IPSR_MODSEL_DATA(IP3_15_14, ATARD0_N_B, SEL_LBS_1),
950 PINMUX_IPSR_MODSEL_DATA(IP3_15_14, HTX2_B, SEL_HSCIF2_1),
951 PINMUX_IPSR_MODSEL_DATA(IP3_15_14, SCIFB0_RTS_N_B, SEL_SCIFB_1),
952 PINMUX_IPSR_DATA(IP3_17_16, EX_WAIT0),
953 PINMUX_IPSR_MODSEL_DATA(IP3_17_16, HRTS2_N_B, SEL_HSCIF2_1),
954 PINMUX_IPSR_MODSEL_DATA(IP3_17_16, SCIFB0_CTS_N_B, SEL_SCIFB_1),
955 PINMUX_IPSR_DATA(IP3_19_18, DREQ0),
956 PINMUX_IPSR_DATA(IP3_19_18, PWM3),
957 PINMUX_IPSR_DATA(IP3_19_18, TPU_TO3),
958 PINMUX_IPSR_DATA(IP3_21_20, DACK0),
959 PINMUX_IPSR_DATA(IP3_21_20, DRACK0),
960 PINMUX_IPSR_MODSEL_DATA(IP3_21_20, REMOCON, SEL_RCN_0),
961 PINMUX_IPSR_MODSEL_DATA(IP3_24_22, SPEEDIN, SEL_RSP_0),
962 PINMUX_IPSR_MODSEL_DATA(IP3_24_22, HSCK0_C, SEL_HSCIF0_2),
963 PINMUX_IPSR_MODSEL_DATA(IP3_24_22, HSCK2_C, SEL_HSCIF2_2),
964 PINMUX_IPSR_MODSEL_DATA(IP3_24_22, SCIFB0_SCK_B, SEL_SCIFB_1),
965 PINMUX_IPSR_MODSEL_DATA(IP3_24_22, SCIFB2_SCK_B, SEL_SCIFB2_1),
966 PINMUX_IPSR_MODSEL_DATA(IP3_24_22, DREQ2_C, SEL_LBS_2),
967 PINMUX_IPSR_MODSEL_DATA(IP3_30_28, HTX2_C, SEL_HSCIF2_2),
968 PINMUX_IPSR_MODSEL_DATA(IP3_27_25, SSI_SCK0129, SEL_SSI0_0),
969 PINMUX_IPSR_MODSEL_DATA(IP3_27_25, HRX0_C, SEL_HSCIF0_2),
970 PINMUX_IPSR_MODSEL_DATA(IP3_27_25, HRX2_C, SEL_HSCIF2_2),
971 PINMUX_IPSR_MODSEL_DATA(IP3_27_25, SCIFB0_RXD_C, SEL_SCIFB_2),
972 PINMUX_IPSR_MODSEL_DATA(IP3_27_25, SCIFB2_RXD_C, SEL_SCIFB2_2),
973 PINMUX_IPSR_MODSEL_DATA(IP3_30_28, SSI_WS0129, SEL_SSI0_0),
974 PINMUX_IPSR_MODSEL_DATA(IP3_30_28, HTX0_C, SEL_HSCIF0_2),
975 PINMUX_IPSR_MODSEL_DATA(IP3_30_28, HTX2_C, SEL_HSCIF2_2),
976 PINMUX_IPSR_MODSEL_DATA(IP3_30_28, SCIFB0_TXD_C, SEL_SCIFB_2),
977 PINMUX_IPSR_MODSEL_DATA(IP3_30_28, SCIFB2_TXD_C, SEL_SCIFB2_2),
978
979 /* IPSR4 */
980 PINMUX_IPSR_MODSEL_DATA(IP4_1_0, SSI_SDATA0, SEL_SSI0_0),
981 PINMUX_IPSR_MODSEL_DATA(IP4_1_0, SCL0_B, SEL_IIC0_1),
982 PINMUX_IPSR_MODSEL_DATA(IP4_1_0, SCL7_B, SEL_IIC7_1),
983 PINMUX_IPSR_MODSEL_DATA(IP4_1_0, MSIOF2_SCK_C, SEL_SOF2_2),
984 PINMUX_IPSR_MODSEL_DATA(IP4_4_2, SSI_SCK1, SEL_SSI1_0),
985 PINMUX_IPSR_MODSEL_DATA(IP4_4_2, SDA0_B, SEL_IIC0_1),
986 PINMUX_IPSR_MODSEL_DATA(IP4_4_2, SDA7_B, SEL_IIC7_1),
987 PINMUX_IPSR_MODSEL_DATA(IP4_4_2, MSIOF2_SYNC_C, SEL_SOF2_2),
988 PINMUX_IPSR_MODSEL_DATA(IP4_4_2, GLO_I0_D, SEL_GPS_3),
989 PINMUX_IPSR_MODSEL_DATA(IP4_7_5, SSI_WS1, SEL_SSI1_0),
990 PINMUX_IPSR_MODSEL_DATA(IP4_7_5, SCL1_B, SEL_IIC1_1),
991 PINMUX_IPSR_MODSEL_DATA(IP4_7_5, SCL8_B, SEL_IIC8_1),
992 PINMUX_IPSR_MODSEL_DATA(IP4_7_5, MSIOF2_TXD_C, SEL_SOF2_2),
993 PINMUX_IPSR_MODSEL_DATA(IP4_7_5, GLO_I1_D, SEL_GPS_3),
994 PINMUX_IPSR_MODSEL_DATA(IP4_9_8, SSI_SDATA1, SEL_SSI1_0),
995 PINMUX_IPSR_MODSEL_DATA(IP4_9_8, SDA1_B, SEL_IIC1_1),
996 PINMUX_IPSR_MODSEL_DATA(IP4_9_8, SDA8_B, SEL_IIC8_1),
997 PINMUX_IPSR_MODSEL_DATA(IP4_9_8, MSIOF2_RXD_C, SEL_SOF2_2),
998 PINMUX_IPSR_DATA(IP4_12_10, SSI_SCK2),
999 PINMUX_IPSR_MODSEL_DATA(IP4_12_10, SCL2, SEL_IIC2_0),
1000 PINMUX_IPSR_MODSEL_DATA(IP4_12_10, GPS_CLK_B, SEL_GPS_1),
1001 PINMUX_IPSR_MODSEL_DATA(IP4_12_10, GLO_Q0_D, SEL_GPS_3),
1002 PINMUX_IPSR_DATA(IP4_15_13, SSI_WS2),
1003 PINMUX_IPSR_MODSEL_DATA(IP4_15_13, SDA2, SEL_IIC2_0),
1004 PINMUX_IPSR_MODSEL_DATA(IP4_15_13, GPS_SIGN_B, SEL_GPS_1),
1005 PINMUX_IPSR_MODSEL_DATA(IP4_15_13, RX2_E, SEL_SCIF2_4),
1006 PINMUX_IPSR_MODSEL_DATA(IP4_15_13, GLO_Q1_D, SEL_GPS_3),
1007 PINMUX_IPSR_DATA(IP4_18_16, SSI_SDATA2),
1008 PINMUX_IPSR_MODSEL_DATA(IP4_18_16, GPS_MAG_B, SEL_GPS_1),
1009 PINMUX_IPSR_MODSEL_DATA(IP4_18_16, TX2_E, SEL_SCIF2_4),
1010 PINMUX_IPSR_DATA(IP4_19, SSI_SCK34),
1011 PINMUX_IPSR_DATA(IP4_20, SSI_WS34),
1012 PINMUX_IPSR_DATA(IP4_21, SSI_SDATA3),
1013 PINMUX_IPSR_DATA(IP4_23_22, SSI_SCK4),
1014 PINMUX_IPSR_MODSEL_DATA(IP4_23_22, GLO_SS_D, SEL_GPS_3),
1015 PINMUX_IPSR_DATA(IP4_25_24, SSI_WS4),
1016 PINMUX_IPSR_MODSEL_DATA(IP4_25_24, GLO_RFON_D, SEL_GPS_3),
1017 PINMUX_IPSR_DATA(IP4_27_26, SSI_SDATA4),
1018 PINMUX_IPSR_MODSEL_DATA(IP4_27_26, MSIOF2_SCK_D, SEL_SOF2_3),
1019 PINMUX_IPSR_DATA(IP4_30_28, SSI_SCK5),
1020 PINMUX_IPSR_MODSEL_DATA(IP4_30_28, MSIOF1_SCK_C, SEL_SOF1_2),
1021 PINMUX_IPSR_MODSEL_DATA(IP4_30_28, TS_SDATA0, SEL_TSIF0_0),
1022 PINMUX_IPSR_MODSEL_DATA(IP4_30_28, GLO_I0, SEL_GPS_0),
1023 PINMUX_IPSR_MODSEL_DATA(IP4_30_28, MSIOF2_SYNC_D, SEL_SOF2_3),
1024 PINMUX_IPSR_DATA(IP4_30_28, VI1_R2_B),
1025
1026 /* IPSR5 */
1027 PINMUX_IPSR_DATA(IP5_2_0, SSI_WS5),
1028 PINMUX_IPSR_MODSEL_DATA(IP5_2_0, MSIOF1_SYNC_C, SEL_SOF1_2),
1029 PINMUX_IPSR_MODSEL_DATA(IP5_2_0, TS_SCK0, SEL_TSIF0_0),
1030 PINMUX_IPSR_MODSEL_DATA(IP5_2_0, GLO_I1, SEL_GPS_0),
1031 PINMUX_IPSR_MODSEL_DATA(IP5_2_0, MSIOF2_TXD_D, SEL_SOF2_3),
1032 PINMUX_IPSR_DATA(IP5_2_0, VI1_R3_B),
1033 PINMUX_IPSR_DATA(IP5_5_3, SSI_SDATA5),
1034 PINMUX_IPSR_MODSEL_DATA(IP5_5_3, MSIOF1_TXD_C, SEL_SOF1_2),
1035 PINMUX_IPSR_MODSEL_DATA(IP5_5_3, TS_SDEN0, SEL_TSIF0_0),
1036 PINMUX_IPSR_MODSEL_DATA(IP5_5_3, GLO_Q0, SEL_GPS_0),
1037 PINMUX_IPSR_MODSEL_DATA(IP5_5_3, MSIOF2_SS1_D, SEL_SOF2_3),
1038 PINMUX_IPSR_DATA(IP5_5_3, VI1_R4_B),
1039 PINMUX_IPSR_DATA(IP5_8_6, SSI_SCK6),
1040 PINMUX_IPSR_MODSEL_DATA(IP5_8_6, MSIOF1_RXD_C, SEL_SOF1_2),
1041 PINMUX_IPSR_MODSEL_DATA(IP5_8_6, TS_SPSYNC0, SEL_TSIF0_0),
1042 PINMUX_IPSR_MODSEL_DATA(IP5_8_6, GLO_Q1, SEL_GPS_0),
1043 PINMUX_IPSR_MODSEL_DATA(IP5_8_6, MSIOF2_RXD_D, SEL_SOF2_3),
1044 PINMUX_IPSR_DATA(IP5_8_6, VI1_R5_B),
1045 PINMUX_IPSR_DATA(IP5_11_9, SSI_WS6),
1046 PINMUX_IPSR_MODSEL_DATA(IP5_11_9, GLO_SCLK, SEL_GPS_0),
1047 PINMUX_IPSR_MODSEL_DATA(IP5_11_9, MSIOF2_SS2_D, SEL_SOF2_3),
1048 PINMUX_IPSR_DATA(IP5_11_9, VI1_R6_B),
1049 PINMUX_IPSR_DATA(IP5_14_12, SSI_SDATA6),
1050 PINMUX_IPSR_MODSEL_DATA(IP5_14_12, STP_IVCXO27_0_B, SEL_SSP_1),
1051 PINMUX_IPSR_MODSEL_DATA(IP5_14_12, GLO_SDATA, SEL_GPS_0),
1052 PINMUX_IPSR_DATA(IP5_14_12, VI1_R7_B),
1053 PINMUX_IPSR_MODSEL_DATA(IP5_16_15, SSI_SCK78, SEL_SSI7_0),
1054 PINMUX_IPSR_MODSEL_DATA(IP5_16_15, STP_ISCLK_0_B, SEL_SSP_1),
1055 PINMUX_IPSR_MODSEL_DATA(IP5_16_15, GLO_SS, SEL_GPS_0),
1056 PINMUX_IPSR_MODSEL_DATA(IP5_19_17, SSI_WS78, SEL_SSI7_0),
1057 PINMUX_IPSR_MODSEL_DATA(IP5_19_17, TX0_D, SEL_SCIF0_3),
1058 PINMUX_IPSR_MODSEL_DATA(IP5_19_17, STP_ISD_0_B, SEL_SSP_1),
1059 PINMUX_IPSR_MODSEL_DATA(IP5_19_17, GLO_RFON, SEL_GPS_0),
1060 PINMUX_IPSR_MODSEL_DATA(IP5_21_20, SSI_SDATA7, SEL_SSI7_0),
1061 PINMUX_IPSR_MODSEL_DATA(IP5_21_20, RX0_D, SEL_SCIF0_3),
1062 PINMUX_IPSR_MODSEL_DATA(IP5_21_20, STP_ISEN_0_B, SEL_SSP_1),
1063 PINMUX_IPSR_MODSEL_DATA(IP5_23_22, SSI_SDATA8, SEL_SSI8_0),
1064 PINMUX_IPSR_MODSEL_DATA(IP5_23_22, TX1_D, SEL_SCIF1_3),
1065 PINMUX_IPSR_MODSEL_DATA(IP5_23_22, STP_ISSYNC_0_B, SEL_SSP_1),
1066 PINMUX_IPSR_MODSEL_DATA(IP5_25_24, SSI_SCK9, SEL_SSI9_0),
1067 PINMUX_IPSR_MODSEL_DATA(IP5_25_24, RX1_D, SEL_SCIF1_3),
1068 PINMUX_IPSR_MODSEL_DATA(IP5_25_24, GLO_SCLK_D, SEL_GPS_3),
1069 PINMUX_IPSR_MODSEL_DATA(IP5_28_26, SSI_WS9, SEL_SSI9_0),
1070 PINMUX_IPSR_MODSEL_DATA(IP5_28_26, TX3_D, SEL_SCIF3_3),
1071 PINMUX_IPSR_MODSEL_DATA(IP5_28_26, CAN0_TX_D, SEL_CAN0_3),
1072 PINMUX_IPSR_MODSEL_DATA(IP5_28_26, GLO_SDATA_D, SEL_GPS_3),
1073 PINMUX_IPSR_MODSEL_DATA(IP5_31_29, SSI_SDATA9, SEL_SSI9_0),
1074 PINMUX_IPSR_MODSEL_DATA(IP5_31_29, RX3_D, SEL_SCIF3_3),
1075 PINMUX_IPSR_MODSEL_DATA(IP5_31_29, CAN0_RX_D, SEL_CAN0_3),
1076
1077 /* IPSR6 */
1078 PINMUX_IPSR_MODSEL_DATA(IP6_2_0, AUDIO_CLKB, SEL_ADG_0),
1079 PINMUX_IPSR_MODSEL_DATA(IP6_2_0, STP_OPWM_0_B, SEL_SSP_1),
1080 PINMUX_IPSR_MODSEL_DATA(IP6_2_0, MSIOF1_SCK_B, SEL_SOF1_1),
1081 PINMUX_IPSR_MODSEL_DATA(IP6_2_0, SCIF_CLK, SEL_SCIF_0),
1082 PINMUX_IPSR_MODSEL_DATA(IP6_2_0, BPFCLK_E, SEL_FM_4),
1083 PINMUX_IPSR_DATA(IP6_5_3, AUDIO_CLKC),
1084 PINMUX_IPSR_MODSEL_DATA(IP6_5_3, SCIFB0_SCK_C, SEL_SCIFB_2),
1085 PINMUX_IPSR_MODSEL_DATA(IP6_5_3, MSIOF1_SYNC_B, SEL_SOF1_1),
1086 PINMUX_IPSR_MODSEL_DATA(IP6_5_3, RX2, SEL_SCIF2_0),
1087 PINMUX_IPSR_MODSEL_DATA(IP6_5_3, SCIFA2_RXD, SEL_SCIFA2_0),
1088 PINMUX_IPSR_MODSEL_DATA(IP6_5_3, FMIN_E, SEL_FM_4),
1089 PINMUX_IPSR_DATA(IP6_7_6, AUDIO_CLKOUT),
1090 PINMUX_IPSR_MODSEL_DATA(IP6_7_6, MSIOF1_SS1_B, SEL_SOF1_1),
1091 PINMUX_IPSR_MODSEL_DATA(IP6_5_3, TX2, SEL_SCIF2_0),
1092 PINMUX_IPSR_MODSEL_DATA(IP6_7_6, SCIFA2_TXD, SEL_SCIFA2_0),
1093 PINMUX_IPSR_DATA(IP6_9_8, IRQ0),
1094 PINMUX_IPSR_MODSEL_DATA(IP6_9_8, SCIFB1_RXD_D, SEL_SCIFB1_3),
1095 PINMUX_IPSR_DATA(IP6_9_8, INTC_IRQ0_N),
1096 PINMUX_IPSR_DATA(IP6_11_10, IRQ1),
1097 PINMUX_IPSR_MODSEL_DATA(IP6_11_10, SCIFB1_SCK_C, SEL_SCIFB1_2),
1098 PINMUX_IPSR_DATA(IP6_11_10, INTC_IRQ1_N),
1099 PINMUX_IPSR_DATA(IP6_13_12, IRQ2),
1100 PINMUX_IPSR_MODSEL_DATA(IP6_13_12, SCIFB1_TXD_D, SEL_SCIFB1_3),
1101 PINMUX_IPSR_DATA(IP6_13_12, INTC_IRQ2_N),
1102 PINMUX_IPSR_DATA(IP6_15_14, IRQ3),
1103 PINMUX_IPSR_MODSEL_DATA(IP6_15_14, SCL4_C, SEL_IIC4_2),
1104 PINMUX_IPSR_MODSEL_DATA(IP6_15_14, MSIOF2_TXD_E, SEL_SOF2_4),
1105 PINMUX_IPSR_DATA(IP6_15_14, INTC_IRQ4_N),
1106 PINMUX_IPSR_DATA(IP6_18_16, IRQ4),
1107 PINMUX_IPSR_MODSEL_DATA(IP6_18_16, HRX1_C, SEL_HSCIF1_2),
1108 PINMUX_IPSR_MODSEL_DATA(IP6_18_16, SDA4_C, SEL_IIC4_2),
1109 PINMUX_IPSR_MODSEL_DATA(IP6_18_16, MSIOF2_RXD_E, SEL_SOF2_4),
1110 PINMUX_IPSR_DATA(IP6_18_16, INTC_IRQ4_N),
1111 PINMUX_IPSR_DATA(IP6_20_19, IRQ5),
1112 PINMUX_IPSR_MODSEL_DATA(IP6_20_19, HTX1_C, SEL_HSCIF1_2),
1113 PINMUX_IPSR_MODSEL_DATA(IP6_20_19, SCL1_E, SEL_IIC1_4),
1114 PINMUX_IPSR_MODSEL_DATA(IP6_20_19, MSIOF2_SCK_E, SEL_SOF2_4),
1115 PINMUX_IPSR_DATA(IP6_23_21, IRQ6),
1116 PINMUX_IPSR_MODSEL_DATA(IP6_23_21, HSCK1_C, SEL_HSCIF1_2),
1117 PINMUX_IPSR_MODSEL_DATA(IP6_23_21, MSIOF1_SS2_B, SEL_SOF1_1),
1118 PINMUX_IPSR_MODSEL_DATA(IP6_23_21, SDA1_E, SEL_IIC1_4),
1119 PINMUX_IPSR_MODSEL_DATA(IP6_23_21, MSIOF2_SYNC_E, SEL_SOF2_4),
1120 PINMUX_IPSR_DATA(IP6_26_24, IRQ7),
1121 PINMUX_IPSR_MODSEL_DATA(IP6_26_24, HCTS1_N_C, SEL_HSCIF1_2),
1122 PINMUX_IPSR_MODSEL_DATA(IP6_26_24, MSIOF1_TXD_B, SEL_SOF1_1),
1123 PINMUX_IPSR_MODSEL_DATA(IP6_26_24, GPS_CLK_C, SEL_GPS_2),
1124 PINMUX_IPSR_MODSEL_DATA(IP6_26_24, GPS_CLK_D, SEL_GPS_3),
1125 PINMUX_IPSR_DATA(IP6_29_27, IRQ8),
1126 PINMUX_IPSR_MODSEL_DATA(IP6_29_27, HRTS1_N_C, SEL_HSCIF1_2),
1127 PINMUX_IPSR_MODSEL_DATA(IP6_29_27, MSIOF1_RXD_B, SEL_SOF1_1),
1128 PINMUX_IPSR_MODSEL_DATA(IP6_29_27, GPS_SIGN_C, SEL_GPS_2),
1129 PINMUX_IPSR_MODSEL_DATA(IP6_29_27, GPS_SIGN_D, SEL_GPS_3),
1130
1131 /* IPSR7 */
1132 PINMUX_IPSR_DATA(IP7_2_0, IRQ9),
1133 PINMUX_IPSR_MODSEL_DATA(IP7_2_0, DU1_DOTCLKIN_B, SEL_DIS_1),
1134 PINMUX_IPSR_MODSEL_DATA(IP7_2_0, CAN_CLK_D, SEL_CANCLK_3),
1135 PINMUX_IPSR_MODSEL_DATA(IP7_2_0, GPS_MAG_C, SEL_GPS_2),
1136 PINMUX_IPSR_MODSEL_DATA(IP7_2_0, SCIF_CLK_B, SEL_SCIF_1),
1137 PINMUX_IPSR_MODSEL_DATA(IP7_2_0, GPS_MAG_D, SEL_GPS_3),
1138 PINMUX_IPSR_DATA(IP7_5_3, DU1_DR0),
1139 PINMUX_IPSR_DATA(IP7_5_3, LCDOUT0),
1140 PINMUX_IPSR_MODSEL_DATA(IP7_5_3, VI1_DATA0_B, SEL_VI1_1),
1141 PINMUX_IPSR_MODSEL_DATA(IP7_5_3, TX0_B, SEL_SCIF0_1),
1142 PINMUX_IPSR_MODSEL_DATA(IP7_5_3, SCIFA0_TXD_B, SEL_SCFA_1),
1143 PINMUX_IPSR_MODSEL_DATA(IP7_5_3, MSIOF2_SCK_B, SEL_SOF2_1),
1144 PINMUX_IPSR_DATA(IP7_8_6, DU1_DR1),
1145 PINMUX_IPSR_DATA(IP7_8_6, LCDOUT1),
1146 PINMUX_IPSR_MODSEL_DATA(IP7_8_6, VI1_DATA1_B, SEL_VI1_1),
1147 PINMUX_IPSR_MODSEL_DATA(IP7_8_6, RX0_B, SEL_SCIF0_1),
1148 PINMUX_IPSR_MODSEL_DATA(IP7_8_6, SCIFA0_RXD_B, SEL_SCFA_1),
1149 PINMUX_IPSR_MODSEL_DATA(IP7_8_6, MSIOF2_SYNC_B, SEL_SOF2_1),
1150 PINMUX_IPSR_DATA(IP7_10_9, DU1_DR2),
1151 PINMUX_IPSR_DATA(IP7_10_9, LCDOUT2),
1152 PINMUX_IPSR_MODSEL_DATA(IP7_10_9, SSI_SCK0129_B, SEL_SSI0_1),
1153 PINMUX_IPSR_DATA(IP7_12_11, DU1_DR3),
1154 PINMUX_IPSR_DATA(IP7_12_11, LCDOUT3),
1155 PINMUX_IPSR_MODSEL_DATA(IP7_12_11, SSI_WS0129_B, SEL_SSI0_1),
1156 PINMUX_IPSR_DATA(IP7_14_13, DU1_DR4),
1157 PINMUX_IPSR_DATA(IP7_14_13, LCDOUT4),
1158 PINMUX_IPSR_MODSEL_DATA(IP7_14_13, SSI_SDATA0_B, SEL_SSI0_1),
1159 PINMUX_IPSR_DATA(IP7_16_15, DU1_DR5),
1160 PINMUX_IPSR_DATA(IP7_16_15, LCDOUT5),
1161 PINMUX_IPSR_MODSEL_DATA(IP7_16_15, SSI_SCK1_B, SEL_SSI1_1),
1162 PINMUX_IPSR_DATA(IP7_18_17, DU1_DR6),
1163 PINMUX_IPSR_DATA(IP7_18_17, LCDOUT6),
1164 PINMUX_IPSR_MODSEL_DATA(IP7_18_17, SSI_WS1_B, SEL_SSI1_1),
1165 PINMUX_IPSR_DATA(IP7_20_19, DU1_DR7),
1166 PINMUX_IPSR_DATA(IP7_20_19, LCDOUT7),
1167 PINMUX_IPSR_MODSEL_DATA(IP7_20_19, SSI_SDATA1_B, SEL_SSI1_1),
1168 PINMUX_IPSR_DATA(IP7_23_21, DU1_DG0),
1169 PINMUX_IPSR_DATA(IP7_23_21, LCDOUT8),
1170 PINMUX_IPSR_MODSEL_DATA(IP7_23_21, VI1_DATA2_B, SEL_VI1_1),
1171 PINMUX_IPSR_MODSEL_DATA(IP7_23_21, TX1_B, SEL_SCIF1_1),
1172 PINMUX_IPSR_MODSEL_DATA(IP7_23_21, SCIFA1_TXD_B, SEL_SCIFA1_1),
1173 PINMUX_IPSR_MODSEL_DATA(IP7_23_21, MSIOF2_SS1_B, SEL_SOF2_1),
1174 PINMUX_IPSR_DATA(IP7_26_24, DU1_DG1),
1175 PINMUX_IPSR_DATA(IP7_26_24, LCDOUT9),
1176 PINMUX_IPSR_MODSEL_DATA(IP7_26_24, VI1_DATA3_B, SEL_VI1_1),
1177 PINMUX_IPSR_MODSEL_DATA(IP7_26_24, RX1_B, SEL_SCIF1_1),
1178 PINMUX_IPSR_MODSEL_DATA(IP7_26_24, SCIFA1_RXD_B, SEL_SCIFA1_1),
1179 PINMUX_IPSR_MODSEL_DATA(IP7_26_24, MSIOF2_SS2_B, SEL_SOF2_1),
1180 PINMUX_IPSR_DATA(IP7_29_27, DU1_DG2),
1181 PINMUX_IPSR_DATA(IP7_29_27, LCDOUT10),
1182 PINMUX_IPSR_MODSEL_DATA(IP7_29_27, VI1_DATA4_B, SEL_VI1_1),
1183 PINMUX_IPSR_DATA(IP7_29_27, SCIF1_SCK_B),
1184 PINMUX_IPSR_MODSEL_DATA(IP7_29_27, SCIFA1_SCK, SEL_SCIFA1_0),
1185 PINMUX_IPSR_MODSEL_DATA(IP7_29_27, SSI_SCK78_B, SEL_SSI7_1),
1186
1187 /* IPSR8 */
1188 PINMUX_IPSR_DATA(IP8_2_0, DU1_DG3),
1189 PINMUX_IPSR_DATA(IP8_2_0, LCDOUT11),
1190 PINMUX_IPSR_MODSEL_DATA(IP8_2_0, VI1_DATA5_B, SEL_VI1_1),
1191 PINMUX_IPSR_MODSEL_DATA(IP8_2_0, SSI_WS78_B, SEL_SSI7_1),
1192 PINMUX_IPSR_DATA(IP8_5_3, DU1_DG4),
1193 PINMUX_IPSR_DATA(IP8_5_3, LCDOUT12),
1194 PINMUX_IPSR_MODSEL_DATA(IP8_5_3, VI1_DATA6_B, SEL_VI1_1),
1195 PINMUX_IPSR_MODSEL_DATA(IP8_5_3, HRX0_B, SEL_HSCIF0_1),
1196 PINMUX_IPSR_MODSEL_DATA(IP8_5_3, SCIFB2_RXD_B, SEL_SCIFB2_1),
1197 PINMUX_IPSR_MODSEL_DATA(IP8_5_3, SSI_SDATA7_B, SEL_SSI7_1),
1198 PINMUX_IPSR_DATA(IP8_8_6, DU1_DG5),
1199 PINMUX_IPSR_DATA(IP8_8_6, LCDOUT13),
1200 PINMUX_IPSR_MODSEL_DATA(IP8_8_6, VI1_DATA7_B, SEL_VI1_1),
1201 PINMUX_IPSR_MODSEL_DATA(IP8_8_6, HCTS0_N_B, SEL_HSCIF0_1),
1202 PINMUX_IPSR_MODSEL_DATA(IP8_8_6, SCIFB2_TXD_B, SEL_SCIFB2_1),
1203 PINMUX_IPSR_MODSEL_DATA(IP8_8_6, SSI_SDATA8_B, SEL_SSI8_1),
1204 PINMUX_IPSR_DATA(IP8_11_9, DU1_DG6),
1205 PINMUX_IPSR_DATA(IP8_11_9, LCDOUT14),
1206 PINMUX_IPSR_MODSEL_DATA(IP8_11_9, HRTS0_N_B, SEL_HSCIF0_1),
1207 PINMUX_IPSR_MODSEL_DATA(IP8_11_9, SCIFB2_CTS_N_B, SEL_SCIFB2_1),
1208 PINMUX_IPSR_MODSEL_DATA(IP8_11_9, SSI_SCK9_B, SEL_SSI9_1),
1209 PINMUX_IPSR_DATA(IP8_14_12, DU1_DG7),
1210 PINMUX_IPSR_DATA(IP8_14_12, LCDOUT15),
1211 PINMUX_IPSR_MODSEL_DATA(IP8_14_12, HTX0_B, SEL_HSCIF0_1),
1212 PINMUX_IPSR_MODSEL_DATA(IP8_14_12, SCIFB2_RTS_N_B, SEL_SCIFB2_1),
1213 PINMUX_IPSR_MODSEL_DATA(IP8_14_12, SSI_WS9_B, SEL_SSI9_1),
1214 PINMUX_IPSR_DATA(IP8_17_15, DU1_DB0),
1215 PINMUX_IPSR_DATA(IP8_17_15, LCDOUT16),
1216 PINMUX_IPSR_MODSEL_DATA(IP8_17_15, VI1_CLK_B, SEL_VI1_1),
1217 PINMUX_IPSR_MODSEL_DATA(IP8_17_15, TX2_B, SEL_SCIF2_1),
1218 PINMUX_IPSR_MODSEL_DATA(IP8_17_15, SCIFA2_TXD_B, SEL_SCIFA2_1),
1219 PINMUX_IPSR_MODSEL_DATA(IP8_17_15, MSIOF2_TXD_B, SEL_SOF2_1),
1220 PINMUX_IPSR_DATA(IP8_20_18, DU1_DB1),
1221 PINMUX_IPSR_DATA(IP8_20_18, LCDOUT17),
1222 PINMUX_IPSR_MODSEL_DATA(IP8_20_18, VI1_HSYNC_N_B, SEL_VI1_1),
1223 PINMUX_IPSR_MODSEL_DATA(IP8_20_18, RX2_B, SEL_SCIF2_1),
1224 PINMUX_IPSR_MODSEL_DATA(IP8_20_18, SCIFA2_RXD_B, SEL_SCIFA2_1),
1225 PINMUX_IPSR_MODSEL_DATA(IP8_20_18, MSIOF2_RXD_B, SEL_SOF2_1),
1226 PINMUX_IPSR_DATA(IP8_23_21, DU1_DB2),
1227 PINMUX_IPSR_DATA(IP8_23_21, LCDOUT18),
1228 PINMUX_IPSR_MODSEL_DATA(IP8_23_21, VI1_VSYNC_N_B, SEL_VI1_1),
1229 PINMUX_IPSR_DATA(IP8_23_21, SCIF2_SCK_B),
1230 PINMUX_IPSR_MODSEL_DATA(IP8_23_21, SCIFA2_SCK, SEL_SCIFA2_1),
1231 PINMUX_IPSR_MODSEL_DATA(IP8_23_21, SSI_SDATA9_B, SEL_SSI9_1),
1232 PINMUX_IPSR_DATA(IP8_25_24, DU1_DB3),
1233 PINMUX_IPSR_DATA(IP8_25_24, LCDOUT19),
1234 PINMUX_IPSR_MODSEL_DATA(IP8_25_24, VI1_CLKENB_B, SEL_VI1_1),
1235 PINMUX_IPSR_DATA(IP8_27_26, DU1_DB4),
1236 PINMUX_IPSR_DATA(IP8_27_26, LCDOUT20),
1237 PINMUX_IPSR_MODSEL_DATA(IP8_27_26, VI1_FIELD_B, SEL_VI1_1),
1238 PINMUX_IPSR_MODSEL_DATA(IP8_27_26, CAN1_RX, SEL_CAN1_0),
1239 PINMUX_IPSR_DATA(IP8_30_28, DU1_DB5),
1240 PINMUX_IPSR_DATA(IP8_30_28, LCDOUT21),
1241 PINMUX_IPSR_MODSEL_DATA(IP8_30_28, TX3, SEL_SCIF3_0),
1242 PINMUX_IPSR_MODSEL_DATA(IP8_30_28, SCIFA3_TXD, SEL_SCIFA3_0),
1243 PINMUX_IPSR_MODSEL_DATA(IP8_30_28, CAN1_TX, SEL_CAN1_0),
1244
1245 /* IPSR9 */
1246 PINMUX_IPSR_DATA(IP9_2_0, DU1_DB6),
1247 PINMUX_IPSR_DATA(IP9_2_0, LCDOUT22),
1248 PINMUX_IPSR_MODSEL_DATA(IP9_2_0, SCL3_C, SEL_IIC3_2),
1249 PINMUX_IPSR_MODSEL_DATA(IP9_2_0, RX3, SEL_SCIF3_0),
1250 PINMUX_IPSR_MODSEL_DATA(IP9_2_0, SCIFA3_RXD, SEL_SCIFA3_0),
1251 PINMUX_IPSR_DATA(IP9_5_3, DU1_DB7),
1252 PINMUX_IPSR_DATA(IP9_5_3, LCDOUT23),
1253 PINMUX_IPSR_MODSEL_DATA(IP9_5_3, SDA3_C, SEL_IIC3_2),
1254 PINMUX_IPSR_MODSEL_DATA(IP9_5_3, SCIF3_SCK, SEL_SCIF3_0),
1255 PINMUX_IPSR_MODSEL_DATA(IP9_5_3, SCIFA3_SCK, SEL_SCIFA3_0),
1256 PINMUX_IPSR_MODSEL_DATA(IP9_6, DU1_DOTCLKIN, SEL_DIS_0),
1257 PINMUX_IPSR_DATA(IP9_6, QSTVA_QVS),
1258 PINMUX_IPSR_DATA(IP9_7, DU1_DOTCLKOUT0),
1259 PINMUX_IPSR_DATA(IP9_7, QCLK),
1260 PINMUX_IPSR_DATA(IP9_10_8, DU1_DOTCLKOUT1),
1261 PINMUX_IPSR_DATA(IP9_10_8, QSTVB_QVE),
1262 PINMUX_IPSR_MODSEL_DATA(IP9_10_8, CAN0_TX, SEL_CAN0_0),
1263 PINMUX_IPSR_MODSEL_DATA(IP9_10_8, TX3_B, SEL_SCIF3_1),
1264 PINMUX_IPSR_MODSEL_DATA(IP9_10_8, SCL2_B, SEL_IIC2_1),
1265 PINMUX_IPSR_DATA(IP9_10_8, PWM4),
1266 PINMUX_IPSR_DATA(IP9_11, DU1_EXHSYNC_DU1_HSYNC),
1267 PINMUX_IPSR_DATA(IP9_11, QSTH_QHS),
1268 PINMUX_IPSR_DATA(IP9_12, DU1_EXVSYNC_DU1_VSYNC),
1269 PINMUX_IPSR_DATA(IP9_12, QSTB_QHE),
1270 PINMUX_IPSR_DATA(IP9_15_13, DU1_EXODDF_DU1_ODDF_DISP_CDE),
1271 PINMUX_IPSR_DATA(IP9_15_13, QCPV_QDE),
1272 PINMUX_IPSR_MODSEL_DATA(IP9_15_13, CAN0_RX, SEL_CAN0_0),
1273 PINMUX_IPSR_MODSEL_DATA(IP9_15_13, RX3_B, SEL_SCIF3_1),
1274 PINMUX_IPSR_MODSEL_DATA(IP9_15_13, SDA2_B, SEL_IIC2_1),
1275 PINMUX_IPSR_DATA(IP9_16, DU1_DISP),
1276 PINMUX_IPSR_DATA(IP9_16, QPOLA),
1277 PINMUX_IPSR_DATA(IP9_18_17, DU1_CDE),
1278 PINMUX_IPSR_DATA(IP9_18_17, QPOLB),
1279 PINMUX_IPSR_DATA(IP9_18_17, PWM4_B),
1280 PINMUX_IPSR_DATA(IP9_20_19, VI0_CLKENB),
1281 PINMUX_IPSR_MODSEL_DATA(IP9_20_19, TX4, SEL_SCIF4_0),
1282 PINMUX_IPSR_MODSEL_DATA(IP9_20_19, SCIFA4_TXD, SEL_SCIFA4_0),
1283 PINMUX_IPSR_MODSEL_DATA(IP9_20_19, TS_SDATA0_D, SEL_TSIF0_3),
1284 PINMUX_IPSR_DATA(IP9_22_21, VI0_FIELD),
1285 PINMUX_IPSR_MODSEL_DATA(IP9_22_21, RX4, SEL_SCIF4_0),
1286 PINMUX_IPSR_MODSEL_DATA(IP9_22_21, SCIFA4_RXD, SEL_SCIFA4_0),
1287 PINMUX_IPSR_MODSEL_DATA(IP9_22_21, TS_SCK0_D, SEL_TSIF0_3),
1288 PINMUX_IPSR_DATA(IP9_24_23, VI0_HSYNC_N),
1289 PINMUX_IPSR_MODSEL_DATA(IP9_24_23, TX5, SEL_SCIF5_0),
1290 PINMUX_IPSR_MODSEL_DATA(IP9_24_23, SCIFA5_TXD, SEL_SCIFA5_0),
1291 PINMUX_IPSR_MODSEL_DATA(IP9_24_23, TS_SDEN0_D, SEL_TSIF0_3),
1292 PINMUX_IPSR_DATA(IP9_26_25, VI0_VSYNC_N),
1293 PINMUX_IPSR_MODSEL_DATA(IP9_26_25, RX5, SEL_SCIF5_0),
1294 PINMUX_IPSR_MODSEL_DATA(IP9_26_25, SCIFA5_RXD, SEL_SCIFA5_0),
1295 PINMUX_IPSR_MODSEL_DATA(IP9_26_25, TS_SPSYNC0_D, SEL_TSIF0_3),
1296 PINMUX_IPSR_DATA(IP9_28_27, VI0_DATA3_VI0_B3),
1297 PINMUX_IPSR_MODSEL_DATA(IP9_28_27, SCIF3_SCK_B, SEL_SCIF3_1),
1298 PINMUX_IPSR_MODSEL_DATA(IP9_28_27, SCIFA3_SCK_B, SEL_SCIFA3_1),
1299 PINMUX_IPSR_DATA(IP9_31_29, VI0_G0),
1300 PINMUX_IPSR_MODSEL_DATA(IP9_31_29, SCL8, SEL_IIC8_0),
1301 PINMUX_IPSR_MODSEL_DATA(IP9_31_29, STP_IVCXO27_0_C, SEL_SSP_2),
1302 PINMUX_IPSR_MODSEL_DATA(IP9_31_29, SCL4, SEL_IIC4_0),
1303 PINMUX_IPSR_MODSEL_DATA(IP9_31_29, HCTS2_N, SEL_HSCIF2_0),
1304 PINMUX_IPSR_MODSEL_DATA(IP9_31_29, SCIFB2_CTS_N, SEL_SCIFB2_0),
1305 PINMUX_IPSR_DATA(IP9_31_29, ATAWR1_N),
1306
1307 /* IPSR10 */
1308 PINMUX_IPSR_DATA(IP10_2_0, VI0_G1),
1309 PINMUX_IPSR_MODSEL_DATA(IP10_2_0, SDA8, SEL_IIC8_0),
1310 PINMUX_IPSR_MODSEL_DATA(IP10_2_0, STP_ISCLK_0_C, SEL_SSP_2),
1311 PINMUX_IPSR_MODSEL_DATA(IP10_2_0, SDA4, SEL_IIC4_0),
1312 PINMUX_IPSR_MODSEL_DATA(IP10_2_0, HRTS2_N, SEL_HSCIF2_0),
1313 PINMUX_IPSR_MODSEL_DATA(IP10_2_0, SCIFB2_RTS_N, SEL_SCIFB2_0),
1314 PINMUX_IPSR_DATA(IP10_2_0, ATADIR1_N),
1315 PINMUX_IPSR_DATA(IP10_5_3, VI0_G2),
1316 PINMUX_IPSR_DATA(IP10_5_3, VI2_HSYNC_N),
1317 PINMUX_IPSR_MODSEL_DATA(IP10_5_3, STP_ISD_0_C, SEL_SSP_2),
1318 PINMUX_IPSR_MODSEL_DATA(IP10_5_3, SCL3_B, SEL_IIC3_1),
1319 PINMUX_IPSR_MODSEL_DATA(IP10_5_3, HSCK2, SEL_HSCIF2_0),
1320 PINMUX_IPSR_MODSEL_DATA(IP10_5_3, SCIFB2_SCK, SEL_SCIFB2_0),
1321 PINMUX_IPSR_DATA(IP10_5_3, ATARD1_N),
1322 PINMUX_IPSR_DATA(IP10_8_6, VI0_G3),
1323 PINMUX_IPSR_DATA(IP10_8_6, VI2_VSYNC_N),
1324 PINMUX_IPSR_MODSEL_DATA(IP10_8_6, STP_ISEN_0_C, SEL_SSP_2),
1325 PINMUX_IPSR_MODSEL_DATA(IP10_8_6, SDA3_B, SEL_IIC3_1),
1326 PINMUX_IPSR_MODSEL_DATA(IP10_8_6, HRX2, SEL_HSCIF2_0),
1327 PINMUX_IPSR_MODSEL_DATA(IP10_8_6, SCIFB2_RXD, SEL_SCIFB2_0),
1328 PINMUX_IPSR_DATA(IP10_8_6, ATACS01_N),
1329 PINMUX_IPSR_DATA(IP10_11_9, VI0_G4),
1330 PINMUX_IPSR_DATA(IP10_11_9, VI2_CLKENB),
1331 PINMUX_IPSR_MODSEL_DATA(IP10_11_9, STP_ISSYNC_0_C, SEL_SSP_2),
1332 PINMUX_IPSR_MODSEL_DATA(IP10_11_9, HTX2, SEL_HSCIF2_0),
1333 PINMUX_IPSR_MODSEL_DATA(IP10_11_9, SCIFB2_TXD, SEL_SCIFB2_0),
1334 PINMUX_IPSR_MODSEL_DATA(IP10_11_9, SCIFB0_SCK_D, SEL_SCIFB_3),
1335 PINMUX_IPSR_DATA(IP10_14_12, VI0_G5),
1336 PINMUX_IPSR_DATA(IP10_14_12, VI2_FIELD),
1337 PINMUX_IPSR_MODSEL_DATA(IP10_14_12, STP_OPWM_0_C, SEL_SSP_2),
1338 PINMUX_IPSR_MODSEL_DATA(IP10_14_12, FMCLK_D, SEL_FM_3),
1339 PINMUX_IPSR_MODSEL_DATA(IP10_14_12, CAN0_TX_E, SEL_CAN0_4),
1340 PINMUX_IPSR_MODSEL_DATA(IP10_14_12, HTX1_D, SEL_HSCIF1_3),
1341 PINMUX_IPSR_MODSEL_DATA(IP10_14_12, SCIFB0_TXD_D, SEL_SCIFB_3),
1342 PINMUX_IPSR_DATA(IP10_16_15, VI0_G6),
1343 PINMUX_IPSR_DATA(IP10_16_15, VI2_CLK),
1344 PINMUX_IPSR_MODSEL_DATA(IP10_16_15, BPFCLK_D, SEL_FM_3),
1345 PINMUX_IPSR_DATA(IP10_18_17, VI0_G7),
1346 PINMUX_IPSR_DATA(IP10_18_17, VI2_DATA0),
1347 PINMUX_IPSR_MODSEL_DATA(IP10_18_17, FMIN_D, SEL_FM_3),
1348 PINMUX_IPSR_DATA(IP10_21_19, VI0_R0),
1349 PINMUX_IPSR_DATA(IP10_21_19, VI2_DATA1),
1350 PINMUX_IPSR_MODSEL_DATA(IP10_21_19, GLO_I0_B, SEL_GPS_1),
1351 PINMUX_IPSR_MODSEL_DATA(IP10_21_19, TS_SDATA0_C, SEL_TSIF0_2),
1352 PINMUX_IPSR_DATA(IP10_21_19, ATACS11_N),
1353 PINMUX_IPSR_DATA(IP10_24_22, VI0_R1),
1354 PINMUX_IPSR_DATA(IP10_24_22, VI2_DATA2),
1355 PINMUX_IPSR_MODSEL_DATA(IP10_24_22, GLO_I1_B, SEL_GPS_1),
1356 PINMUX_IPSR_MODSEL_DATA(IP10_24_22, TS_SCK0_C, SEL_TSIF0_2),
1357 PINMUX_IPSR_DATA(IP10_24_22, ATAG1_N),
1358 PINMUX_IPSR_DATA(IP10_26_25, VI0_R2),
1359 PINMUX_IPSR_DATA(IP10_26_25, VI2_DATA3),
1360 PINMUX_IPSR_MODSEL_DATA(IP10_26_25, GLO_Q0_B, SEL_GPS_1),
1361 PINMUX_IPSR_MODSEL_DATA(IP10_26_25, TS_SDEN0_C, SEL_TSIF0_2),
1362 PINMUX_IPSR_DATA(IP10_28_27, VI0_R3),
1363 PINMUX_IPSR_DATA(IP10_28_27, VI2_DATA4),
1364 PINMUX_IPSR_MODSEL_DATA(IP10_28_27, GLO_Q1_B, SEL_GPS_1),
1365 PINMUX_IPSR_MODSEL_DATA(IP10_28_27, TS_SPSYNC0_C, SEL_TSIF0_2),
1366 PINMUX_IPSR_DATA(IP10_31_29, VI0_R4),
1367 PINMUX_IPSR_DATA(IP10_31_29, VI2_DATA5),
1368 PINMUX_IPSR_MODSEL_DATA(IP10_31_29, GLO_SCLK_B, SEL_GPS_1),
1369 PINMUX_IPSR_MODSEL_DATA(IP10_31_29, TX0_C, SEL_SCIF0_2),
1370 PINMUX_IPSR_MODSEL_DATA(IP10_31_29, SCL1_D, SEL_IIC1_3),
1371
1372 /* IPSR11 */
1373 PINMUX_IPSR_DATA(IP11_2_0, VI0_R5),
1374 PINMUX_IPSR_DATA(IP11_2_0, VI2_DATA6),
1375 PINMUX_IPSR_MODSEL_DATA(IP11_2_0, GLO_SDATA_B, SEL_GPS_1),
1376 PINMUX_IPSR_MODSEL_DATA(IP11_2_0, RX0_C, SEL_SCIF0_2),
1377 PINMUX_IPSR_MODSEL_DATA(IP11_2_0, SDA1_D, SEL_IIC1_3),
1378 PINMUX_IPSR_DATA(IP11_5_3, VI0_R6),
1379 PINMUX_IPSR_DATA(IP11_5_3, VI2_DATA7),
1380 PINMUX_IPSR_MODSEL_DATA(IP11_5_3, GLO_SS_B, SEL_GPS_1),
1381 PINMUX_IPSR_MODSEL_DATA(IP11_5_3, TX1_C, SEL_SCIF1_2),
1382 PINMUX_IPSR_MODSEL_DATA(IP11_5_3, SCL4_B, SEL_IIC4_1),
1383 PINMUX_IPSR_DATA(IP11_8_6, VI0_R7),
1384 PINMUX_IPSR_MODSEL_DATA(IP11_8_6, GLO_RFON_B, SEL_GPS_1),
1385 PINMUX_IPSR_MODSEL_DATA(IP11_8_6, RX1_C, SEL_SCIF1_2),
1386 PINMUX_IPSR_MODSEL_DATA(IP11_8_6, CAN0_RX_E, SEL_CAN0_4),
1387 PINMUX_IPSR_MODSEL_DATA(IP11_8_6, SDA4_B, SEL_IIC4_1),
1388 PINMUX_IPSR_MODSEL_DATA(IP11_8_6, HRX1_D, SEL_HSCIF1_3),
1389 PINMUX_IPSR_MODSEL_DATA(IP11_8_6, SCIFB0_RXD_D, SEL_SCIFB_3),
1390 PINMUX_IPSR_MODSEL_DATA(IP11_11_9, VI1_HSYNC_N, SEL_VI1_0),
1391 PINMUX_IPSR_DATA(IP11_11_9, AVB_RXD0),
1392 PINMUX_IPSR_MODSEL_DATA(IP11_11_9, TS_SDATA0_B, SEL_TSIF0_1),
1393 PINMUX_IPSR_MODSEL_DATA(IP11_11_9, TX4_B, SEL_SCIF4_1),
1394 PINMUX_IPSR_MODSEL_DATA(IP11_11_9, SCIFA4_TXD_B, SEL_SCIFA4_1),
1395 PINMUX_IPSR_MODSEL_DATA(IP11_14_12, VI1_VSYNC_N, SEL_VI1_0),
1396 PINMUX_IPSR_DATA(IP11_14_12, AVB_RXD1),
1397 PINMUX_IPSR_MODSEL_DATA(IP11_14_12, TS_SCK0_B, SEL_TSIF0_1),
1398 PINMUX_IPSR_MODSEL_DATA(IP11_14_12, RX4_B, SEL_SCIF4_1),
1399 PINMUX_IPSR_MODSEL_DATA(IP11_14_12, SCIFA4_RXD_B, SEL_SCIFA4_1),
1400 PINMUX_IPSR_MODSEL_DATA(IP11_16_15, VI1_CLKENB, SEL_VI1_0),
1401 PINMUX_IPSR_DATA(IP11_16_15, AVB_RXD2),
1402 PINMUX_IPSR_MODSEL_DATA(IP11_16_15, TS_SDEN0_B, SEL_TSIF0_1),
1403 PINMUX_IPSR_MODSEL_DATA(IP11_18_17, VI1_FIELD, SEL_VI1_0),
1404 PINMUX_IPSR_DATA(IP11_18_17, AVB_RXD3),
1405 PINMUX_IPSR_MODSEL_DATA(IP11_18_17, TS_SPSYNC0_B, SEL_TSIF0_1),
1406 PINMUX_IPSR_MODSEL_DATA(IP11_19, VI1_CLK, SEL_VI1_0),
1407 PINMUX_IPSR_DATA(IP11_19, AVB_RXD4),
1408 PINMUX_IPSR_MODSEL_DATA(IP11_20, VI1_DATA0, SEL_VI1_0),
1409 PINMUX_IPSR_DATA(IP11_20, AVB_RXD5),
1410 PINMUX_IPSR_MODSEL_DATA(IP11_21, VI1_DATA1, SEL_VI1_0),
1411 PINMUX_IPSR_DATA(IP11_21, AVB_RXD6),
1412 PINMUX_IPSR_MODSEL_DATA(IP11_22, VI1_DATA2, SEL_VI1_0),
1413 PINMUX_IPSR_DATA(IP11_22, AVB_RXD7),
1414 PINMUX_IPSR_MODSEL_DATA(IP11_23, VI1_DATA3, SEL_VI1_0),
1415 PINMUX_IPSR_DATA(IP11_23, AVB_RX_ER),
1416 PINMUX_IPSR_MODSEL_DATA(IP11_24, VI1_DATA4, SEL_VI1_0),
1417 PINMUX_IPSR_DATA(IP11_24, AVB_MDIO),
1418 PINMUX_IPSR_MODSEL_DATA(IP11_25, VI1_DATA5, SEL_VI1_0),
1419 PINMUX_IPSR_DATA(IP11_25, AVB_RX_DV),
1420 PINMUX_IPSR_MODSEL_DATA(IP11_26, VI1_DATA6, SEL_VI1_0),
1421 PINMUX_IPSR_DATA(IP11_26, AVB_MAGIC),
1422 PINMUX_IPSR_MODSEL_DATA(IP11_27, VI1_DATA7, SEL_VI1_0),
1423 PINMUX_IPSR_DATA(IP11_27, AVB_MDC),
1424 PINMUX_IPSR_DATA(IP11_29_28, ETH_MDIO),
1425 PINMUX_IPSR_DATA(IP11_29_28, AVB_RX_CLK),
1426 PINMUX_IPSR_MODSEL_DATA(IP11_29_28, SCL2_C, SEL_IIC2_2),
1427 PINMUX_IPSR_DATA(IP11_31_30, ETH_CRS_DV),
1428 PINMUX_IPSR_DATA(IP11_31_30, AVB_LINK),
1429 PINMUX_IPSR_MODSEL_DATA(IP11_31_30, SDA2_C, SEL_IIC2_2),
1430
1431 /* IPSR12 */
1432 PINMUX_IPSR_DATA(IP12_1_0, ETH_RX_ER),
1433 PINMUX_IPSR_DATA(IP12_1_0, AVB_CRS),
1434 PINMUX_IPSR_MODSEL_DATA(IP12_1_0, SCL3, SEL_IIC3_0),
1435 PINMUX_IPSR_MODSEL_DATA(IP12_1_0, SCL7, SEL_IIC7_0),
1436 PINMUX_IPSR_DATA(IP12_3_2, ETH_RXD0),
1437 PINMUX_IPSR_DATA(IP12_3_2, AVB_PHY_INT),
1438 PINMUX_IPSR_MODSEL_DATA(IP12_3_2, SDA3, SEL_IIC3_0),
1439 PINMUX_IPSR_MODSEL_DATA(IP12_3_2, SDA7, SEL_IIC7_0),
1440 PINMUX_IPSR_DATA(IP12_6_4, ETH_RXD1),
1441 PINMUX_IPSR_DATA(IP12_6_4, AVB_GTXREFCLK),
1442 PINMUX_IPSR_MODSEL_DATA(IP12_6_4, CAN0_TX_C, SEL_CAN0_2),
1443 PINMUX_IPSR_MODSEL_DATA(IP12_6_4, SCL2_D, SEL_IIC2_3),
1444 PINMUX_IPSR_MODSEL_DATA(IP12_6_4, MSIOF1_RXD_E, SEL_SOF1_4),
1445 PINMUX_IPSR_DATA(IP12_9_7, ETH_LINK),
1446 PINMUX_IPSR_DATA(IP12_9_7, AVB_TXD0),
1447 PINMUX_IPSR_MODSEL_DATA(IP12_9_7, CAN0_RX_C, SEL_CAN0_2),
1448 PINMUX_IPSR_MODSEL_DATA(IP12_9_7, SDA2_D, SEL_IIC2_3),
1449 PINMUX_IPSR_MODSEL_DATA(IP12_9_7, MSIOF1_SCK_E, SEL_SOF1_4),
1450 PINMUX_IPSR_DATA(IP12_12_10, ETH_REFCLK),
1451 PINMUX_IPSR_DATA(IP12_12_10, AVB_TXD1),
1452 PINMUX_IPSR_MODSEL_DATA(IP12_12_10, SCIFA3_RXD_B, SEL_SCIFA3_1),
1453 PINMUX_IPSR_MODSEL_DATA(IP12_12_10, CAN1_RX_C, SEL_CAN1_2),
1454 PINMUX_IPSR_MODSEL_DATA(IP12_12_10, MSIOF1_SYNC_E, SEL_SOF1_4),
1455 PINMUX_IPSR_DATA(IP12_15_13, ETH_TXD1),
1456 PINMUX_IPSR_DATA(IP12_15_13, AVB_TXD2),
1457 PINMUX_IPSR_MODSEL_DATA(IP12_15_13, SCIFA3_TXD_B, SEL_SCIFA3_1),
1458 PINMUX_IPSR_MODSEL_DATA(IP12_15_13, CAN1_TX_C, SEL_CAN1_2),
1459 PINMUX_IPSR_MODSEL_DATA(IP12_15_13, MSIOF1_TXD_E, SEL_SOF1_4),
1460 PINMUX_IPSR_DATA(IP12_17_16, ETH_TX_EN),
1461 PINMUX_IPSR_DATA(IP12_17_16, AVB_TXD3),
1462 PINMUX_IPSR_MODSEL_DATA(IP12_17_16, TCLK1_B, SEL_TMU1_0),
1463 PINMUX_IPSR_MODSEL_DATA(IP12_17_16, CAN_CLK_B, SEL_CANCLK_1),
1464 PINMUX_IPSR_DATA(IP12_19_18, ETH_MAGIC),
1465 PINMUX_IPSR_DATA(IP12_19_18, AVB_TXD4),
1466 PINMUX_IPSR_MODSEL_DATA(IP12_19_18, IETX_C, SEL_IEB_2),
1467 PINMUX_IPSR_DATA(IP12_21_20, ETH_TXD0),
1468 PINMUX_IPSR_DATA(IP12_21_20, AVB_TXD5),
1469 PINMUX_IPSR_MODSEL_DATA(IP12_21_20, IECLK_C, SEL_IEB_2),
1470 PINMUX_IPSR_DATA(IP12_23_22, ETH_MDC),
1471 PINMUX_IPSR_DATA(IP12_23_22, AVB_TXD6),
1472 PINMUX_IPSR_MODSEL_DATA(IP12_23_22, IERX_C, SEL_IEB_2),
1473 PINMUX_IPSR_MODSEL_DATA(IP12_26_24, STP_IVCXO27_0, SEL_SSP_0),
1474 PINMUX_IPSR_DATA(IP12_26_24, AVB_TXD7),
1475 PINMUX_IPSR_MODSEL_DATA(IP12_26_24, SCIFB2_TXD_D, SEL_SCIFB2_3),
1476 PINMUX_IPSR_MODSEL_DATA(IP12_26_24, ADIDATA_B, SEL_RAD_1),
1477 PINMUX_IPSR_MODSEL_DATA(IP12_26_24, MSIOF0_SYNC_C, SEL_SOF0_2),
1478 PINMUX_IPSR_MODSEL_DATA(IP12_29_27, STP_ISCLK_0, SEL_SSP_0),
1479 PINMUX_IPSR_DATA(IP12_29_27, AVB_TX_EN),
1480 PINMUX_IPSR_MODSEL_DATA(IP12_29_27, SCIFB2_RXD_D, SEL_SCIFB2_3),
1481 PINMUX_IPSR_MODSEL_DATA(IP12_29_27, ADICS_SAMP_B, SEL_RAD_1),
1482 PINMUX_IPSR_MODSEL_DATA(IP12_29_27, MSIOF0_SCK_C, SEL_SOF0_2),
1483
1484 /* IPSR13 */
1485 PINMUX_IPSR_MODSEL_DATA(IP13_2_0, STP_ISD_0, SEL_SSP_0),
1486 PINMUX_IPSR_DATA(IP13_2_0, AVB_TX_ER),
1487 PINMUX_IPSR_MODSEL_DATA(IP13_2_0, SCIFB2_SCK_C, SEL_SCIFB2_2),
1488 PINMUX_IPSR_MODSEL_DATA(IP13_2_0, ADICLK_B, SEL_RAD_1),
1489 PINMUX_IPSR_MODSEL_DATA(IP13_2_0, MSIOF0_SS1_C, SEL_SOF0_2),
1490 PINMUX_IPSR_MODSEL_DATA(IP13_4_3, STP_ISEN_0, SEL_SSP_0),
1491 PINMUX_IPSR_DATA(IP13_4_3, AVB_TX_CLK),
1492 PINMUX_IPSR_MODSEL_DATA(IP13_4_3, ADICHS0_B, SEL_RAD_1),
1493 PINMUX_IPSR_MODSEL_DATA(IP13_4_3, MSIOF0_SS2_C, SEL_SOF0_2),
1494 PINMUX_IPSR_MODSEL_DATA(IP13_6_5, STP_ISSYNC_0, SEL_SSP_0),
1495 PINMUX_IPSR_DATA(IP13_6_5, AVB_COL),
1496 PINMUX_IPSR_MODSEL_DATA(IP13_6_5, ADICHS1_B, SEL_RAD_1),
1497 PINMUX_IPSR_MODSEL_DATA(IP13_6_5, MSIOF0_RXD_C, SEL_SOF0_2),
1498 PINMUX_IPSR_MODSEL_DATA(IP13_9_7, STP_OPWM_0, SEL_SSP_0),
1499 PINMUX_IPSR_DATA(IP13_9_7, AVB_GTX_CLK),
1500 PINMUX_IPSR_DATA(IP13_9_7, PWM0_B),
1501 PINMUX_IPSR_MODSEL_DATA(IP13_9_7, ADICHS2_B, SEL_RAD_1),
1502 PINMUX_IPSR_MODSEL_DATA(IP13_9_7, MSIOF0_TXD_C, SEL_SOF0_2),
1503 PINMUX_IPSR_DATA(IP13_10, SD0_CLK),
1504 PINMUX_IPSR_MODSEL_DATA(IP13_10, SPCLK_B, SEL_QSP_1),
1505 PINMUX_IPSR_DATA(IP13_11, SD0_CMD),
1506 PINMUX_IPSR_MODSEL_DATA(IP13_11, MOSI_IO0_B, SEL_QSP_1),
1507 PINMUX_IPSR_DATA(IP13_12, SD0_DATA0),
1508 PINMUX_IPSR_MODSEL_DATA(IP13_12, MISO_IO1_B, SEL_QSP_1),
1509 PINMUX_IPSR_DATA(IP13_13, SD0_DATA1),
1510 PINMUX_IPSR_MODSEL_DATA(IP13_13, IO2_B, SEL_QSP_1),
1511 PINMUX_IPSR_DATA(IP13_14, SD0_DATA2),
1512 PINMUX_IPSR_MODSEL_DATA(IP13_14, IO3_B, SEL_QSP_1),
1513 PINMUX_IPSR_DATA(IP13_15, SD0_DATA3),
1514 PINMUX_IPSR_MODSEL_DATA(IP13_15, SSL_B, SEL_QSP_1),
1515 PINMUX_IPSR_DATA(IP13_18_16, SD0_CD),
1516 PINMUX_IPSR_MODSEL_DATA(IP13_18_16, MMC_D6_B, SEL_MMC_1),
1517 PINMUX_IPSR_MODSEL_DATA(IP13_18_16, SIM0_RST_B, SEL_SIM_1),
1518 PINMUX_IPSR_MODSEL_DATA(IP13_18_16, CAN0_RX_F, SEL_CAN0_5),
1519 PINMUX_IPSR_MODSEL_DATA(IP13_18_16, SCIFA5_TXD_B, SEL_SCIFA5_1),
1520 PINMUX_IPSR_MODSEL_DATA(IP13_18_16, TX3_C, SEL_SCIF3_2),
1521 PINMUX_IPSR_DATA(IP13_21_19, SD0_WP),
1522 PINMUX_IPSR_MODSEL_DATA(IP13_21_19, MMC_D7_B, SEL_MMC_1),
1523 PINMUX_IPSR_MODSEL_DATA(IP13_21_19, SIM0_D_B, SEL_SIM_1),
1524 PINMUX_IPSR_MODSEL_DATA(IP13_21_19, CAN0_TX_F, SEL_CAN0_5),
1525 PINMUX_IPSR_MODSEL_DATA(IP13_21_19, SCIFA5_RXD_B, SEL_SCIFA5_1),
1526 PINMUX_IPSR_MODSEL_DATA(IP13_21_19, RX3_C, SEL_SCIF3_2),
1527 PINMUX_IPSR_DATA(IP13_22, SD1_CMD),
1528 PINMUX_IPSR_MODSEL_DATA(IP13_22, REMOCON_B, SEL_RCN_1),
1529 PINMUX_IPSR_DATA(IP13_24_23, SD1_DATA0),
1530 PINMUX_IPSR_MODSEL_DATA(IP13_24_23, SPEEDIN_B, SEL_RSP_1),
1531 PINMUX_IPSR_DATA(IP13_25, SD1_DATA1),
1532 PINMUX_IPSR_MODSEL_DATA(IP13_25, IETX_B, SEL_IEB_1),
1533 PINMUX_IPSR_DATA(IP13_26, SD1_DATA2),
1534 PINMUX_IPSR_MODSEL_DATA(IP13_26, IECLK_B, SEL_IEB_1),
1535 PINMUX_IPSR_DATA(IP13_27, SD1_DATA3),
1536 PINMUX_IPSR_MODSEL_DATA(IP13_27, IERX_B, SEL_IEB_1),
1537 PINMUX_IPSR_DATA(IP13_30_28, SD1_CD),
1538 PINMUX_IPSR_DATA(IP13_30_28, PWM0),
1539 PINMUX_IPSR_DATA(IP13_30_28, TPU_TO0),
1540 PINMUX_IPSR_MODSEL_DATA(IP13_30_28, SCL1_C, SEL_IIC1_2),
1541
1542 /* IPSR14 */
1543 PINMUX_IPSR_DATA(IP14_1_0, SD1_WP),
1544 PINMUX_IPSR_DATA(IP14_1_0, PWM1_B),
1545 PINMUX_IPSR_MODSEL_DATA(IP14_1_0, SDA1_C, SEL_IIC1_2),
1546 PINMUX_IPSR_DATA(IP14_2, SD2_CLK),
1547 PINMUX_IPSR_DATA(IP14_2, MMC_CLK),
1548 PINMUX_IPSR_DATA(IP14_3, SD2_CMD),
1549 PINMUX_IPSR_DATA(IP14_3, MMC_CMD),
1550 PINMUX_IPSR_DATA(IP14_4, SD2_DATA0),
1551 PINMUX_IPSR_DATA(IP14_4, MMC_D0),
1552 PINMUX_IPSR_DATA(IP14_5, SD2_DATA1),
1553 PINMUX_IPSR_DATA(IP14_5, MMC_D1),
1554 PINMUX_IPSR_DATA(IP14_6, SD2_DATA2),
1555 PINMUX_IPSR_DATA(IP14_6, MMC_D2),
1556 PINMUX_IPSR_DATA(IP14_7, SD2_DATA3),
1557 PINMUX_IPSR_DATA(IP14_7, MMC_D3),
1558 PINMUX_IPSR_DATA(IP14_10_8, SD2_CD),
1559 PINMUX_IPSR_DATA(IP14_10_8, MMC_D4),
1560 PINMUX_IPSR_MODSEL_DATA(IP14_10_8, SCL8_C, SEL_IIC8_2),
1561 PINMUX_IPSR_MODSEL_DATA(IP14_10_8, TX5_B, SEL_SCIF5_1),
1562 PINMUX_IPSR_MODSEL_DATA(IP14_10_8, SCIFA5_TXD_C, SEL_SCIFA5_2),
1563 PINMUX_IPSR_DATA(IP14_13_11, SD2_WP),
1564 PINMUX_IPSR_DATA(IP14_13_11, MMC_D5),
1565 PINMUX_IPSR_MODSEL_DATA(IP14_13_11, SDA8_C, SEL_IIC8_2),
1566 PINMUX_IPSR_MODSEL_DATA(IP14_13_11, RX5_B, SEL_SCIF5_1),
1567 PINMUX_IPSR_MODSEL_DATA(IP14_13_11, SCIFA5_RXD_C, SEL_SCIFA5_2),
1568 PINMUX_IPSR_MODSEL_DATA(IP14_16_14, MSIOF0_SCK, SEL_SOF0_0),
1569 PINMUX_IPSR_MODSEL_DATA(IP14_16_14, RX2_C, SEL_SCIF2_2),
1570 PINMUX_IPSR_MODSEL_DATA(IP14_16_14, ADIDATA, SEL_RAD_0),
1571 PINMUX_IPSR_MODSEL_DATA(IP14_16_14, VI1_CLK_C, SEL_VI1_2),
1572 PINMUX_IPSR_DATA(IP14_16_14, VI1_G0_B),
1573 PINMUX_IPSR_MODSEL_DATA(IP14_19_17, MSIOF0_SYNC, SEL_SOF0_0),
1574 PINMUX_IPSR_MODSEL_DATA(IP14_19_17, TX2_C, SEL_SCIF2_2),
1575 PINMUX_IPSR_MODSEL_DATA(IP14_19_17, ADICS_SAMP, SEL_RAD_0),
1576 PINMUX_IPSR_MODSEL_DATA(IP14_19_17, VI1_CLKENB_C, SEL_VI1_2),
1577 PINMUX_IPSR_DATA(IP14_19_17, VI1_G1_B),
1578 PINMUX_IPSR_MODSEL_DATA(IP14_22_20, MSIOF0_TXD, SEL_SOF0_0),
1579 PINMUX_IPSR_MODSEL_DATA(IP14_22_20, ADICLK, SEL_RAD_0),
1580 PINMUX_IPSR_MODSEL_DATA(IP14_22_20, VI1_FIELD_C, SEL_VI1_2),
1581 PINMUX_IPSR_DATA(IP14_22_20, VI1_G2_B),
1582 PINMUX_IPSR_MODSEL_DATA(IP14_25_23, MSIOF0_RXD, SEL_SOF0_0),
1583 PINMUX_IPSR_MODSEL_DATA(IP14_25_23, ADICHS0, SEL_RAD_0),
1584 PINMUX_IPSR_MODSEL_DATA(IP14_25_23, VI1_DATA0_C, SEL_VI1_2),
1585 PINMUX_IPSR_DATA(IP14_25_23, VI1_G3_B),
1586 PINMUX_IPSR_MODSEL_DATA(IP14_28_26, MSIOF0_SS1, SEL_SOF0_0),
1587 PINMUX_IPSR_MODSEL_DATA(IP14_28_26, MMC_D6, SEL_MMC_0),
1588 PINMUX_IPSR_MODSEL_DATA(IP14_28_26, ADICHS1, SEL_RAD_0),
1589 PINMUX_IPSR_MODSEL_DATA(IP14_28_26, TX0_E, SEL_SCIF0_4),
1590 PINMUX_IPSR_MODSEL_DATA(IP14_28_26, VI1_HSYNC_N_C, SEL_VI1_2),
1591 PINMUX_IPSR_MODSEL_DATA(IP14_28_26, SCL7_C, SEL_IIC7_2),
1592 PINMUX_IPSR_DATA(IP14_28_26, VI1_G4_B),
1593 PINMUX_IPSR_MODSEL_DATA(IP14_31_29, MSIOF0_SS2, SEL_SOF0_0),
1594 PINMUX_IPSR_MODSEL_DATA(IP14_31_29, MMC_D7, SEL_MMC_0),
1595 PINMUX_IPSR_MODSEL_DATA(IP14_31_29, ADICHS2, SEL_RAD_0),
1596 PINMUX_IPSR_MODSEL_DATA(IP14_31_29, RX0_E, SEL_SCIF0_4),
1597 PINMUX_IPSR_MODSEL_DATA(IP14_31_29, VI1_VSYNC_N_C, SEL_VI1_2),
1598 PINMUX_IPSR_MODSEL_DATA(IP14_31_29, SDA7_C, SEL_IIC7_2),
1599 PINMUX_IPSR_DATA(IP14_31_29, VI1_G5_B),
1600
1601 /* IPSR15 */
1602 PINMUX_IPSR_MODSEL_DATA(IP15_1_0, SIM0_RST, SEL_SIM_0),
1603 PINMUX_IPSR_MODSEL_DATA(IP15_1_0, IETX, SEL_IEB_0),
1604 PINMUX_IPSR_MODSEL_DATA(IP15_1_0, CAN1_TX_D, SEL_CAN1_3),
1605 PINMUX_IPSR_DATA(IP15_3_2, SIM0_CLK),
1606 PINMUX_IPSR_MODSEL_DATA(IP15_3_2, IECLK, SEL_IEB_0),
1607 PINMUX_IPSR_MODSEL_DATA(IP15_3_2, CAN_CLK_C, SEL_CANCLK_2),
1608 PINMUX_IPSR_MODSEL_DATA(IP15_5_4, SIM0_D, SEL_SIM_0),
1609 PINMUX_IPSR_MODSEL_DATA(IP15_5_4, IERX, SEL_IEB_0),
1610 PINMUX_IPSR_MODSEL_DATA(IP15_5_4, CAN1_RX_D, SEL_CAN1_3),
1611 PINMUX_IPSR_MODSEL_DATA(IP15_8_6, GPS_CLK, SEL_GPS_0),
1612 PINMUX_IPSR_MODSEL_DATA(IP15_8_6, DU1_DOTCLKIN_C, SEL_DIS_2),
1613 PINMUX_IPSR_MODSEL_DATA(IP15_8_6, AUDIO_CLKB_B, SEL_ADG_1),
1614 PINMUX_IPSR_DATA(IP15_8_6, PWM5_B),
1615 PINMUX_IPSR_MODSEL_DATA(IP15_8_6, SCIFA3_TXD_C, SEL_SCIFA3_2),
1616 PINMUX_IPSR_MODSEL_DATA(IP15_11_9, GPS_SIGN, SEL_GPS_0),
1617 PINMUX_IPSR_MODSEL_DATA(IP15_11_9, TX4_C, SEL_SCIF4_2),
1618 PINMUX_IPSR_MODSEL_DATA(IP15_11_9, SCIFA4_TXD_C, SEL_SCIFA4_2),
1619 PINMUX_IPSR_DATA(IP15_11_9, PWM5),
1620 PINMUX_IPSR_DATA(IP15_11_9, VI1_G6_B),
1621 PINMUX_IPSR_MODSEL_DATA(IP15_11_9, SCIFA3_RXD_C, SEL_SCIFA3_2),
1622 PINMUX_IPSR_MODSEL_DATA(IP15_14_12, GPS_MAG, SEL_GPS_0),
1623 PINMUX_IPSR_MODSEL_DATA(IP15_14_12, RX4_C, SEL_SCIF4_2),
1624 PINMUX_IPSR_MODSEL_DATA(IP15_14_12, SCIFA4_RXD_C, SEL_SCIFA4_2),
1625 PINMUX_IPSR_DATA(IP15_14_12, PWM6),
1626 PINMUX_IPSR_DATA(IP15_14_12, VI1_G7_B),
1627 PINMUX_IPSR_MODSEL_DATA(IP15_14_12, SCIFA3_SCK_C, SEL_SCIFA3_2),
1628 PINMUX_IPSR_MODSEL_DATA(IP15_17_15, HCTS0_N, SEL_HSCIF0_0),
1629 PINMUX_IPSR_MODSEL_DATA(IP15_17_15, SCIFB0_CTS_N, SEL_SCIFB_0),
1630 PINMUX_IPSR_MODSEL_DATA(IP15_17_15, GLO_I0_C, SEL_GPS_2),
1631 PINMUX_IPSR_MODSEL_DATA(IP15_17_15, TCLK1, SEL_TMU1_0),
1632 PINMUX_IPSR_MODSEL_DATA(IP15_17_15, VI1_DATA1_C, SEL_VI1_2),
1633 PINMUX_IPSR_MODSEL_DATA(IP15_20_18, HRTS0_N, SEL_HSCIF0_0),
1634 PINMUX_IPSR_MODSEL_DATA(IP15_20_18, SCIFB0_RTS_N, SEL_SCIFB_0),
1635 PINMUX_IPSR_MODSEL_DATA(IP15_20_18, GLO_I1_C, SEL_GPS_2),
1636 PINMUX_IPSR_MODSEL_DATA(IP15_20_18, VI1_DATA2_C, SEL_VI1_2),
1637 PINMUX_IPSR_MODSEL_DATA(IP15_23_21, HSCK0, SEL_HSCIF0_0),
1638 PINMUX_IPSR_MODSEL_DATA(IP15_23_21, SCIFB0_SCK, SEL_SCIFB_0),
1639 PINMUX_IPSR_MODSEL_DATA(IP15_23_21, GLO_Q0_C, SEL_GPS_2),
1640 PINMUX_IPSR_MODSEL_DATA(IP15_23_21, CAN_CLK, SEL_CANCLK_0),
1641 PINMUX_IPSR_DATA(IP15_23_21, TCLK2),
1642 PINMUX_IPSR_MODSEL_DATA(IP15_23_21, VI1_DATA3_C, SEL_VI1_2),
1643 PINMUX_IPSR_MODSEL_DATA(IP15_26_24, HRX0, SEL_HSCIF0_0),
1644 PINMUX_IPSR_MODSEL_DATA(IP15_26_24, SCIFB0_RXD, SEL_SCIFB_0),
1645 PINMUX_IPSR_MODSEL_DATA(IP15_26_24, GLO_Q1_C, SEL_GPS_2),
1646 PINMUX_IPSR_MODSEL_DATA(IP15_26_24, CAN0_RX_B, SEL_CAN0_1),
1647 PINMUX_IPSR_MODSEL_DATA(IP15_26_24, VI1_DATA4_C, SEL_VI1_2),
1648 PINMUX_IPSR_MODSEL_DATA(IP15_29_27, HTX0, SEL_HSCIF0_0),
1649 PINMUX_IPSR_MODSEL_DATA(IP15_29_27, SCIFB0_TXD, SEL_SCIFB_0),
1650 PINMUX_IPSR_MODSEL_DATA(IP15_29_27, GLO_SCLK_C, SEL_GPS_2),
1651 PINMUX_IPSR_MODSEL_DATA(IP15_29_27, CAN0_TX_B, SEL_CAN0_1),
1652 PINMUX_IPSR_MODSEL_DATA(IP15_29_27, VI1_DATA5_C, SEL_VI1_2),
1653
1654 /* IPSR16 */
1655 PINMUX_IPSR_MODSEL_DATA(IP16_2_0, HRX1, SEL_HSCIF1_0),
1656 PINMUX_IPSR_MODSEL_DATA(IP16_2_0, SCIFB1_RXD, SEL_SCIFB1_0),
1657 PINMUX_IPSR_DATA(IP16_2_0, VI1_R0_B),
1658 PINMUX_IPSR_MODSEL_DATA(IP16_2_0, GLO_SDATA_C, SEL_GPS_2),
1659 PINMUX_IPSR_MODSEL_DATA(IP16_2_0, VI1_DATA6_C, SEL_VI1_2),
1660 PINMUX_IPSR_MODSEL_DATA(IP16_5_3, HTX1, SEL_HSCIF1_0),
1661 PINMUX_IPSR_MODSEL_DATA(IP16_5_3, SCIFB1_TXD, SEL_SCIFB1_0),
1662 PINMUX_IPSR_DATA(IP16_5_3, VI1_R1_B),
1663 PINMUX_IPSR_MODSEL_DATA(IP16_5_3, GLO_SS_C, SEL_GPS_2),
1664 PINMUX_IPSR_MODSEL_DATA(IP16_5_3, VI1_DATA7_C, SEL_VI1_2),
1665 PINMUX_IPSR_MODSEL_DATA(IP16_7_6, HSCK1, SEL_HSCIF1_0),
1666 PINMUX_IPSR_MODSEL_DATA(IP16_7_6, SCIFB1_SCK, SEL_SCIFB1_0),
1667 PINMUX_IPSR_DATA(IP16_7_6, MLB_CK),
1668 PINMUX_IPSR_MODSEL_DATA(IP16_7_6, GLO_RFON_C, SEL_GPS_2),
1669 PINMUX_IPSR_MODSEL_DATA(IP16_9_8, HCTS1_N, SEL_HSCIF1_0),
1670 PINMUX_IPSR_DATA(IP16_9_8, SCIFB1_CTS_N),
1671 PINMUX_IPSR_DATA(IP16_9_8, MLB_SIG),
1672 PINMUX_IPSR_MODSEL_DATA(IP16_9_8, CAN1_TX_B, SEL_CAN1_1),
1673 PINMUX_IPSR_MODSEL_DATA(IP16_11_10, HRTS1_N, SEL_HSCIF1_0),
1674 PINMUX_IPSR_DATA(IP16_11_10, SCIFB1_RTS_N),
1675 PINMUX_IPSR_DATA(IP16_11_10, MLB_DAT),
1676 PINMUX_IPSR_MODSEL_DATA(IP16_11_10, CAN1_RX_B, SEL_CAN1_1),
1677};
1678
Laurent Pinchart44a45b52013-12-16 20:25:17 +01001679static const struct sh_pfc_pin pinmux_pins[] = {
Hisashi Nakamura50884512013-10-17 06:46:05 +09001680 PINMUX_GPIO_GP_ALL(),
1681};
1682
Kuninori Morimotoc57a05b2014-04-13 17:24:04 -07001683/* - Audio Clock ------------------------------------------------------------ */
1684static const unsigned int audio_clk_a_pins[] = {
1685 /* CLK */
1686 RCAR_GP_PIN(2, 28),
1687};
1688
1689static const unsigned int audio_clk_a_mux[] = {
1690 AUDIO_CLKA_MARK,
1691};
1692
1693static const unsigned int audio_clk_b_pins[] = {
1694 /* CLK */
1695 RCAR_GP_PIN(2, 29),
1696};
1697
1698static const unsigned int audio_clk_b_mux[] = {
1699 AUDIO_CLKB_MARK,
1700};
1701
1702static const unsigned int audio_clk_b_b_pins[] = {
1703 /* CLK */
1704 RCAR_GP_PIN(7, 20),
1705};
1706
1707static const unsigned int audio_clk_b_b_mux[] = {
1708 AUDIO_CLKB_B_MARK,
1709};
1710
1711static const unsigned int audio_clk_c_pins[] = {
1712 /* CLK */
1713 RCAR_GP_PIN(2, 30),
1714};
1715
1716static const unsigned int audio_clk_c_mux[] = {
1717 AUDIO_CLKC_MARK,
1718};
1719
1720static const unsigned int audio_clkout_pins[] = {
1721 /* CLK */
1722 RCAR_GP_PIN(2, 31),
1723};
1724
1725static const unsigned int audio_clkout_mux[] = {
1726 AUDIO_CLKOUT_MARK,
1727};
1728
1729
Hisashi Nakamura50884512013-10-17 06:46:05 +09001730/* - DU --------------------------------------------------------------------- */
1731static const unsigned int du_rgb666_pins[] = {
1732 /* R[7:2], G[7:2], B[7:2] */
1733 RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 5),
1734 RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 2),
1735 RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 13),
1736 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 10),
1737 RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
1738 RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 18),
1739};
1740static const unsigned int du_rgb666_mux[] = {
1741 DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
1742 DU1_DR3_MARK, DU1_DR2_MARK,
1743 DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
1744 DU1_DG3_MARK, DU1_DG2_MARK,
1745 DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
1746 DU1_DB3_MARK, DU1_DB2_MARK,
1747};
1748static const unsigned int du_rgb888_pins[] = {
1749 /* R[7:0], G[7:0], B[7:0] */
1750 RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 5),
1751 RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 2),
1752 RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
1753 RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 13),
1754 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 10),
1755 RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
1756 RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
1757 RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 18),
1758 RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
1759};
1760static const unsigned int du_rgb888_mux[] = {
1761 DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
1762 DU1_DR3_MARK, DU1_DR2_MARK, DU1_DR1_MARK, DU1_DR0_MARK,
1763 DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
1764 DU1_DG3_MARK, DU1_DG2_MARK, DU1_DG1_MARK, DU1_DG0_MARK,
1765 DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
1766 DU1_DB3_MARK, DU1_DB2_MARK, DU1_DB1_MARK, DU1_DB0_MARK,
1767};
1768static const unsigned int du_clk_out_0_pins[] = {
1769 /* CLKOUT */
1770 RCAR_GP_PIN(3, 25),
1771};
1772static const unsigned int du_clk_out_0_mux[] = {
1773 DU1_DOTCLKOUT0_MARK
1774};
1775static const unsigned int du_clk_out_1_pins[] = {
1776 /* CLKOUT */
1777 RCAR_GP_PIN(3, 26),
1778};
1779static const unsigned int du_clk_out_1_mux[] = {
1780 DU1_DOTCLKOUT1_MARK
1781};
Laurent Pinchartbc41f9f2013-11-13 13:46:17 +01001782static const unsigned int du_sync_pins[] = {
Laurent Pinchartd10046e2014-04-01 12:59:09 +02001783 /* EXVSYNC/VSYNC, EXHSYNC/HSYNC */
1784 RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 27),
Hisashi Nakamura50884512013-10-17 06:46:05 +09001785};
Laurent Pinchartbc41f9f2013-11-13 13:46:17 +01001786static const unsigned int du_sync_mux[] = {
Hisashi Nakamura50884512013-10-17 06:46:05 +09001787 DU1_EXVSYNC_DU1_VSYNC_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK
1788};
Laurent Pinchartd10046e2014-04-01 12:59:09 +02001789static const unsigned int du_oddf_pins[] = {
1790 /* EXDISP/EXODDF/EXCDE */
1791 RCAR_GP_PIN(3, 29),
Hisashi Nakamura50884512013-10-17 06:46:05 +09001792};
Laurent Pinchartd10046e2014-04-01 12:59:09 +02001793static const unsigned int du_oddf_mux[] = {
1794 DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK,
1795};
1796static const unsigned int du_cde_pins[] = {
1797 /* CDE */
1798 RCAR_GP_PIN(3, 31),
1799};
1800static const unsigned int du_cde_mux[] = {
1801 DU1_CDE_MARK,
1802};
1803static const unsigned int du_disp_pins[] = {
1804 /* DISP */
1805 RCAR_GP_PIN(3, 30),
1806};
1807static const unsigned int du_disp_mux[] = {
1808 DU1_DISP_MARK,
Laurent Pinchartbc41f9f2013-11-13 13:46:17 +01001809};
Hisashi Nakamura50884512013-10-17 06:46:05 +09001810static const unsigned int du0_clk_in_pins[] = {
1811 /* CLKIN */
1812 RCAR_GP_PIN(6, 31),
1813};
1814static const unsigned int du0_clk_in_mux[] = {
1815 DU0_DOTCLKIN_MARK
1816};
Hisashi Nakamura50884512013-10-17 06:46:05 +09001817static const unsigned int du1_clk_in_pins[] = {
1818 /* CLKIN */
Laurent Pinchartbc41f9f2013-11-13 13:46:17 +01001819 RCAR_GP_PIN(3, 24),
Hisashi Nakamura50884512013-10-17 06:46:05 +09001820};
1821static const unsigned int du1_clk_in_mux[] = {
Laurent Pinchartbc41f9f2013-11-13 13:46:17 +01001822 DU1_DOTCLKIN_MARK
1823};
1824static const unsigned int du1_clk_in_b_pins[] = {
1825 /* CLKIN */
1826 RCAR_GP_PIN(7, 19),
1827};
1828static const unsigned int du1_clk_in_b_mux[] = {
1829 DU1_DOTCLKIN_B_MARK,
1830};
1831static const unsigned int du1_clk_in_c_pins[] = {
1832 /* CLKIN */
1833 RCAR_GP_PIN(7, 20),
1834};
1835static const unsigned int du1_clk_in_c_mux[] = {
1836 DU1_DOTCLKIN_C_MARK,
Hisashi Nakamura50884512013-10-17 06:46:05 +09001837};
1838/* - ETH -------------------------------------------------------------------- */
1839static const unsigned int eth_link_pins[] = {
1840 /* LINK */
1841 RCAR_GP_PIN(5, 18),
1842};
1843static const unsigned int eth_link_mux[] = {
1844 ETH_LINK_MARK,
1845};
1846static const unsigned int eth_magic_pins[] = {
1847 /* MAGIC */
1848 RCAR_GP_PIN(5, 22),
1849};
1850static const unsigned int eth_magic_mux[] = {
1851 ETH_MAGIC_MARK,
1852};
1853static const unsigned int eth_mdio_pins[] = {
1854 /* MDC, MDIO */
1855 RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 13),
1856};
1857static const unsigned int eth_mdio_mux[] = {
1858 ETH_MDC_MARK, ETH_MDIO_MARK,
1859};
1860static const unsigned int eth_rmii_pins[] = {
1861 /* RXD[0:1], RX_ER, CRS_DV, TXD[0:1], TX_EN, REF_CLK */
1862 RCAR_GP_PIN(5, 16), RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 15),
1863 RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 23), RCAR_GP_PIN(5, 20),
1864 RCAR_GP_PIN(5, 21), RCAR_GP_PIN(5, 19),
1865};
1866static const unsigned int eth_rmii_mux[] = {
1867 ETH_RXD0_MARK, ETH_RXD1_MARK, ETH_RX_ER_MARK, ETH_CRS_DV_MARK,
1868 ETH_TXD0_MARK, ETH_TXD1_MARK, ETH_TX_EN_MARK, ETH_REFCLK_MARK,
1869};
Nobuhiro Iwamatsu7d98fd32014-06-10 11:37:15 +09001870
1871/* - HSCIF0 ----------------------------------------------------------------- */
1872static const unsigned int hscif0_data_pins[] = {
1873 /* RX, TX */
1874 RCAR_GP_PIN(7, 3), RCAR_GP_PIN(7, 4),
1875};
1876static const unsigned int hscif0_data_mux[] = {
1877 HRX0_MARK, HTX0_MARK,
1878};
1879static const unsigned int hscif0_clk_pins[] = {
1880 /* SCK */
1881 RCAR_GP_PIN(7, 2),
1882};
1883static const unsigned int hscif0_clk_mux[] = {
1884 HSCK0_MARK,
1885};
1886static const unsigned int hscif0_ctrl_pins[] = {
1887 /* RTS, CTS */
1888 RCAR_GP_PIN(7, 1), RCAR_GP_PIN(7, 0),
1889};
1890static const unsigned int hscif0_ctrl_mux[] = {
1891 HRTS0_N_MARK, HCTS0_N_MARK,
1892};
1893static const unsigned int hscif0_data_b_pins[] = {
1894 /* RX, TX */
1895 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 15),
1896};
1897static const unsigned int hscif0_data_b_mux[] = {
1898 HRX0_B_MARK, HTX0_B_MARK,
1899};
1900static const unsigned int hscif0_ctrl_b_pins[] = {
1901 /* RTS, CTS */
1902 RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 13),
1903};
1904static const unsigned int hscif0_ctrl_b_mux[] = {
1905 HRTS0_N_B_MARK, HCTS0_N_B_MARK,
1906};
1907static const unsigned int hscif0_data_c_pins[] = {
1908 /* RX, TX */
1909 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
1910};
1911static const unsigned int hscif0_data_c_mux[] = {
1912 HRX0_C_MARK, HTX0_C_MARK,
1913};
1914static const unsigned int hscif0_clk_c_pins[] = {
1915 /* SCK */
1916 RCAR_GP_PIN(5, 31),
1917};
1918static const unsigned int hscif0_clk_c_mux[] = {
1919 HSCK0_C_MARK,
1920};
1921/* - HSCIF1 ----------------------------------------------------------------- */
1922static const unsigned int hscif1_data_pins[] = {
1923 /* RX, TX */
1924 RCAR_GP_PIN(7, 5), RCAR_GP_PIN(7, 6),
1925};
1926static const unsigned int hscif1_data_mux[] = {
1927 HRX1_MARK, HTX1_MARK,
1928};
1929static const unsigned int hscif1_clk_pins[] = {
1930 /* SCK */
1931 RCAR_GP_PIN(7, 7),
1932};
1933static const unsigned int hscif1_clk_mux[] = {
1934 HSCK1_MARK,
1935};
1936static const unsigned int hscif1_ctrl_pins[] = {
1937 /* RTS, CTS */
1938 RCAR_GP_PIN(7, 9), RCAR_GP_PIN(7, 8),
1939};
1940static const unsigned int hscif1_ctrl_mux[] = {
1941 HRTS1_N_MARK, HCTS1_N_MARK,
1942};
1943static const unsigned int hscif1_data_b_pins[] = {
1944 /* RX, TX */
1945 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
1946};
1947static const unsigned int hscif1_data_b_mux[] = {
1948 HRX1_B_MARK, HTX1_B_MARK,
1949};
1950static const unsigned int hscif1_data_c_pins[] = {
1951 /* RX, TX */
1952 RCAR_GP_PIN(7, 14), RCAR_GP_PIN(7, 15),
1953};
1954static const unsigned int hscif1_data_c_mux[] = {
1955 HRX1_C_MARK, HTX1_C_MARK,
1956};
1957static const unsigned int hscif1_clk_c_pins[] = {
1958 /* SCK */
1959 RCAR_GP_PIN(7, 16),
1960};
1961static const unsigned int hscif1_clk_c_mux[] = {
1962 HSCK1_C_MARK,
1963};
1964static const unsigned int hscif1_ctrl_c_pins[] = {
1965 /* RTS, CTS */
1966 RCAR_GP_PIN(7, 18), RCAR_GP_PIN(7, 17),
1967};
1968static const unsigned int hscif1_ctrl_c_mux[] = {
1969 HRTS1_N_C_MARK, HCTS1_N_C_MARK,
1970};
1971static const unsigned int hscif1_data_d_pins[] = {
1972 /* RX, TX */
1973 RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 18),
1974};
1975static const unsigned int hscif1_data_d_mux[] = {
1976 HRX1_D_MARK, HTX1_D_MARK,
1977};
1978static const unsigned int hscif1_data_e_pins[] = {
1979 /* RX, TX */
1980 RCAR_GP_PIN(7, 14), RCAR_GP_PIN(7, 15),
1981};
1982static const unsigned int hscif1_data_e_mux[] = {
1983 HRX1_C_MARK, HTX1_C_MARK,
1984};
1985static const unsigned int hscif1_clk_e_pins[] = {
1986 /* SCK */
1987 RCAR_GP_PIN(2, 6),
1988};
1989static const unsigned int hscif1_clk_e_mux[] = {
1990 HSCK1_E_MARK,
1991};
1992static const unsigned int hscif1_ctrl_e_pins[] = {
1993 /* RTS, CTS */
1994 RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 7),
1995};
1996static const unsigned int hscif1_ctrl_e_mux[] = {
1997 HRTS1_N_E_MARK, HCTS1_N_E_MARK,
1998};
1999/* - HSCIF2 ----------------------------------------------------------------- */
2000static const unsigned int hscif2_data_pins[] = {
2001 /* RX, TX */
2002 RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 17),
2003};
2004static const unsigned int hscif2_data_mux[] = {
2005 HRX2_MARK, HTX2_MARK,
2006};
2007static const unsigned int hscif2_clk_pins[] = {
2008 /* SCK */
2009 RCAR_GP_PIN(4, 15),
2010};
2011static const unsigned int hscif2_clk_mux[] = {
2012 HSCK2_MARK,
2013};
2014static const unsigned int hscif2_ctrl_pins[] = {
2015 /* RTS, CTS */
2016 RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 13),
2017};
2018static const unsigned int hscif2_ctrl_mux[] = {
2019 HRTS2_N_MARK, HCTS2_N_MARK,
2020};
2021static const unsigned int hscif2_data_b_pins[] = {
2022 /* RX, TX */
2023 RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 22),
2024};
2025static const unsigned int hscif2_data_b_mux[] = {
2026 HRX2_B_MARK, HTX2_B_MARK,
2027};
2028static const unsigned int hscif2_ctrl_b_pins[] = {
2029 /* RTS, CTS */
2030 RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 21),
2031};
2032static const unsigned int hscif2_ctrl_b_mux[] = {
2033 HRTS2_N_B_MARK, HCTS2_N_B_MARK,
2034};
2035static const unsigned int hscif2_data_c_pins[] = {
2036 /* RX, TX */
2037 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
2038};
2039static const unsigned int hscif2_data_c_mux[] = {
2040 HRX2_C_MARK, HTX2_C_MARK,
2041};
2042static const unsigned int hscif2_clk_c_pins[] = {
2043 /* SCK */
2044 RCAR_GP_PIN(5, 31),
2045};
2046static const unsigned int hscif2_clk_c_mux[] = {
2047 HSCK2_C_MARK,
2048};
2049static const unsigned int hscif2_data_d_pins[] = {
2050 /* RX, TX */
2051 RCAR_GP_PIN(1, 20), RCAR_GP_PIN(5, 31),
2052};
2053static const unsigned int hscif2_data_d_mux[] = {
2054 HRX2_B_MARK, HTX2_D_MARK,
2055};
Valentine Barshaka5ffaf62013-12-27 15:27:37 +04002056/* - I2C0 ------------------------------------------------------------------- */
2057static const unsigned int i2c0_pins[] = {
2058 /* SCL, SDA */
2059 RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
2060};
2061static const unsigned int i2c0_mux[] = {
2062 SCL0_MARK, SDA0_MARK,
2063};
2064static const unsigned int i2c0_b_pins[] = {
2065 /* SCL, SDA */
2066 RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
2067};
2068static const unsigned int i2c0_b_mux[] = {
2069 SCL0_B_MARK, SDA0_B_MARK,
2070};
2071static const unsigned int i2c0_c_pins[] = {
2072 /* SCL, SDA */
2073 RCAR_GP_PIN(0, 16), RCAR_GP_PIN(1, 1),
2074};
2075static const unsigned int i2c0_c_mux[] = {
2076 SCL0_C_MARK, SDA0_C_MARK,
2077};
2078/* - I2C1 ------------------------------------------------------------------- */
2079static const unsigned int i2c1_pins[] = {
2080 /* SCL, SDA */
2081 RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 11),
2082};
2083static const unsigned int i2c1_mux[] = {
2084 SCL1_MARK, SDA1_MARK,
2085};
2086static const unsigned int i2c1_b_pins[] = {
2087 /* SCL, SDA */
2088 RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
2089};
2090static const unsigned int i2c1_b_mux[] = {
2091 SCL1_B_MARK, SDA1_B_MARK,
2092};
2093static const unsigned int i2c1_c_pins[] = {
2094 /* SCL, SDA */
2095 RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15),
2096};
2097static const unsigned int i2c1_c_mux[] = {
2098 SCL1_C_MARK, SDA1_C_MARK,
2099};
2100static const unsigned int i2c1_d_pins[] = {
2101 /* SCL, SDA */
2102 RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26),
2103};
2104static const unsigned int i2c1_d_mux[] = {
2105 SCL1_D_MARK, SDA1_D_MARK,
2106};
2107static const unsigned int i2c1_e_pins[] = {
2108 /* SCL, SDA */
2109 RCAR_GP_PIN(7, 15), RCAR_GP_PIN(7, 16),
2110};
2111static const unsigned int i2c1_e_mux[] = {
2112 SCL1_E_MARK, SDA1_E_MARK,
2113};
2114/* - I2C2 ------------------------------------------------------------------- */
2115static const unsigned int i2c2_pins[] = {
2116 /* SCL, SDA */
2117 RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
2118};
2119static const unsigned int i2c2_mux[] = {
2120 SCL2_MARK, SDA2_MARK,
2121};
2122static const unsigned int i2c2_b_pins[] = {
2123 /* SCL, SDA */
2124 RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 29),
2125};
2126static const unsigned int i2c2_b_mux[] = {
2127 SCL2_B_MARK, SDA2_B_MARK,
2128};
2129static const unsigned int i2c2_c_pins[] = {
2130 /* SCL, SDA */
2131 RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 14),
2132};
2133static const unsigned int i2c2_c_mux[] = {
2134 SCL2_C_MARK, SDA2_C_MARK,
2135};
2136static const unsigned int i2c2_d_pins[] = {
2137 /* SCL, SDA */
2138 RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 18),
2139};
2140static const unsigned int i2c2_d_mux[] = {
2141 SCL2_D_MARK, SDA2_D_MARK,
2142};
2143/* - I2C3 ------------------------------------------------------------------- */
2144static const unsigned int i2c3_pins[] = {
2145 /* SCL, SDA */
2146 RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
2147};
2148static const unsigned int i2c3_mux[] = {
2149 SCL3_MARK, SDA3_MARK,
2150};
2151static const unsigned int i2c3_b_pins[] = {
2152 /* SCL, SDA */
2153 RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
2154};
2155static const unsigned int i2c3_b_mux[] = {
2156 SCL3_B_MARK, SDA3_B_MARK,
2157};
2158static const unsigned int i2c3_c_pins[] = {
2159 /* SCL, SDA */
2160 RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 23),
2161};
2162static const unsigned int i2c3_c_mux[] = {
2163 SCL3_C_MARK, SDA3_C_MARK,
2164};
2165static const unsigned int i2c3_d_pins[] = {
2166 /* SCL, SDA */
2167 RCAR_GP_PIN(0, 27), RCAR_GP_PIN(0, 28),
2168};
2169static const unsigned int i2c3_d_mux[] = {
2170 SCL3_D_MARK, SDA3_D_MARK,
2171};
2172/* - I2C4 ------------------------------------------------------------------- */
2173static const unsigned int i2c4_pins[] = {
2174 /* SCL, SDA */
2175 RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
2176};
2177static const unsigned int i2c4_mux[] = {
2178 SCL4_MARK, SDA4_MARK,
2179};
2180static const unsigned int i2c4_b_pins[] = {
2181 /* SCL, SDA */
2182 RCAR_GP_PIN(4, 27), RCAR_GP_PIN(4, 28),
2183};
2184static const unsigned int i2c4_b_mux[] = {
2185 SCL4_B_MARK, SDA4_B_MARK,
2186};
2187static const unsigned int i2c4_c_pins[] = {
2188 /* SCL, SDA */
2189 RCAR_GP_PIN(7, 13), RCAR_GP_PIN(7, 14),
2190};
2191static const unsigned int i2c4_c_mux[] = {
2192 SCL4_C_MARK, SDA4_C_MARK,
2193};
Wolfram Sang67871412014-02-23 13:38:12 +01002194/* - I2C7 ------------------------------------------------------------------- */
2195static const unsigned int i2c7_pins[] = {
2196 /* SCL, SDA */
2197 RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
2198};
2199static const unsigned int i2c7_mux[] = {
2200 SCL7_MARK, SDA7_MARK,
2201};
2202static const unsigned int i2c7_b_pins[] = {
2203 /* SCL, SDA */
2204 RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
2205};
2206static const unsigned int i2c7_b_mux[] = {
2207 SCL7_B_MARK, SDA7_B_MARK,
2208};
2209static const unsigned int i2c7_c_pins[] = {
2210 /* SCL, SDA */
2211 RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
2212};
2213static const unsigned int i2c7_c_mux[] = {
2214 SCL7_C_MARK, SDA7_C_MARK,
2215};
2216/* - I2C8 ------------------------------------------------------------------- */
2217static const unsigned int i2c8_pins[] = {
2218 /* SCL, SDA */
2219 RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
2220};
2221static const unsigned int i2c8_mux[] = {
2222 SCL8_MARK, SDA8_MARK,
2223};
2224static const unsigned int i2c8_b_pins[] = {
2225 /* SCL, SDA */
2226 RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
2227};
2228static const unsigned int i2c8_b_mux[] = {
2229 SCL8_B_MARK, SDA8_B_MARK,
2230};
2231static const unsigned int i2c8_c_pins[] = {
2232 /* SCL, SDA */
2233 RCAR_GP_PIN(6, 22), RCAR_GP_PIN(6, 23),
2234};
2235static const unsigned int i2c8_c_mux[] = {
2236 SCL8_C_MARK, SDA8_C_MARK,
2237};
Hisashi Nakamura50884512013-10-17 06:46:05 +09002238/* - INTC ------------------------------------------------------------------- */
2239static const unsigned int intc_irq0_pins[] = {
2240 /* IRQ */
2241 RCAR_GP_PIN(7, 10),
2242};
2243static const unsigned int intc_irq0_mux[] = {
2244 IRQ0_MARK,
2245};
2246static const unsigned int intc_irq1_pins[] = {
2247 /* IRQ */
2248 RCAR_GP_PIN(7, 11),
2249};
2250static const unsigned int intc_irq1_mux[] = {
2251 IRQ1_MARK,
2252};
2253static const unsigned int intc_irq2_pins[] = {
2254 /* IRQ */
2255 RCAR_GP_PIN(7, 12),
2256};
2257static const unsigned int intc_irq2_mux[] = {
2258 IRQ2_MARK,
2259};
2260static const unsigned int intc_irq3_pins[] = {
2261 /* IRQ */
2262 RCAR_GP_PIN(7, 13),
2263};
2264static const unsigned int intc_irq3_mux[] = {
2265 IRQ3_MARK,
2266};
2267/* - MMCIF ------------------------------------------------------------------ */
2268static const unsigned int mmc_data1_pins[] = {
2269 /* D[0] */
2270 RCAR_GP_PIN(6, 18),
2271};
2272static const unsigned int mmc_data1_mux[] = {
2273 MMC_D0_MARK,
2274};
2275static const unsigned int mmc_data4_pins[] = {
2276 /* D[0:3] */
2277 RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
2278 RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
2279};
2280static const unsigned int mmc_data4_mux[] = {
2281 MMC_D0_MARK, MMC_D1_MARK, MMC_D2_MARK, MMC_D3_MARK,
2282};
2283static const unsigned int mmc_data8_pins[] = {
2284 /* D[0:7] */
2285 RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
2286 RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
2287 RCAR_GP_PIN(6, 22), RCAR_GP_PIN(6, 23),
2288 RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
2289};
2290static const unsigned int mmc_data8_mux[] = {
2291 MMC_D0_MARK, MMC_D1_MARK, MMC_D2_MARK, MMC_D3_MARK,
2292 MMC_D4_MARK, MMC_D5_MARK, MMC_D6_MARK, MMC_D7_MARK,
2293};
2294static const unsigned int mmc_ctrl_pins[] = {
2295 /* CLK, CMD */
2296 RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 17),
2297};
2298static const unsigned int mmc_ctrl_mux[] = {
2299 MMC_CLK_MARK, MMC_CMD_MARK,
2300};
2301/* - MSIOF0 ----------------------------------------------------------------- */
2302static const unsigned int msiof0_clk_pins[] = {
2303 /* SCK */
2304 RCAR_GP_PIN(6, 24),
2305};
2306static const unsigned int msiof0_clk_mux[] = {
2307 MSIOF0_SCK_MARK,
2308};
2309static const unsigned int msiof0_sync_pins[] = {
2310 /* SYNC */
2311 RCAR_GP_PIN(6, 25),
2312};
2313static const unsigned int msiof0_sync_mux[] = {
2314 MSIOF0_SYNC_MARK,
2315};
2316static const unsigned int msiof0_ss1_pins[] = {
2317 /* SS1 */
2318 RCAR_GP_PIN(6, 28),
2319};
2320static const unsigned int msiof0_ss1_mux[] = {
2321 MSIOF0_SS1_MARK,
2322};
2323static const unsigned int msiof0_ss2_pins[] = {
2324 /* SS2 */
2325 RCAR_GP_PIN(6, 29),
2326};
2327static const unsigned int msiof0_ss2_mux[] = {
2328 MSIOF0_SS2_MARK,
2329};
2330static const unsigned int msiof0_rx_pins[] = {
2331 /* RXD */
2332 RCAR_GP_PIN(6, 27),
2333};
2334static const unsigned int msiof0_rx_mux[] = {
2335 MSIOF0_RXD_MARK,
2336};
2337static const unsigned int msiof0_tx_pins[] = {
2338 /* TXD */
2339 RCAR_GP_PIN(6, 26),
2340};
2341static const unsigned int msiof0_tx_mux[] = {
2342 MSIOF0_TXD_MARK,
2343};
Geert Uytterhoevene6fae2d2014-02-26 10:16:57 +01002344
2345static const unsigned int msiof0_clk_b_pins[] = {
2346 /* SCK */
2347 RCAR_GP_PIN(0, 16),
2348};
2349static const unsigned int msiof0_clk_b_mux[] = {
2350 MSIOF0_SCK_B_MARK,
2351};
2352static const unsigned int msiof0_sync_b_pins[] = {
2353 /* SYNC */
2354 RCAR_GP_PIN(0, 17),
2355};
2356static const unsigned int msiof0_sync_b_mux[] = {
2357 MSIOF0_SYNC_B_MARK,
2358};
2359static const unsigned int msiof0_ss1_b_pins[] = {
2360 /* SS1 */
2361 RCAR_GP_PIN(0, 18),
2362};
2363static const unsigned int msiof0_ss1_b_mux[] = {
2364 MSIOF0_SS1_B_MARK,
2365};
2366static const unsigned int msiof0_ss2_b_pins[] = {
2367 /* SS2 */
2368 RCAR_GP_PIN(0, 19),
2369};
2370static const unsigned int msiof0_ss2_b_mux[] = {
2371 MSIOF0_SS2_B_MARK,
2372};
2373static const unsigned int msiof0_rx_b_pins[] = {
2374 /* RXD */
2375 RCAR_GP_PIN(0, 21),
2376};
2377static const unsigned int msiof0_rx_b_mux[] = {
2378 MSIOF0_RXD_B_MARK,
2379};
2380static const unsigned int msiof0_tx_b_pins[] = {
2381 /* TXD */
2382 RCAR_GP_PIN(0, 20),
2383};
2384static const unsigned int msiof0_tx_b_mux[] = {
2385 MSIOF0_TXD_B_MARK,
2386};
2387
2388static const unsigned int msiof0_clk_c_pins[] = {
2389 /* SCK */
2390 RCAR_GP_PIN(5, 26),
2391};
2392static const unsigned int msiof0_clk_c_mux[] = {
2393 MSIOF0_SCK_C_MARK,
2394};
2395static const unsigned int msiof0_sync_c_pins[] = {
2396 /* SYNC */
2397 RCAR_GP_PIN(5, 25),
2398};
2399static const unsigned int msiof0_sync_c_mux[] = {
2400 MSIOF0_SYNC_C_MARK,
2401};
2402static const unsigned int msiof0_ss1_c_pins[] = {
2403 /* SS1 */
2404 RCAR_GP_PIN(5, 27),
2405};
2406static const unsigned int msiof0_ss1_c_mux[] = {
2407 MSIOF0_SS1_C_MARK,
2408};
2409static const unsigned int msiof0_ss2_c_pins[] = {
2410 /* SS2 */
2411 RCAR_GP_PIN(5, 28),
2412};
2413static const unsigned int msiof0_ss2_c_mux[] = {
2414 MSIOF0_SS2_C_MARK,
2415};
2416static const unsigned int msiof0_rx_c_pins[] = {
2417 /* RXD */
2418 RCAR_GP_PIN(5, 29),
2419};
2420static const unsigned int msiof0_rx_c_mux[] = {
2421 MSIOF0_RXD_C_MARK,
2422};
2423static const unsigned int msiof0_tx_c_pins[] = {
2424 /* TXD */
2425 RCAR_GP_PIN(5, 30),
2426};
2427static const unsigned int msiof0_tx_c_mux[] = {
2428 MSIOF0_TXD_C_MARK,
2429};
Hisashi Nakamura50884512013-10-17 06:46:05 +09002430/* - MSIOF1 ----------------------------------------------------------------- */
2431static const unsigned int msiof1_clk_pins[] = {
2432 /* SCK */
2433 RCAR_GP_PIN(0, 22),
2434};
2435static const unsigned int msiof1_clk_mux[] = {
2436 MSIOF1_SCK_MARK,
2437};
2438static const unsigned int msiof1_sync_pins[] = {
2439 /* SYNC */
2440 RCAR_GP_PIN(0, 23),
2441};
2442static const unsigned int msiof1_sync_mux[] = {
2443 MSIOF1_SYNC_MARK,
2444};
2445static const unsigned int msiof1_ss1_pins[] = {
2446 /* SS1 */
2447 RCAR_GP_PIN(0, 24),
2448};
2449static const unsigned int msiof1_ss1_mux[] = {
2450 MSIOF1_SS1_MARK,
2451};
2452static const unsigned int msiof1_ss2_pins[] = {
2453 /* SS2 */
2454 RCAR_GP_PIN(0, 25),
2455};
2456static const unsigned int msiof1_ss2_mux[] = {
2457 MSIOF1_SS2_MARK,
2458};
2459static const unsigned int msiof1_rx_pins[] = {
2460 /* RXD */
2461 RCAR_GP_PIN(0, 27),
2462};
2463static const unsigned int msiof1_rx_mux[] = {
2464 MSIOF1_RXD_MARK,
2465};
2466static const unsigned int msiof1_tx_pins[] = {
2467 /* TXD */
2468 RCAR_GP_PIN(0, 26),
2469};
2470static const unsigned int msiof1_tx_mux[] = {
2471 MSIOF1_TXD_MARK,
2472};
Geert Uytterhoevene6fae2d2014-02-26 10:16:57 +01002473
2474static const unsigned int msiof1_clk_b_pins[] = {
2475 /* SCK */
2476 RCAR_GP_PIN(2, 29),
2477};
2478static const unsigned int msiof1_clk_b_mux[] = {
2479 MSIOF1_SCK_B_MARK,
2480};
2481static const unsigned int msiof1_sync_b_pins[] = {
2482 /* SYNC */
2483 RCAR_GP_PIN(2, 30),
2484};
2485static const unsigned int msiof1_sync_b_mux[] = {
2486 MSIOF1_SYNC_B_MARK,
2487};
2488static const unsigned int msiof1_ss1_b_pins[] = {
2489 /* SS1 */
2490 RCAR_GP_PIN(2, 31),
2491};
2492static const unsigned int msiof1_ss1_b_mux[] = {
2493 MSIOF1_SS1_B_MARK,
2494};
2495static const unsigned int msiof1_ss2_b_pins[] = {
2496 /* SS2 */
2497 RCAR_GP_PIN(7, 16),
2498};
2499static const unsigned int msiof1_ss2_b_mux[] = {
2500 MSIOF1_SS2_B_MARK,
2501};
2502static const unsigned int msiof1_rx_b_pins[] = {
2503 /* RXD */
2504 RCAR_GP_PIN(7, 18),
2505};
2506static const unsigned int msiof1_rx_b_mux[] = {
2507 MSIOF1_RXD_B_MARK,
2508};
2509static const unsigned int msiof1_tx_b_pins[] = {
2510 /* TXD */
2511 RCAR_GP_PIN(7, 17),
2512};
2513static const unsigned int msiof1_tx_b_mux[] = {
2514 MSIOF1_TXD_B_MARK,
2515};
2516
2517static const unsigned int msiof1_clk_c_pins[] = {
2518 /* SCK */
2519 RCAR_GP_PIN(2, 15),
2520};
2521static const unsigned int msiof1_clk_c_mux[] = {
2522 MSIOF1_SCK_C_MARK,
2523};
2524static const unsigned int msiof1_sync_c_pins[] = {
2525 /* SYNC */
2526 RCAR_GP_PIN(2, 16),
2527};
2528static const unsigned int msiof1_sync_c_mux[] = {
2529 MSIOF1_SYNC_C_MARK,
2530};
2531static const unsigned int msiof1_rx_c_pins[] = {
2532 /* RXD */
2533 RCAR_GP_PIN(2, 18),
2534};
2535static const unsigned int msiof1_rx_c_mux[] = {
2536 MSIOF1_RXD_C_MARK,
2537};
2538static const unsigned int msiof1_tx_c_pins[] = {
2539 /* TXD */
2540 RCAR_GP_PIN(2, 17),
2541};
2542static const unsigned int msiof1_tx_c_mux[] = {
2543 MSIOF1_TXD_C_MARK,
2544};
2545
2546static const unsigned int msiof1_clk_d_pins[] = {
2547 /* SCK */
2548 RCAR_GP_PIN(0, 28),
2549};
2550static const unsigned int msiof1_clk_d_mux[] = {
2551 MSIOF1_SCK_D_MARK,
2552};
2553static const unsigned int msiof1_sync_d_pins[] = {
2554 /* SYNC */
2555 RCAR_GP_PIN(0, 30),
2556};
2557static const unsigned int msiof1_sync_d_mux[] = {
2558 MSIOF1_SYNC_D_MARK,
2559};
2560static const unsigned int msiof1_ss1_d_pins[] = {
2561 /* SS1 */
2562 RCAR_GP_PIN(0, 29),
2563};
2564static const unsigned int msiof1_ss1_d_mux[] = {
2565 MSIOF1_SS1_D_MARK,
2566};
2567static const unsigned int msiof1_rx_d_pins[] = {
2568 /* RXD */
2569 RCAR_GP_PIN(0, 27),
2570};
2571static const unsigned int msiof1_rx_d_mux[] = {
2572 MSIOF1_RXD_D_MARK,
2573};
2574static const unsigned int msiof1_tx_d_pins[] = {
2575 /* TXD */
2576 RCAR_GP_PIN(0, 26),
2577};
2578static const unsigned int msiof1_tx_d_mux[] = {
2579 MSIOF1_TXD_D_MARK,
2580};
2581
2582static const unsigned int msiof1_clk_e_pins[] = {
2583 /* SCK */
2584 RCAR_GP_PIN(5, 18),
2585};
2586static const unsigned int msiof1_clk_e_mux[] = {
2587 MSIOF1_SCK_E_MARK,
2588};
2589static const unsigned int msiof1_sync_e_pins[] = {
2590 /* SYNC */
2591 RCAR_GP_PIN(5, 19),
2592};
2593static const unsigned int msiof1_sync_e_mux[] = {
2594 MSIOF1_SYNC_E_MARK,
2595};
2596static const unsigned int msiof1_rx_e_pins[] = {
2597 /* RXD */
2598 RCAR_GP_PIN(5, 17),
2599};
2600static const unsigned int msiof1_rx_e_mux[] = {
2601 MSIOF1_RXD_E_MARK,
2602};
2603static const unsigned int msiof1_tx_e_pins[] = {
2604 /* TXD */
2605 RCAR_GP_PIN(5, 20),
2606};
2607static const unsigned int msiof1_tx_e_mux[] = {
2608 MSIOF1_TXD_E_MARK,
2609};
Hisashi Nakamura50884512013-10-17 06:46:05 +09002610/* - MSIOF2 ----------------------------------------------------------------- */
2611static const unsigned int msiof2_clk_pins[] = {
2612 /* SCK */
2613 RCAR_GP_PIN(1, 13),
2614};
2615static const unsigned int msiof2_clk_mux[] = {
2616 MSIOF2_SCK_MARK,
2617};
2618static const unsigned int msiof2_sync_pins[] = {
2619 /* SYNC */
2620 RCAR_GP_PIN(1, 14),
2621};
2622static const unsigned int msiof2_sync_mux[] = {
2623 MSIOF2_SYNC_MARK,
2624};
2625static const unsigned int msiof2_ss1_pins[] = {
2626 /* SS1 */
2627 RCAR_GP_PIN(1, 17),
2628};
2629static const unsigned int msiof2_ss1_mux[] = {
2630 MSIOF2_SS1_MARK,
2631};
2632static const unsigned int msiof2_ss2_pins[] = {
2633 /* SS2 */
2634 RCAR_GP_PIN(1, 18),
2635};
2636static const unsigned int msiof2_ss2_mux[] = {
2637 MSIOF2_SS2_MARK,
2638};
2639static const unsigned int msiof2_rx_pins[] = {
2640 /* RXD */
2641 RCAR_GP_PIN(1, 16),
2642};
2643static const unsigned int msiof2_rx_mux[] = {
2644 MSIOF2_RXD_MARK,
2645};
2646static const unsigned int msiof2_tx_pins[] = {
2647 /* TXD */
2648 RCAR_GP_PIN(1, 15),
2649};
2650static const unsigned int msiof2_tx_mux[] = {
2651 MSIOF2_TXD_MARK,
2652};
Geert Uytterhoevene6fae2d2014-02-26 10:16:57 +01002653
2654static const unsigned int msiof2_clk_b_pins[] = {
2655 /* SCK */
2656 RCAR_GP_PIN(3, 0),
2657};
2658static const unsigned int msiof2_clk_b_mux[] = {
2659 MSIOF2_SCK_B_MARK,
2660};
2661static const unsigned int msiof2_sync_b_pins[] = {
2662 /* SYNC */
2663 RCAR_GP_PIN(3, 1),
2664};
2665static const unsigned int msiof2_sync_b_mux[] = {
2666 MSIOF2_SYNC_B_MARK,
2667};
2668static const unsigned int msiof2_ss1_b_pins[] = {
2669 /* SS1 */
2670 RCAR_GP_PIN(3, 8),
2671};
2672static const unsigned int msiof2_ss1_b_mux[] = {
2673 MSIOF2_SS1_B_MARK,
2674};
2675static const unsigned int msiof2_ss2_b_pins[] = {
2676 /* SS2 */
2677 RCAR_GP_PIN(3, 9),
2678};
2679static const unsigned int msiof2_ss2_b_mux[] = {
2680 MSIOF2_SS2_B_MARK,
2681};
2682static const unsigned int msiof2_rx_b_pins[] = {
2683 /* RXD */
2684 RCAR_GP_PIN(3, 17),
2685};
2686static const unsigned int msiof2_rx_b_mux[] = {
2687 MSIOF2_RXD_B_MARK,
2688};
2689static const unsigned int msiof2_tx_b_pins[] = {
2690 /* TXD */
2691 RCAR_GP_PIN(3, 16),
2692};
2693static const unsigned int msiof2_tx_b_mux[] = {
2694 MSIOF2_TXD_B_MARK,
2695};
2696
2697static const unsigned int msiof2_clk_c_pins[] = {
2698 /* SCK */
2699 RCAR_GP_PIN(2, 2),
2700};
2701static const unsigned int msiof2_clk_c_mux[] = {
2702 MSIOF2_SCK_C_MARK,
2703};
2704static const unsigned int msiof2_sync_c_pins[] = {
2705 /* SYNC */
2706 RCAR_GP_PIN(2, 3),
2707};
2708static const unsigned int msiof2_sync_c_mux[] = {
2709 MSIOF2_SYNC_C_MARK,
2710};
2711static const unsigned int msiof2_rx_c_pins[] = {
2712 /* RXD */
2713 RCAR_GP_PIN(2, 5),
2714};
2715static const unsigned int msiof2_rx_c_mux[] = {
2716 MSIOF2_RXD_C_MARK,
2717};
2718static const unsigned int msiof2_tx_c_pins[] = {
2719 /* TXD */
2720 RCAR_GP_PIN(2, 4),
2721};
2722static const unsigned int msiof2_tx_c_mux[] = {
2723 MSIOF2_TXD_C_MARK,
2724};
2725
2726static const unsigned int msiof2_clk_d_pins[] = {
2727 /* SCK */
2728 RCAR_GP_PIN(2, 14),
2729};
2730static const unsigned int msiof2_clk_d_mux[] = {
2731 MSIOF2_SCK_D_MARK,
2732};
2733static const unsigned int msiof2_sync_d_pins[] = {
2734 /* SYNC */
2735 RCAR_GP_PIN(2, 15),
2736};
2737static const unsigned int msiof2_sync_d_mux[] = {
2738 MSIOF2_SYNC_D_MARK,
2739};
2740static const unsigned int msiof2_ss1_d_pins[] = {
2741 /* SS1 */
2742 RCAR_GP_PIN(2, 17),
2743};
2744static const unsigned int msiof2_ss1_d_mux[] = {
2745 MSIOF2_SS1_D_MARK,
2746};
2747static const unsigned int msiof2_ss2_d_pins[] = {
2748 /* SS2 */
2749 RCAR_GP_PIN(2, 19),
2750};
2751static const unsigned int msiof2_ss2_d_mux[] = {
2752 MSIOF2_SS2_D_MARK,
2753};
2754static const unsigned int msiof2_rx_d_pins[] = {
2755 /* RXD */
2756 RCAR_GP_PIN(2, 18),
2757};
2758static const unsigned int msiof2_rx_d_mux[] = {
2759 MSIOF2_RXD_D_MARK,
2760};
2761static const unsigned int msiof2_tx_d_pins[] = {
2762 /* TXD */
2763 RCAR_GP_PIN(2, 16),
2764};
2765static const unsigned int msiof2_tx_d_mux[] = {
2766 MSIOF2_TXD_D_MARK,
2767};
2768
2769static const unsigned int msiof2_clk_e_pins[] = {
2770 /* SCK */
2771 RCAR_GP_PIN(7, 15),
2772};
2773static const unsigned int msiof2_clk_e_mux[] = {
2774 MSIOF2_SCK_E_MARK,
2775};
2776static const unsigned int msiof2_sync_e_pins[] = {
2777 /* SYNC */
2778 RCAR_GP_PIN(7, 16),
2779};
2780static const unsigned int msiof2_sync_e_mux[] = {
2781 MSIOF2_SYNC_E_MARK,
2782};
2783static const unsigned int msiof2_rx_e_pins[] = {
2784 /* RXD */
2785 RCAR_GP_PIN(7, 14),
2786};
2787static const unsigned int msiof2_rx_e_mux[] = {
2788 MSIOF2_RXD_E_MARK,
2789};
2790static const unsigned int msiof2_tx_e_pins[] = {
2791 /* TXD */
2792 RCAR_GP_PIN(7, 13),
2793};
2794static const unsigned int msiof2_tx_e_mux[] = {
2795 MSIOF2_TXD_E_MARK,
2796};
Geert Uytterhoeven2d0c3862014-01-12 12:00:30 +01002797/* - QSPI ------------------------------------------------------------------- */
2798static const unsigned int qspi_ctrl_pins[] = {
2799 /* SPCLK, SSL */
2800 RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 9),
2801};
2802static const unsigned int qspi_ctrl_mux[] = {
2803 SPCLK_MARK, SSL_MARK,
2804};
2805static const unsigned int qspi_data2_pins[] = {
2806 /* MOSI_IO0, MISO_IO1 */
2807 RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6),
2808};
2809static const unsigned int qspi_data2_mux[] = {
2810 MOSI_IO0_MARK, MISO_IO1_MARK,
2811};
2812static const unsigned int qspi_data4_pins[] = {
2813 /* MOSI_IO0, MISO_IO1, IO2, IO3 */
2814 RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
2815 RCAR_GP_PIN(1, 8),
2816};
2817static const unsigned int qspi_data4_mux[] = {
2818 MOSI_IO0_MARK, MISO_IO1_MARK, IO2_MARK, IO3_MARK,
2819};
2820
2821static const unsigned int qspi_ctrl_b_pins[] = {
2822 /* SPCLK, SSL */
2823 RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 5),
2824};
2825static const unsigned int qspi_ctrl_b_mux[] = {
2826 SPCLK_B_MARK, SSL_B_MARK,
2827};
2828static const unsigned int qspi_data2_b_pins[] = {
2829 /* MOSI_IO0, MISO_IO1 */
2830 RCAR_GP_PIN(6, 1), RCAR_GP_PIN(6, 2),
2831};
2832static const unsigned int qspi_data2_b_mux[] = {
2833 MOSI_IO0_B_MARK, MISO_IO1_B_MARK,
2834};
2835static const unsigned int qspi_data4_b_pins[] = {
2836 /* MOSI_IO0, MISO_IO1, IO2, IO3 */
2837 RCAR_GP_PIN(6, 1), RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 3),
2838 RCAR_GP_PIN(6, 4),
2839};
2840static const unsigned int qspi_data4_b_mux[] = {
2841 SPCLK_B_MARK, MOSI_IO0_B_MARK, MISO_IO1_B_MARK,
2842 IO2_B_MARK, IO3_B_MARK, SSL_B_MARK,
2843};
Hisashi Nakamura50884512013-10-17 06:46:05 +09002844/* - SCIF0 ------------------------------------------------------------------ */
2845static const unsigned int scif0_data_pins[] = {
2846 /* RX, TX */
2847 RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6),
2848};
2849static const unsigned int scif0_data_mux[] = {
2850 RX0_MARK, TX0_MARK,
2851};
2852static const unsigned int scif0_data_b_pins[] = {
2853 /* RX, TX */
2854 RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
2855};
2856static const unsigned int scif0_data_b_mux[] = {
2857 RX0_B_MARK, TX0_B_MARK,
2858};
2859static const unsigned int scif0_data_c_pins[] = {
2860 /* RX, TX */
2861 RCAR_GP_PIN(4, 26), RCAR_GP_PIN(4, 25),
2862};
2863static const unsigned int scif0_data_c_mux[] = {
2864 RX0_C_MARK, TX0_C_MARK,
2865};
2866static const unsigned int scif0_data_d_pins[] = {
2867 /* RX, TX */
2868 RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 22),
2869};
2870static const unsigned int scif0_data_d_mux[] = {
2871 RX0_D_MARK, TX0_D_MARK,
2872};
2873static const unsigned int scif0_data_e_pins[] = {
2874 /* RX, TX */
2875 RCAR_GP_PIN(6, 29), RCAR_GP_PIN(6, 28),
2876};
2877static const unsigned int scif0_data_e_mux[] = {
2878 RX0_E_MARK, TX0_E_MARK,
2879};
2880/* - SCIF1 ------------------------------------------------------------------ */
2881static const unsigned int scif1_data_pins[] = {
2882 /* RX, TX */
2883 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8),
2884};
2885static const unsigned int scif1_data_mux[] = {
2886 RX1_MARK, TX1_MARK,
2887};
2888static const unsigned int scif1_data_b_pins[] = {
2889 /* RX, TX */
2890 RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
2891};
2892static const unsigned int scif1_data_b_mux[] = {
2893 RX1_B_MARK, TX1_B_MARK,
2894};
2895static const unsigned int scif1_clk_b_pins[] = {
2896 /* SCK */
2897 RCAR_GP_PIN(3, 10),
2898};
2899static const unsigned int scif1_clk_b_mux[] = {
2900 SCIF1_SCK_B_MARK,
2901};
2902static const unsigned int scif1_data_c_pins[] = {
2903 /* RX, TX */
2904 RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 27),
2905};
2906static const unsigned int scif1_data_c_mux[] = {
2907 RX1_C_MARK, TX1_C_MARK,
2908};
2909static const unsigned int scif1_data_d_pins[] = {
2910 /* RX, TX */
2911 RCAR_GP_PIN(2, 25), RCAR_GP_PIN(2, 24),
2912};
2913static const unsigned int scif1_data_d_mux[] = {
2914 RX1_D_MARK, TX1_D_MARK,
2915};
2916/* - SCIF2 ------------------------------------------------------------------ */
2917static const unsigned int scif2_data_pins[] = {
2918 /* RX, TX */
2919 RCAR_GP_PIN(2, 30), RCAR_GP_PIN(2, 31),
2920};
2921static const unsigned int scif2_data_mux[] = {
2922 RX2_MARK, TX2_MARK,
2923};
2924static const unsigned int scif2_data_b_pins[] = {
2925 /* RX, TX */
2926 RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
2927};
2928static const unsigned int scif2_data_b_mux[] = {
2929 RX2_B_MARK, TX2_B_MARK,
2930};
2931static const unsigned int scif2_clk_b_pins[] = {
2932 /* SCK */
2933 RCAR_GP_PIN(3, 18),
2934};
2935static const unsigned int scif2_clk_b_mux[] = {
2936 SCIF2_SCK_B_MARK,
2937};
2938static const unsigned int scif2_data_c_pins[] = {
2939 /* RX, TX */
2940 RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
2941};
2942static const unsigned int scif2_data_c_mux[] = {
2943 RX2_C_MARK, TX2_C_MARK,
2944};
2945static const unsigned int scif2_data_e_pins[] = {
2946 /* RX, TX */
2947 RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
2948};
2949static const unsigned int scif2_data_e_mux[] = {
2950 RX2_E_MARK, TX2_E_MARK,
2951};
2952/* - SCIF3 ------------------------------------------------------------------ */
2953static const unsigned int scif3_data_pins[] = {
2954 /* RX, TX */
2955 RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
2956};
2957static const unsigned int scif3_data_mux[] = {
2958 RX3_MARK, TX3_MARK,
2959};
2960static const unsigned int scif3_clk_pins[] = {
2961 /* SCK */
2962 RCAR_GP_PIN(3, 23),
2963};
2964static const unsigned int scif3_clk_mux[] = {
2965 SCIF3_SCK_MARK,
2966};
2967static const unsigned int scif3_data_b_pins[] = {
2968 /* RX, TX */
2969 RCAR_GP_PIN(3, 29), RCAR_GP_PIN(3, 26),
2970};
2971static const unsigned int scif3_data_b_mux[] = {
2972 RX3_B_MARK, TX3_B_MARK,
2973};
2974static const unsigned int scif3_clk_b_pins[] = {
2975 /* SCK */
2976 RCAR_GP_PIN(4, 8),
2977};
2978static const unsigned int scif3_clk_b_mux[] = {
2979 SCIF3_SCK_B_MARK,
2980};
2981static const unsigned int scif3_data_c_pins[] = {
2982 /* RX, TX */
2983 RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
2984};
2985static const unsigned int scif3_data_c_mux[] = {
2986 RX3_C_MARK, TX3_C_MARK,
2987};
2988static const unsigned int scif3_data_d_pins[] = {
2989 /* RX, TX */
2990 RCAR_GP_PIN(2, 27), RCAR_GP_PIN(2, 26),
2991};
2992static const unsigned int scif3_data_d_mux[] = {
2993 RX3_D_MARK, TX3_D_MARK,
2994};
2995/* - SCIF4 ------------------------------------------------------------------ */
2996static const unsigned int scif4_data_pins[] = {
2997 /* RX, TX */
2998 RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 1),
2999};
3000static const unsigned int scif4_data_mux[] = {
3001 RX4_MARK, TX4_MARK,
3002};
3003static const unsigned int scif4_data_b_pins[] = {
3004 /* RX, TX */
3005 RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 0),
3006};
3007static const unsigned int scif4_data_b_mux[] = {
3008 RX4_B_MARK, TX4_B_MARK,
3009};
3010static const unsigned int scif4_data_c_pins[] = {
3011 /* RX, TX */
3012 RCAR_GP_PIN(7, 22), RCAR_GP_PIN(7, 21),
3013};
3014static const unsigned int scif4_data_c_mux[] = {
3015 RX4_C_MARK, TX4_C_MARK,
3016};
3017/* - SCIF5 ------------------------------------------------------------------ */
3018static const unsigned int scif5_data_pins[] = {
3019 /* RX, TX */
3020 RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 3),
3021};
3022static const unsigned int scif5_data_mux[] = {
3023 RX5_MARK, TX5_MARK,
3024};
3025static const unsigned int scif5_data_b_pins[] = {
3026 /* RX, TX */
3027 RCAR_GP_PIN(6, 23), RCAR_GP_PIN(6, 22),
3028};
3029static const unsigned int scif5_data_b_mux[] = {
3030 RX5_B_MARK, TX5_B_MARK,
3031};
3032/* - SCIFA0 ----------------------------------------------------------------- */
3033static const unsigned int scifa0_data_pins[] = {
3034 /* RXD, TXD */
3035 RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6),
3036};
3037static const unsigned int scifa0_data_mux[] = {
3038 SCIFA0_RXD_MARK, SCIFA0_TXD_MARK,
3039};
3040static const unsigned int scifa0_data_b_pins[] = {
3041 /* RXD, TXD */
3042 RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
3043};
3044static const unsigned int scifa0_data_b_mux[] = {
3045 SCIFA0_RXD_B_MARK, SCIFA0_TXD_B_MARK
3046};
3047/* - SCIFA1 ----------------------------------------------------------------- */
3048static const unsigned int scifa1_data_pins[] = {
3049 /* RXD, TXD */
3050 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8),
3051};
3052static const unsigned int scifa1_data_mux[] = {
3053 SCIFA1_RXD_MARK, SCIFA1_TXD_MARK,
3054};
3055static const unsigned int scifa1_clk_pins[] = {
3056 /* SCK */
3057 RCAR_GP_PIN(3, 10),
3058};
3059static const unsigned int scifa1_clk_mux[] = {
3060 SCIFA1_SCK_MARK,
3061};
3062static const unsigned int scifa1_data_b_pins[] = {
3063 /* RXD, TXD */
3064 RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
3065};
3066static const unsigned int scifa1_data_b_mux[] = {
3067 SCIFA1_RXD_B_MARK, SCIFA1_TXD_B_MARK,
3068};
3069static const unsigned int scifa1_clk_b_pins[] = {
3070 /* SCK */
3071 RCAR_GP_PIN(1, 0),
3072};
3073static const unsigned int scifa1_clk_b_mux[] = {
3074 SCIFA1_SCK_B_MARK,
3075};
3076static const unsigned int scifa1_data_c_pins[] = {
3077 /* RXD, TXD */
3078 RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
3079};
3080static const unsigned int scifa1_data_c_mux[] = {
3081 SCIFA1_RXD_C_MARK, SCIFA1_TXD_C_MARK,
3082};
3083/* - SCIFA2 ----------------------------------------------------------------- */
3084static const unsigned int scifa2_data_pins[] = {
3085 /* RXD, TXD */
3086 RCAR_GP_PIN(2, 30), RCAR_GP_PIN(2, 31),
3087};
3088static const unsigned int scifa2_data_mux[] = {
3089 SCIFA2_RXD_MARK, SCIFA2_TXD_MARK,
3090};
3091static const unsigned int scifa2_clk_pins[] = {
3092 /* SCK */
3093 RCAR_GP_PIN(3, 18),
3094};
3095static const unsigned int scifa2_clk_mux[] = {
3096 SCIFA2_SCK_MARK,
3097};
3098static const unsigned int scifa2_data_b_pins[] = {
3099 /* RXD, TXD */
3100 RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
3101};
3102static const unsigned int scifa2_data_b_mux[] = {
3103 SCIFA2_RXD_B_MARK, SCIFA2_TXD_B_MARK,
3104};
3105/* - SCIFA3 ----------------------------------------------------------------- */
3106static const unsigned int scifa3_data_pins[] = {
3107 /* RXD, TXD */
3108 RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
3109};
3110static const unsigned int scifa3_data_mux[] = {
3111 SCIFA3_RXD_MARK, SCIFA3_TXD_MARK,
3112};
3113static const unsigned int scifa3_clk_pins[] = {
3114 /* SCK */
3115 RCAR_GP_PIN(3, 23),
3116};
3117static const unsigned int scifa3_clk_mux[] = {
3118 SCIFA3_SCK_MARK,
3119};
3120static const unsigned int scifa3_data_b_pins[] = {
3121 /* RXD, TXD */
3122 RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 20),
3123};
3124static const unsigned int scifa3_data_b_mux[] = {
3125 SCIFA3_RXD_B_MARK, SCIFA3_TXD_B_MARK,
3126};
3127static const unsigned int scifa3_clk_b_pins[] = {
3128 /* SCK */
3129 RCAR_GP_PIN(4, 8),
3130};
3131static const unsigned int scifa3_clk_b_mux[] = {
3132 SCIFA3_SCK_B_MARK,
3133};
3134static const unsigned int scifa3_data_c_pins[] = {
3135 /* RXD, TXD */
3136 RCAR_GP_PIN(7, 21), RCAR_GP_PIN(7, 20),
3137};
3138static const unsigned int scifa3_data_c_mux[] = {
3139 SCIFA3_RXD_C_MARK, SCIFA3_TXD_C_MARK,
3140};
3141static const unsigned int scifa3_clk_c_pins[] = {
3142 /* SCK */
3143 RCAR_GP_PIN(7, 22),
3144};
3145static const unsigned int scifa3_clk_c_mux[] = {
3146 SCIFA3_SCK_C_MARK,
3147};
3148/* - SCIFA4 ----------------------------------------------------------------- */
3149static const unsigned int scifa4_data_pins[] = {
3150 /* RXD, TXD */
3151 RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 1),
3152};
3153static const unsigned int scifa4_data_mux[] = {
3154 SCIFA4_RXD_MARK, SCIFA4_TXD_MARK,
3155};
3156static const unsigned int scifa4_data_b_pins[] = {
3157 /* RXD, TXD */
3158 RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 0),
3159};
3160static const unsigned int scifa4_data_b_mux[] = {
3161 SCIFA4_RXD_B_MARK, SCIFA4_TXD_B_MARK,
3162};
3163static const unsigned int scifa4_data_c_pins[] = {
3164 /* RXD, TXD */
3165 RCAR_GP_PIN(7, 22), RCAR_GP_PIN(7, 21),
3166};
3167static const unsigned int scifa4_data_c_mux[] = {
3168 SCIFA4_RXD_C_MARK, SCIFA4_TXD_C_MARK,
3169};
3170/* - SCIFA5 ----------------------------------------------------------------- */
3171static const unsigned int scifa5_data_pins[] = {
3172 /* RXD, TXD */
3173 RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 3),
3174};
3175static const unsigned int scifa5_data_mux[] = {
3176 SCIFA5_RXD_MARK, SCIFA5_TXD_MARK,
3177};
3178static const unsigned int scifa5_data_b_pins[] = {
3179 /* RXD, TXD */
3180 RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
3181};
3182static const unsigned int scifa5_data_b_mux[] = {
3183 SCIFA5_RXD_B_MARK, SCIFA5_TXD_B_MARK,
3184};
3185static const unsigned int scifa5_data_c_pins[] = {
3186 /* RXD, TXD */
3187 RCAR_GP_PIN(6, 23), RCAR_GP_PIN(6, 22),
3188};
3189static const unsigned int scifa5_data_c_mux[] = {
3190 SCIFA5_RXD_C_MARK, SCIFA5_TXD_C_MARK,
3191};
3192/* - SCIFB0 ----------------------------------------------------------------- */
3193static const unsigned int scifb0_data_pins[] = {
3194 /* RXD, TXD */
3195 RCAR_GP_PIN(7, 3), RCAR_GP_PIN(7, 4),
3196};
3197static const unsigned int scifb0_data_mux[] = {
3198 SCIFB0_RXD_MARK, SCIFB0_TXD_MARK,
3199};
3200static const unsigned int scifb0_clk_pins[] = {
3201 /* SCK */
3202 RCAR_GP_PIN(7, 2),
3203};
3204static const unsigned int scifb0_clk_mux[] = {
3205 SCIFB0_SCK_MARK,
3206};
3207static const unsigned int scifb0_ctrl_pins[] = {
3208 /* RTS, CTS */
3209 RCAR_GP_PIN(7, 1), RCAR_GP_PIN(7, 0),
3210};
3211static const unsigned int scifb0_ctrl_mux[] = {
3212 SCIFB0_RTS_N_MARK, SCIFB0_CTS_N_MARK,
3213};
3214static const unsigned int scifb0_data_b_pins[] = {
3215 /* RXD, TXD */
3216 RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 21),
3217};
3218static const unsigned int scifb0_data_b_mux[] = {
3219 SCIFB0_RXD_B_MARK, SCIFB0_TXD_B_MARK,
3220};
3221static const unsigned int scifb0_clk_b_pins[] = {
3222 /* SCK */
3223 RCAR_GP_PIN(5, 31),
3224};
3225static const unsigned int scifb0_clk_b_mux[] = {
3226 SCIFB0_SCK_B_MARK,
3227};
3228static const unsigned int scifb0_ctrl_b_pins[] = {
3229 /* RTS, CTS */
3230 RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 23),
3231};
3232static const unsigned int scifb0_ctrl_b_mux[] = {
3233 SCIFB0_RTS_N_B_MARK, SCIFB0_CTS_N_B_MARK,
3234};
3235static const unsigned int scifb0_data_c_pins[] = {
3236 /* RXD, TXD */
3237 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
3238};
3239static const unsigned int scifb0_data_c_mux[] = {
3240 SCIFB0_RXD_C_MARK, SCIFB0_TXD_C_MARK,
3241};
3242static const unsigned int scifb0_clk_c_pins[] = {
3243 /* SCK */
3244 RCAR_GP_PIN(2, 30),
3245};
3246static const unsigned int scifb0_clk_c_mux[] = {
3247 SCIFB0_SCK_C_MARK,
3248};
3249static const unsigned int scifb0_data_d_pins[] = {
3250 /* RXD, TXD */
3251 RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 18),
3252};
3253static const unsigned int scifb0_data_d_mux[] = {
3254 SCIFB0_RXD_D_MARK, SCIFB0_TXD_D_MARK,
3255};
3256static const unsigned int scifb0_clk_d_pins[] = {
3257 /* SCK */
3258 RCAR_GP_PIN(4, 17),
3259};
3260static const unsigned int scifb0_clk_d_mux[] = {
3261 SCIFB0_SCK_D_MARK,
3262};
3263/* - SCIFB1 ----------------------------------------------------------------- */
3264static const unsigned int scifb1_data_pins[] = {
3265 /* RXD, TXD */
3266 RCAR_GP_PIN(7, 5), RCAR_GP_PIN(7, 6),
3267};
3268static const unsigned int scifb1_data_mux[] = {
3269 SCIFB1_RXD_MARK, SCIFB1_TXD_MARK,
3270};
3271static const unsigned int scifb1_clk_pins[] = {
3272 /* SCK */
3273 RCAR_GP_PIN(7, 7),
3274};
3275static const unsigned int scifb1_clk_mux[] = {
3276 SCIFB1_SCK_MARK,
3277};
3278static const unsigned int scifb1_ctrl_pins[] = {
3279 /* RTS, CTS */
3280 RCAR_GP_PIN(7, 9), RCAR_GP_PIN(7, 8),
3281};
3282static const unsigned int scifb1_ctrl_mux[] = {
3283 SCIFB1_RTS_N_MARK, SCIFB1_CTS_N_MARK,
3284};
3285static const unsigned int scifb1_data_b_pins[] = {
3286 /* RXD, TXD */
3287 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
3288};
3289static const unsigned int scifb1_data_b_mux[] = {
3290 SCIFB1_RXD_B_MARK, SCIFB1_TXD_B_MARK,
3291};
3292static const unsigned int scifb1_clk_b_pins[] = {
3293 /* SCK */
3294 RCAR_GP_PIN(1, 3),
3295};
3296static const unsigned int scifb1_clk_b_mux[] = {
3297 SCIFB1_SCK_B_MARK,
3298};
3299static const unsigned int scifb1_data_c_pins[] = {
3300 /* RXD, TXD */
3301 RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
3302};
3303static const unsigned int scifb1_data_c_mux[] = {
3304 SCIFB1_RXD_C_MARK, SCIFB1_TXD_C_MARK,
3305};
3306static const unsigned int scifb1_clk_c_pins[] = {
3307 /* SCK */
3308 RCAR_GP_PIN(7, 11),
3309};
3310static const unsigned int scifb1_clk_c_mux[] = {
3311 SCIFB1_SCK_C_MARK,
3312};
3313static const unsigned int scifb1_data_d_pins[] = {
3314 /* RXD, TXD */
3315 RCAR_GP_PIN(7, 10), RCAR_GP_PIN(7, 12),
3316};
3317static const unsigned int scifb1_data_d_mux[] = {
3318 SCIFB1_RXD_D_MARK, SCIFB1_TXD_D_MARK,
3319};
3320/* - SCIFB2 ----------------------------------------------------------------- */
3321static const unsigned int scifb2_data_pins[] = {
3322 /* RXD, TXD */
3323 RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 17),
3324};
3325static const unsigned int scifb2_data_mux[] = {
3326 SCIFB2_RXD_MARK, SCIFB2_TXD_MARK,
3327};
3328static const unsigned int scifb2_clk_pins[] = {
3329 /* SCK */
3330 RCAR_GP_PIN(4, 15),
3331};
3332static const unsigned int scifb2_clk_mux[] = {
3333 SCIFB2_SCK_MARK,
3334};
3335static const unsigned int scifb2_ctrl_pins[] = {
3336 /* RTS, CTS */
3337 RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 13),
3338};
3339static const unsigned int scifb2_ctrl_mux[] = {
3340 SCIFB2_RTS_N_MARK, SCIFB2_CTS_N_MARK,
3341};
3342static const unsigned int scifb2_data_b_pins[] = {
3343 /* RXD, TXD */
3344 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
3345};
3346static const unsigned int scifb2_data_b_mux[] = {
3347 SCIFB2_RXD_B_MARK, SCIFB2_TXD_B_MARK,
3348};
3349static const unsigned int scifb2_clk_b_pins[] = {
3350 /* SCK */
3351 RCAR_GP_PIN(5, 31),
3352};
3353static const unsigned int scifb2_clk_b_mux[] = {
3354 SCIFB2_SCK_B_MARK,
3355};
3356static const unsigned int scifb2_ctrl_b_pins[] = {
3357 /* RTS, CTS */
3358 RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14),
3359};
3360static const unsigned int scifb2_ctrl_b_mux[] = {
3361 SCIFB2_RTS_N_B_MARK, SCIFB2_CTS_N_B_MARK,
3362};
3363static const unsigned int scifb2_data_c_pins[] = {
3364 /* RXD, TXD */
3365 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
3366};
3367static const unsigned int scifb2_data_c_mux[] = {
3368 SCIFB2_RXD_C_MARK, SCIFB2_TXD_C_MARK,
3369};
3370static const unsigned int scifb2_clk_c_pins[] = {
3371 /* SCK */
3372 RCAR_GP_PIN(5, 27),
3373};
3374static const unsigned int scifb2_clk_c_mux[] = {
3375 SCIFB2_SCK_C_MARK,
3376};
3377static const unsigned int scifb2_data_d_pins[] = {
3378 /* RXD, TXD */
3379 RCAR_GP_PIN(5, 26), RCAR_GP_PIN(5, 25),
3380};
3381static const unsigned int scifb2_data_d_mux[] = {
3382 SCIFB2_RXD_D_MARK, SCIFB2_TXD_D_MARK,
3383};
3384/* - SDHI0 ------------------------------------------------------------------ */
3385static const unsigned int sdhi0_data1_pins[] = {
3386 /* D0 */
3387 RCAR_GP_PIN(6, 2),
3388};
3389static const unsigned int sdhi0_data1_mux[] = {
3390 SD0_DATA0_MARK,
3391};
3392static const unsigned int sdhi0_data4_pins[] = {
3393 /* D[0:3] */
3394 RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 3),
3395 RCAR_GP_PIN(6, 4), RCAR_GP_PIN(6, 5),
3396};
3397static const unsigned int sdhi0_data4_mux[] = {
3398 SD0_DATA0_MARK, SD0_DATA1_MARK, SD0_DATA2_MARK, SD0_DATA3_MARK,
3399};
3400static const unsigned int sdhi0_ctrl_pins[] = {
3401 /* CLK, CMD */
3402 RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 1),
3403};
3404static const unsigned int sdhi0_ctrl_mux[] = {
3405 SD0_CLK_MARK, SD0_CMD_MARK,
3406};
3407static const unsigned int sdhi0_cd_pins[] = {
3408 /* CD */
3409 RCAR_GP_PIN(6, 6),
3410};
3411static const unsigned int sdhi0_cd_mux[] = {
3412 SD0_CD_MARK,
3413};
3414static const unsigned int sdhi0_wp_pins[] = {
3415 /* WP */
3416 RCAR_GP_PIN(6, 7),
3417};
3418static const unsigned int sdhi0_wp_mux[] = {
3419 SD0_WP_MARK,
3420};
3421/* - SDHI1 ------------------------------------------------------------------ */
3422static const unsigned int sdhi1_data1_pins[] = {
3423 /* D0 */
3424 RCAR_GP_PIN(6, 10),
3425};
3426static const unsigned int sdhi1_data1_mux[] = {
3427 SD1_DATA0_MARK,
3428};
3429static const unsigned int sdhi1_data4_pins[] = {
3430 /* D[0:3] */
3431 RCAR_GP_PIN(6, 10), RCAR_GP_PIN(6, 11),
3432 RCAR_GP_PIN(6, 12), RCAR_GP_PIN(6, 13),
3433};
3434static const unsigned int sdhi1_data4_mux[] = {
3435 SD1_DATA0_MARK, SD1_DATA1_MARK, SD1_DATA2_MARK, SD1_DATA3_MARK,
3436};
3437static const unsigned int sdhi1_ctrl_pins[] = {
3438 /* CLK, CMD */
3439 RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
3440};
3441static const unsigned int sdhi1_ctrl_mux[] = {
3442 SD1_CLK_MARK, SD1_CMD_MARK,
3443};
3444static const unsigned int sdhi1_cd_pins[] = {
3445 /* CD */
3446 RCAR_GP_PIN(6, 14),
3447};
3448static const unsigned int sdhi1_cd_mux[] = {
3449 SD1_CD_MARK,
3450};
3451static const unsigned int sdhi1_wp_pins[] = {
3452 /* WP */
3453 RCAR_GP_PIN(6, 15),
3454};
3455static const unsigned int sdhi1_wp_mux[] = {
3456 SD1_WP_MARK,
3457};
3458/* - SDHI2 ------------------------------------------------------------------ */
3459static const unsigned int sdhi2_data1_pins[] = {
3460 /* D0 */
3461 RCAR_GP_PIN(6, 18),
3462};
3463static const unsigned int sdhi2_data1_mux[] = {
3464 SD2_DATA0_MARK,
3465};
3466static const unsigned int sdhi2_data4_pins[] = {
3467 /* D[0:3] */
3468 RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
3469 RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
3470};
3471static const unsigned int sdhi2_data4_mux[] = {
3472 SD2_DATA0_MARK, SD2_DATA1_MARK, SD2_DATA2_MARK, SD2_DATA3_MARK,
3473};
3474static const unsigned int sdhi2_ctrl_pins[] = {
3475 /* CLK, CMD */
3476 RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 17),
3477};
3478static const unsigned int sdhi2_ctrl_mux[] = {
3479 SD2_CLK_MARK, SD2_CMD_MARK,
3480};
3481static const unsigned int sdhi2_cd_pins[] = {
3482 /* CD */
3483 RCAR_GP_PIN(6, 22),
3484};
3485static const unsigned int sdhi2_cd_mux[] = {
3486 SD2_CD_MARK,
3487};
3488static const unsigned int sdhi2_wp_pins[] = {
3489 /* WP */
3490 RCAR_GP_PIN(6, 23),
3491};
3492static const unsigned int sdhi2_wp_mux[] = {
3493 SD2_WP_MARK,
3494};
Kuninori Morimotob664cd12014-04-13 17:23:35 -07003495
3496/* - SSI -------------------------------------------------------------------- */
3497static const unsigned int ssi0_data_pins[] = {
3498 /* SDATA */
3499 RCAR_GP_PIN(2, 2),
3500};
3501
3502static const unsigned int ssi0_data_mux[] = {
3503 SSI_SDATA0_MARK,
3504};
3505
3506static const unsigned int ssi0_data_b_pins[] = {
3507 /* SDATA */
3508 RCAR_GP_PIN(3, 4),
3509};
3510
3511static const unsigned int ssi0_data_b_mux[] = {
3512 SSI_SDATA0_B_MARK,
3513};
3514
3515static const unsigned int ssi0129_ctrl_pins[] = {
3516 /* SCK, WS */
3517 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
3518};
3519
3520static const unsigned int ssi0129_ctrl_mux[] = {
3521 SSI_SCK0129_MARK, SSI_WS0129_MARK,
3522};
3523
3524static const unsigned int ssi0129_ctrl_b_pins[] = {
3525 /* SCK, WS */
3526 RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
3527};
3528
3529static const unsigned int ssi0129_ctrl_b_mux[] = {
3530 SSI_SCK0129_B_MARK, SSI_WS0129_B_MARK,
3531};
3532
3533static const unsigned int ssi1_data_pins[] = {
3534 /* SDATA */
3535 RCAR_GP_PIN(2, 5),
3536};
3537
3538static const unsigned int ssi1_data_mux[] = {
3539 SSI_SDATA1_MARK,
3540};
3541
3542static const unsigned int ssi1_data_b_pins[] = {
3543 /* SDATA */
3544 RCAR_GP_PIN(3, 7),
3545};
3546
3547static const unsigned int ssi1_data_b_mux[] = {
3548 SSI_SDATA1_B_MARK,
3549};
3550
3551static const unsigned int ssi1_ctrl_pins[] = {
3552 /* SCK, WS */
3553 RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 4),
3554};
3555
3556static const unsigned int ssi1_ctrl_mux[] = {
3557 SSI_SCK1_MARK, SSI_WS1_MARK,
3558};
3559
3560static const unsigned int ssi1_ctrl_b_pins[] = {
3561 /* SCK, WS */
3562 RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 6),
3563};
3564
3565static const unsigned int ssi1_ctrl_b_mux[] = {
3566 SSI_SCK1_B_MARK, SSI_WS1_B_MARK,
3567};
3568
3569static const unsigned int ssi2_data_pins[] = {
3570 /* SDATA */
3571 RCAR_GP_PIN(2, 8),
3572};
3573
3574static const unsigned int ssi2_data_mux[] = {
3575 SSI_SDATA2_MARK,
3576};
3577
3578static const unsigned int ssi2_ctrl_pins[] = {
3579 /* SCK, WS */
3580 RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
3581};
3582
3583static const unsigned int ssi2_ctrl_mux[] = {
3584 SSI_SCK2_MARK, SSI_WS2_MARK,
3585};
3586
3587static const unsigned int ssi3_data_pins[] = {
3588 /* SDATA */
3589 RCAR_GP_PIN(2, 11),
3590};
3591
3592static const unsigned int ssi3_data_mux[] = {
3593 SSI_SDATA3_MARK,
3594};
3595
3596static const unsigned int ssi34_ctrl_pins[] = {
3597 /* SCK, WS */
3598 RCAR_GP_PIN(2, 9), RCAR_GP_PIN(2, 10),
3599};
3600
3601static const unsigned int ssi34_ctrl_mux[] = {
3602 SSI_SCK34_MARK, SSI_WS34_MARK,
3603};
3604
3605static const unsigned int ssi4_data_pins[] = {
3606 /* SDATA */
3607 RCAR_GP_PIN(2, 14),
3608};
3609
3610static const unsigned int ssi4_data_mux[] = {
3611 SSI_SDATA4_MARK,
3612};
3613
3614static const unsigned int ssi4_ctrl_pins[] = {
3615 /* SCK, WS */
3616 RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
3617};
3618
3619static const unsigned int ssi4_ctrl_mux[] = {
3620 SSI_SCK4_MARK, SSI_WS4_MARK,
3621};
3622
3623static const unsigned int ssi5_data_pins[] = {
3624 /* SDATA */
3625 RCAR_GP_PIN(2, 17),
3626};
3627
3628static const unsigned int ssi5_data_mux[] = {
3629 SSI_SDATA5_MARK,
3630};
3631
3632static const unsigned int ssi5_ctrl_pins[] = {
3633 /* SCK, WS */
3634 RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
3635};
3636
3637static const unsigned int ssi5_ctrl_mux[] = {
3638 SSI_SCK5_MARK, SSI_WS5_MARK,
3639};
3640
3641static const unsigned int ssi6_data_pins[] = {
3642 /* SDATA */
3643 RCAR_GP_PIN(2, 20),
3644};
3645
3646static const unsigned int ssi6_data_mux[] = {
3647 SSI_SDATA6_MARK,
3648};
3649
3650static const unsigned int ssi6_ctrl_pins[] = {
3651 /* SCK, WS */
3652 RCAR_GP_PIN(2, 18), RCAR_GP_PIN(2, 19),
3653};
3654
3655static const unsigned int ssi6_ctrl_mux[] = {
3656 SSI_SCK6_MARK, SSI_WS6_MARK,
3657};
3658
3659static const unsigned int ssi7_data_pins[] = {
3660 /* SDATA */
3661 RCAR_GP_PIN(2, 23),
3662};
3663
3664static const unsigned int ssi7_data_mux[] = {
3665 SSI_SDATA7_MARK,
3666};
3667
3668static const unsigned int ssi7_data_b_pins[] = {
3669 /* SDATA */
3670 RCAR_GP_PIN(3, 12),
3671};
3672
3673static const unsigned int ssi7_data_b_mux[] = {
3674 SSI_SDATA7_B_MARK,
3675};
3676
3677static const unsigned int ssi78_ctrl_pins[] = {
3678 /* SCK, WS */
3679 RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
3680};
3681
3682static const unsigned int ssi78_ctrl_mux[] = {
3683 SSI_SCK78_MARK, SSI_WS78_MARK,
3684};
3685
3686static const unsigned int ssi78_ctrl_b_pins[] = {
3687 /* SCK, WS */
3688 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
3689};
3690
3691static const unsigned int ssi78_ctrl_b_mux[] = {
3692 SSI_SCK78_B_MARK, SSI_WS78_B_MARK,
3693};
3694
3695static const unsigned int ssi8_data_pins[] = {
3696 /* SDATA */
3697 RCAR_GP_PIN(2, 24),
3698};
3699
3700static const unsigned int ssi8_data_mux[] = {
3701 SSI_SDATA8_MARK,
3702};
3703
3704static const unsigned int ssi8_data_b_pins[] = {
3705 /* SDATA */
3706 RCAR_GP_PIN(3, 13),
3707};
3708
3709static const unsigned int ssi8_data_b_mux[] = {
3710 SSI_SDATA8_B_MARK,
3711};
3712
3713static const unsigned int ssi9_data_pins[] = {
3714 /* SDATA */
3715 RCAR_GP_PIN(2, 27),
3716};
3717
3718static const unsigned int ssi9_data_mux[] = {
3719 SSI_SDATA9_MARK,
3720};
3721
3722static const unsigned int ssi9_data_b_pins[] = {
3723 /* SDATA */
3724 RCAR_GP_PIN(3, 18),
3725};
3726
3727static const unsigned int ssi9_data_b_mux[] = {
3728 SSI_SDATA9_B_MARK,
3729};
3730
3731static const unsigned int ssi9_ctrl_pins[] = {
3732 /* SCK, WS */
3733 RCAR_GP_PIN(2, 25), RCAR_GP_PIN(2, 26),
3734};
3735
3736static const unsigned int ssi9_ctrl_mux[] = {
3737 SSI_SCK9_MARK, SSI_WS9_MARK,
3738};
3739
3740static const unsigned int ssi9_ctrl_b_pins[] = {
3741 /* SCK, WS */
3742 RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
3743};
3744
3745static const unsigned int ssi9_ctrl_b_mux[] = {
3746 SSI_SCK9_B_MARK, SSI_WS9_B_MARK,
3747};
3748
Hisashi Nakamura50884512013-10-17 06:46:05 +09003749/* - USB0 ------------------------------------------------------------------- */
Valentine Barshak5e5a2982013-12-20 18:14:24 +04003750static const unsigned int usb0_pins[] = {
3751 RCAR_GP_PIN(7, 23), /* PWEN */
3752 RCAR_GP_PIN(7, 24), /* OVC */
Hisashi Nakamura50884512013-10-17 06:46:05 +09003753};
Valentine Barshak5e5a2982013-12-20 18:14:24 +04003754static const unsigned int usb0_mux[] = {
Hisashi Nakamura50884512013-10-17 06:46:05 +09003755 USB0_PWEN_MARK,
Hisashi Nakamura50884512013-10-17 06:46:05 +09003756 USB0_OVC_MARK,
3757};
3758/* - USB1 ------------------------------------------------------------------- */
Valentine Barshak5e5a2982013-12-20 18:14:24 +04003759static const unsigned int usb1_pins[] = {
3760 RCAR_GP_PIN(7, 25), /* PWEN */
3761 RCAR_GP_PIN(6, 30), /* OVC */
Hisashi Nakamura50884512013-10-17 06:46:05 +09003762};
Valentine Barshak5e5a2982013-12-20 18:14:24 +04003763static const unsigned int usb1_mux[] = {
Hisashi Nakamura50884512013-10-17 06:46:05 +09003764 USB1_PWEN_MARK,
Hisashi Nakamura50884512013-10-17 06:46:05 +09003765 USB1_OVC_MARK,
3766};
3767
Valentine Barshak8e32c962013-12-25 23:36:01 +04003768union vin_data {
3769 unsigned int data24[24];
3770 unsigned int data20[20];
3771 unsigned int data16[16];
3772 unsigned int data12[12];
3773 unsigned int data10[10];
3774 unsigned int data8[8];
3775};
3776
3777#define VIN_DATA_PIN_GROUP(n, s) \
3778 { \
3779 .name = #n#s, \
3780 .pins = n##_pins.data##s, \
3781 .mux = n##_mux.data##s, \
3782 .nr_pins = ARRAY_SIZE(n##_pins.data##s), \
3783 }
3784
3785/* - VIN0 ------------------------------------------------------------------- */
3786static const union vin_data vin0_data_pins = {
3787 .data24 = {
3788 /* B */
3789 RCAR_GP_PIN(4, 5), RCAR_GP_PIN(4, 6),
3790 RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 8),
3791 RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
3792 RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
3793 /* G */
3794 RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
3795 RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
3796 RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 18),
3797 RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 20),
3798 /* R */
3799 RCAR_GP_PIN(4, 21), RCAR_GP_PIN(4, 22),
3800 RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 24),
3801 RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26),
3802 RCAR_GP_PIN(4, 27), RCAR_GP_PIN(4, 28),
3803 },
3804};
3805static const union vin_data vin0_data_mux = {
3806 .data24 = {
3807 /* B */
3808 VI0_DATA0_VI0_B0_MARK, VI0_DATA1_VI0_B1_MARK,
3809 VI0_DATA2_VI0_B2_MARK, VI0_DATA3_VI0_B3_MARK,
3810 VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
3811 VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
3812 /* G */
3813 VI0_G0_MARK, VI0_G1_MARK,
3814 VI0_G2_MARK, VI0_G3_MARK,
3815 VI0_G4_MARK, VI0_G5_MARK,
3816 VI0_G6_MARK, VI0_G7_MARK,
3817 /* R */
3818 VI0_R0_MARK, VI0_R1_MARK,
3819 VI0_R2_MARK, VI0_R3_MARK,
3820 VI0_R4_MARK, VI0_R5_MARK,
3821 VI0_R6_MARK, VI0_R7_MARK,
3822 },
3823};
3824static const unsigned int vin0_data18_pins[] = {
3825 /* B */
3826 RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 8),
3827 RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
3828 RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
3829 /* G */
3830 RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
3831 RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 18),
3832 RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 20),
3833 /* R */
3834 RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 24),
3835 RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26),
3836 RCAR_GP_PIN(4, 27), RCAR_GP_PIN(4, 28),
3837};
3838static const unsigned int vin0_data18_mux[] = {
3839 /* B */
3840 VI0_DATA2_VI0_B2_MARK, VI0_DATA3_VI0_B3_MARK,
3841 VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
3842 VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
3843 /* G */
3844 VI0_G2_MARK, VI0_G3_MARK,
3845 VI0_G4_MARK, VI0_G5_MARK,
3846 VI0_G6_MARK, VI0_G7_MARK,
3847 /* R */
3848 VI0_R2_MARK, VI0_R3_MARK,
3849 VI0_R4_MARK, VI0_R5_MARK,
3850 VI0_R6_MARK, VI0_R7_MARK,
3851};
3852static const unsigned int vin0_sync_pins[] = {
3853 RCAR_GP_PIN(4, 3), /* HSYNC */
3854 RCAR_GP_PIN(4, 4), /* VSYNC */
3855};
3856static const unsigned int vin0_sync_mux[] = {
3857 VI0_HSYNC_N_MARK,
3858 VI0_VSYNC_N_MARK,
3859};
3860static const unsigned int vin0_field_pins[] = {
3861 RCAR_GP_PIN(4, 2),
3862};
3863static const unsigned int vin0_field_mux[] = {
3864 VI0_FIELD_MARK,
3865};
3866static const unsigned int vin0_clkenb_pins[] = {
3867 RCAR_GP_PIN(4, 1),
3868};
3869static const unsigned int vin0_clkenb_mux[] = {
3870 VI0_CLKENB_MARK,
3871};
3872static const unsigned int vin0_clk_pins[] = {
3873 RCAR_GP_PIN(4, 0),
3874};
3875static const unsigned int vin0_clk_mux[] = {
3876 VI0_CLK_MARK,
3877};
3878/* - VIN1 ----------------------------------------------------------------- */
3879static const unsigned int vin1_data8_pins[] = {
3880 RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
3881 RCAR_GP_PIN(5, 7), RCAR_GP_PIN(5, 8),
3882 RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 10),
3883 RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 12),
3884};
3885static const unsigned int vin1_data8_mux[] = {
3886 VI1_DATA0_MARK, VI1_DATA1_MARK,
3887 VI1_DATA2_MARK, VI1_DATA3_MARK,
3888 VI1_DATA4_MARK, VI1_DATA5_MARK,
3889 VI1_DATA6_MARK, VI1_DATA7_MARK,
3890};
3891static const unsigned int vin1_sync_pins[] = {
3892 RCAR_GP_PIN(5, 0), /* HSYNC */
3893 RCAR_GP_PIN(5, 1), /* VSYNC */
3894};
3895static const unsigned int vin1_sync_mux[] = {
3896 VI1_HSYNC_N_MARK,
3897 VI1_VSYNC_N_MARK,
3898};
3899static const unsigned int vin1_field_pins[] = {
3900 RCAR_GP_PIN(5, 3),
3901};
3902static const unsigned int vin1_field_mux[] = {
3903 VI1_FIELD_MARK,
3904};
3905static const unsigned int vin1_clkenb_pins[] = {
3906 RCAR_GP_PIN(5, 2),
3907};
3908static const unsigned int vin1_clkenb_mux[] = {
3909 VI1_CLKENB_MARK,
3910};
3911static const unsigned int vin1_clk_pins[] = {
3912 RCAR_GP_PIN(5, 4),
3913};
3914static const unsigned int vin1_clk_mux[] = {
3915 VI1_CLK_MARK,
3916};
3917static const union vin_data vin1_b_data_pins = {
3918 .data24 = {
3919 /* B */
3920 RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1),
3921 RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
3922 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
3923 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
3924 /* G */
3925 RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
3926 RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
3927 RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
3928 RCAR_GP_PIN(7, 21), RCAR_GP_PIN(7, 22),
3929 /* R */
3930 RCAR_GP_PIN(7, 5), RCAR_GP_PIN(7, 6),
3931 RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
3932 RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 18),
3933 RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 20),
3934 },
3935};
3936static const union vin_data vin1_b_data_mux = {
3937 .data24 = {
3938 /* B */
3939 VI1_DATA0_B_MARK, VI1_DATA1_B_MARK,
3940 VI1_DATA2_B_MARK, VI1_DATA3_B_MARK,
3941 VI1_DATA4_B_MARK, VI1_DATA5_B_MARK,
3942 VI1_DATA6_B_MARK, VI1_DATA7_B_MARK,
3943 /* G */
3944 VI1_G0_B_MARK, VI1_G1_B_MARK,
3945 VI1_G2_B_MARK, VI1_G3_B_MARK,
3946 VI1_G4_B_MARK, VI1_G5_B_MARK,
3947 VI1_G6_B_MARK, VI1_G7_B_MARK,
3948 /* R */
3949 VI1_R0_B_MARK, VI1_R1_B_MARK,
3950 VI1_R2_B_MARK, VI1_R3_B_MARK,
3951 VI1_R4_B_MARK, VI1_R5_B_MARK,
3952 VI1_R6_B_MARK, VI1_R7_B_MARK,
3953 },
3954};
3955static const unsigned int vin1_b_data18_pins[] = {
3956 /* B */
3957 RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
3958 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
3959 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
3960 /* G */
3961 RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
3962 RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
3963 RCAR_GP_PIN(7, 21), RCAR_GP_PIN(7, 22),
3964 /* R */
3965 RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
3966 RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 18),
3967 RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 20),
3968};
3969static const unsigned int vin1_b_data18_mux[] = {
3970 /* B */
3971 VI1_DATA0_B_MARK, VI1_DATA1_B_MARK,
3972 VI1_DATA2_B_MARK, VI1_DATA3_B_MARK,
3973 VI1_DATA4_B_MARK, VI1_DATA5_B_MARK,
3974 VI1_DATA6_B_MARK, VI1_DATA7_B_MARK,
3975 /* G */
3976 VI1_G0_B_MARK, VI1_G1_B_MARK,
3977 VI1_G2_B_MARK, VI1_G3_B_MARK,
3978 VI1_G4_B_MARK, VI1_G5_B_MARK,
3979 VI1_G6_B_MARK, VI1_G7_B_MARK,
3980 /* R */
3981 VI1_R0_B_MARK, VI1_R1_B_MARK,
3982 VI1_R2_B_MARK, VI1_R3_B_MARK,
3983 VI1_R4_B_MARK, VI1_R5_B_MARK,
3984 VI1_R6_B_MARK, VI1_R7_B_MARK,
3985};
3986static const unsigned int vin1_b_sync_pins[] = {
3987 RCAR_GP_PIN(3, 17), /* HSYNC */
3988 RCAR_GP_PIN(3, 18), /* VSYNC */
3989};
3990static const unsigned int vin1_b_sync_mux[] = {
3991 VI1_HSYNC_N_B_MARK,
3992 VI1_VSYNC_N_B_MARK,
3993};
3994static const unsigned int vin1_b_field_pins[] = {
3995 RCAR_GP_PIN(3, 20),
3996};
3997static const unsigned int vin1_b_field_mux[] = {
3998 VI1_FIELD_B_MARK,
3999};
4000static const unsigned int vin1_b_clkenb_pins[] = {
4001 RCAR_GP_PIN(3, 19),
4002};
4003static const unsigned int vin1_b_clkenb_mux[] = {
4004 VI1_CLKENB_B_MARK,
4005};
4006static const unsigned int vin1_b_clk_pins[] = {
4007 RCAR_GP_PIN(3, 16),
4008};
4009static const unsigned int vin1_b_clk_mux[] = {
4010 VI1_CLK_B_MARK,
4011};
4012/* - VIN2 ----------------------------------------------------------------- */
4013static const unsigned int vin2_data8_pins[] = {
4014 RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 21),
4015 RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 23),
4016 RCAR_GP_PIN(4, 24), RCAR_GP_PIN(4, 25),
4017 RCAR_GP_PIN(4, 26), RCAR_GP_PIN(4, 27),
4018};
4019static const unsigned int vin2_data8_mux[] = {
4020 VI2_DATA0_MARK, VI2_DATA1_MARK,
4021 VI2_DATA2_MARK, VI2_DATA3_MARK,
4022 VI2_DATA4_MARK, VI2_DATA5_MARK,
4023 VI2_DATA6_MARK, VI2_DATA7_MARK,
4024};
4025static const unsigned int vin2_sync_pins[] = {
4026 RCAR_GP_PIN(4, 15), /* HSYNC */
4027 RCAR_GP_PIN(4, 16), /* VSYNC */
4028};
4029static const unsigned int vin2_sync_mux[] = {
4030 VI2_HSYNC_N_MARK,
4031 VI2_VSYNC_N_MARK,
4032};
4033static const unsigned int vin2_field_pins[] = {
4034 RCAR_GP_PIN(4, 18),
4035};
4036static const unsigned int vin2_field_mux[] = {
4037 VI2_FIELD_MARK,
4038};
4039static const unsigned int vin2_clkenb_pins[] = {
4040 RCAR_GP_PIN(4, 17),
4041};
4042static const unsigned int vin2_clkenb_mux[] = {
4043 VI2_CLKENB_MARK,
4044};
4045static const unsigned int vin2_clk_pins[] = {
4046 RCAR_GP_PIN(4, 19),
4047};
4048static const unsigned int vin2_clk_mux[] = {
4049 VI2_CLK_MARK,
4050};
4051
Hisashi Nakamura50884512013-10-17 06:46:05 +09004052static const struct sh_pfc_pin_group pinmux_groups[] = {
Kuninori Morimotoc57a05b2014-04-13 17:24:04 -07004053 SH_PFC_PIN_GROUP(audio_clk_a),
4054 SH_PFC_PIN_GROUP(audio_clk_b),
4055 SH_PFC_PIN_GROUP(audio_clk_b_b),
4056 SH_PFC_PIN_GROUP(audio_clk_c),
4057 SH_PFC_PIN_GROUP(audio_clkout),
Hisashi Nakamura50884512013-10-17 06:46:05 +09004058 SH_PFC_PIN_GROUP(du_rgb666),
4059 SH_PFC_PIN_GROUP(du_rgb888),
4060 SH_PFC_PIN_GROUP(du_clk_out_0),
4061 SH_PFC_PIN_GROUP(du_clk_out_1),
Laurent Pinchartbc41f9f2013-11-13 13:46:17 +01004062 SH_PFC_PIN_GROUP(du_sync),
Laurent Pinchartd10046e2014-04-01 12:59:09 +02004063 SH_PFC_PIN_GROUP(du_oddf),
4064 SH_PFC_PIN_GROUP(du_cde),
4065 SH_PFC_PIN_GROUP(du_disp),
Hisashi Nakamura50884512013-10-17 06:46:05 +09004066 SH_PFC_PIN_GROUP(du0_clk_in),
4067 SH_PFC_PIN_GROUP(du1_clk_in),
Laurent Pinchartbc41f9f2013-11-13 13:46:17 +01004068 SH_PFC_PIN_GROUP(du1_clk_in_b),
4069 SH_PFC_PIN_GROUP(du1_clk_in_c),
Hisashi Nakamura50884512013-10-17 06:46:05 +09004070 SH_PFC_PIN_GROUP(eth_link),
4071 SH_PFC_PIN_GROUP(eth_magic),
4072 SH_PFC_PIN_GROUP(eth_mdio),
4073 SH_PFC_PIN_GROUP(eth_rmii),
Nobuhiro Iwamatsu7d98fd32014-06-10 11:37:15 +09004074 SH_PFC_PIN_GROUP(hscif0_data),
4075 SH_PFC_PIN_GROUP(hscif0_clk),
4076 SH_PFC_PIN_GROUP(hscif0_ctrl),
4077 SH_PFC_PIN_GROUP(hscif0_data_b),
4078 SH_PFC_PIN_GROUP(hscif0_ctrl_b),
4079 SH_PFC_PIN_GROUP(hscif0_data_c),
4080 SH_PFC_PIN_GROUP(hscif0_clk_c),
4081 SH_PFC_PIN_GROUP(hscif1_data),
4082 SH_PFC_PIN_GROUP(hscif1_clk),
4083 SH_PFC_PIN_GROUP(hscif1_ctrl),
4084 SH_PFC_PIN_GROUP(hscif1_data_b),
4085 SH_PFC_PIN_GROUP(hscif1_data_c),
4086 SH_PFC_PIN_GROUP(hscif1_clk_c),
4087 SH_PFC_PIN_GROUP(hscif1_ctrl_c),
4088 SH_PFC_PIN_GROUP(hscif1_data_d),
4089 SH_PFC_PIN_GROUP(hscif1_data_e),
4090 SH_PFC_PIN_GROUP(hscif1_clk_e),
4091 SH_PFC_PIN_GROUP(hscif1_ctrl_e),
4092 SH_PFC_PIN_GROUP(hscif2_data),
4093 SH_PFC_PIN_GROUP(hscif2_clk),
4094 SH_PFC_PIN_GROUP(hscif2_ctrl),
4095 SH_PFC_PIN_GROUP(hscif2_data_b),
4096 SH_PFC_PIN_GROUP(hscif2_ctrl_b),
4097 SH_PFC_PIN_GROUP(hscif2_data_c),
4098 SH_PFC_PIN_GROUP(hscif2_clk_c),
4099 SH_PFC_PIN_GROUP(hscif2_data_d),
Valentine Barshaka5ffaf62013-12-27 15:27:37 +04004100 SH_PFC_PIN_GROUP(i2c0),
4101 SH_PFC_PIN_GROUP(i2c0_b),
4102 SH_PFC_PIN_GROUP(i2c0_c),
4103 SH_PFC_PIN_GROUP(i2c1),
4104 SH_PFC_PIN_GROUP(i2c1_b),
4105 SH_PFC_PIN_GROUP(i2c1_c),
4106 SH_PFC_PIN_GROUP(i2c1_d),
4107 SH_PFC_PIN_GROUP(i2c1_e),
4108 SH_PFC_PIN_GROUP(i2c2),
4109 SH_PFC_PIN_GROUP(i2c2_b),
4110 SH_PFC_PIN_GROUP(i2c2_c),
4111 SH_PFC_PIN_GROUP(i2c2_d),
4112 SH_PFC_PIN_GROUP(i2c3),
4113 SH_PFC_PIN_GROUP(i2c3_b),
4114 SH_PFC_PIN_GROUP(i2c3_c),
4115 SH_PFC_PIN_GROUP(i2c3_d),
4116 SH_PFC_PIN_GROUP(i2c4),
4117 SH_PFC_PIN_GROUP(i2c4_b),
4118 SH_PFC_PIN_GROUP(i2c4_c),
Wolfram Sang67871412014-02-23 13:38:12 +01004119 SH_PFC_PIN_GROUP(i2c7),
4120 SH_PFC_PIN_GROUP(i2c7_b),
4121 SH_PFC_PIN_GROUP(i2c7_c),
4122 SH_PFC_PIN_GROUP(i2c8),
4123 SH_PFC_PIN_GROUP(i2c8_b),
4124 SH_PFC_PIN_GROUP(i2c8_c),
Hisashi Nakamura50884512013-10-17 06:46:05 +09004125 SH_PFC_PIN_GROUP(intc_irq0),
4126 SH_PFC_PIN_GROUP(intc_irq1),
4127 SH_PFC_PIN_GROUP(intc_irq2),
4128 SH_PFC_PIN_GROUP(intc_irq3),
4129 SH_PFC_PIN_GROUP(mmc_data1),
4130 SH_PFC_PIN_GROUP(mmc_data4),
4131 SH_PFC_PIN_GROUP(mmc_data8),
4132 SH_PFC_PIN_GROUP(mmc_ctrl),
4133 SH_PFC_PIN_GROUP(msiof0_clk),
4134 SH_PFC_PIN_GROUP(msiof0_sync),
4135 SH_PFC_PIN_GROUP(msiof0_ss1),
4136 SH_PFC_PIN_GROUP(msiof0_ss2),
4137 SH_PFC_PIN_GROUP(msiof0_rx),
4138 SH_PFC_PIN_GROUP(msiof0_tx),
Geert Uytterhoevene6fae2d2014-02-26 10:16:57 +01004139 SH_PFC_PIN_GROUP(msiof0_clk_b),
4140 SH_PFC_PIN_GROUP(msiof0_sync_b),
4141 SH_PFC_PIN_GROUP(msiof0_ss1_b),
4142 SH_PFC_PIN_GROUP(msiof0_ss2_b),
4143 SH_PFC_PIN_GROUP(msiof0_rx_b),
4144 SH_PFC_PIN_GROUP(msiof0_tx_b),
4145 SH_PFC_PIN_GROUP(msiof0_clk_c),
4146 SH_PFC_PIN_GROUP(msiof0_sync_c),
4147 SH_PFC_PIN_GROUP(msiof0_ss1_c),
4148 SH_PFC_PIN_GROUP(msiof0_ss2_c),
4149 SH_PFC_PIN_GROUP(msiof0_rx_c),
4150 SH_PFC_PIN_GROUP(msiof0_tx_c),
Hisashi Nakamura50884512013-10-17 06:46:05 +09004151 SH_PFC_PIN_GROUP(msiof1_clk),
4152 SH_PFC_PIN_GROUP(msiof1_sync),
4153 SH_PFC_PIN_GROUP(msiof1_ss1),
4154 SH_PFC_PIN_GROUP(msiof1_ss2),
4155 SH_PFC_PIN_GROUP(msiof1_rx),
4156 SH_PFC_PIN_GROUP(msiof1_tx),
Geert Uytterhoevene6fae2d2014-02-26 10:16:57 +01004157 SH_PFC_PIN_GROUP(msiof1_clk_b),
4158 SH_PFC_PIN_GROUP(msiof1_sync_b),
4159 SH_PFC_PIN_GROUP(msiof1_ss1_b),
4160 SH_PFC_PIN_GROUP(msiof1_ss2_b),
4161 SH_PFC_PIN_GROUP(msiof1_rx_b),
4162 SH_PFC_PIN_GROUP(msiof1_tx_b),
4163 SH_PFC_PIN_GROUP(msiof1_clk_c),
4164 SH_PFC_PIN_GROUP(msiof1_sync_c),
4165 SH_PFC_PIN_GROUP(msiof1_rx_c),
4166 SH_PFC_PIN_GROUP(msiof1_tx_c),
4167 SH_PFC_PIN_GROUP(msiof1_clk_d),
4168 SH_PFC_PIN_GROUP(msiof1_sync_d),
4169 SH_PFC_PIN_GROUP(msiof1_ss1_d),
4170 SH_PFC_PIN_GROUP(msiof1_rx_d),
4171 SH_PFC_PIN_GROUP(msiof1_tx_d),
4172 SH_PFC_PIN_GROUP(msiof1_clk_e),
4173 SH_PFC_PIN_GROUP(msiof1_sync_e),
4174 SH_PFC_PIN_GROUP(msiof1_rx_e),
4175 SH_PFC_PIN_GROUP(msiof1_tx_e),
Hisashi Nakamura50884512013-10-17 06:46:05 +09004176 SH_PFC_PIN_GROUP(msiof2_clk),
4177 SH_PFC_PIN_GROUP(msiof2_sync),
4178 SH_PFC_PIN_GROUP(msiof2_ss1),
4179 SH_PFC_PIN_GROUP(msiof2_ss2),
4180 SH_PFC_PIN_GROUP(msiof2_rx),
4181 SH_PFC_PIN_GROUP(msiof2_tx),
Geert Uytterhoevene6fae2d2014-02-26 10:16:57 +01004182 SH_PFC_PIN_GROUP(msiof2_clk_b),
4183 SH_PFC_PIN_GROUP(msiof2_sync_b),
4184 SH_PFC_PIN_GROUP(msiof2_ss1_b),
4185 SH_PFC_PIN_GROUP(msiof2_ss2_b),
4186 SH_PFC_PIN_GROUP(msiof2_rx_b),
4187 SH_PFC_PIN_GROUP(msiof2_tx_b),
4188 SH_PFC_PIN_GROUP(msiof2_clk_c),
4189 SH_PFC_PIN_GROUP(msiof2_sync_c),
4190 SH_PFC_PIN_GROUP(msiof2_rx_c),
4191 SH_PFC_PIN_GROUP(msiof2_tx_c),
4192 SH_PFC_PIN_GROUP(msiof2_clk_d),
4193 SH_PFC_PIN_GROUP(msiof2_sync_d),
4194 SH_PFC_PIN_GROUP(msiof2_ss1_d),
4195 SH_PFC_PIN_GROUP(msiof2_ss2_d),
4196 SH_PFC_PIN_GROUP(msiof2_rx_d),
4197 SH_PFC_PIN_GROUP(msiof2_tx_d),
4198 SH_PFC_PIN_GROUP(msiof2_clk_e),
4199 SH_PFC_PIN_GROUP(msiof2_sync_e),
4200 SH_PFC_PIN_GROUP(msiof2_rx_e),
4201 SH_PFC_PIN_GROUP(msiof2_tx_e),
Geert Uytterhoeven2d0c3862014-01-12 12:00:30 +01004202 SH_PFC_PIN_GROUP(qspi_ctrl),
4203 SH_PFC_PIN_GROUP(qspi_data2),
4204 SH_PFC_PIN_GROUP(qspi_data4),
4205 SH_PFC_PIN_GROUP(qspi_ctrl_b),
4206 SH_PFC_PIN_GROUP(qspi_data2_b),
4207 SH_PFC_PIN_GROUP(qspi_data4_b),
Hisashi Nakamura50884512013-10-17 06:46:05 +09004208 SH_PFC_PIN_GROUP(scif0_data),
4209 SH_PFC_PIN_GROUP(scif0_data_b),
4210 SH_PFC_PIN_GROUP(scif0_data_c),
4211 SH_PFC_PIN_GROUP(scif0_data_d),
4212 SH_PFC_PIN_GROUP(scif0_data_e),
4213 SH_PFC_PIN_GROUP(scif1_data),
4214 SH_PFC_PIN_GROUP(scif1_data_b),
4215 SH_PFC_PIN_GROUP(scif1_clk_b),
4216 SH_PFC_PIN_GROUP(scif1_data_c),
4217 SH_PFC_PIN_GROUP(scif1_data_d),
4218 SH_PFC_PIN_GROUP(scif2_data),
4219 SH_PFC_PIN_GROUP(scif2_data_b),
4220 SH_PFC_PIN_GROUP(scif2_clk_b),
4221 SH_PFC_PIN_GROUP(scif2_data_c),
4222 SH_PFC_PIN_GROUP(scif2_data_e),
4223 SH_PFC_PIN_GROUP(scif3_data),
4224 SH_PFC_PIN_GROUP(scif3_clk),
4225 SH_PFC_PIN_GROUP(scif3_data_b),
4226 SH_PFC_PIN_GROUP(scif3_clk_b),
4227 SH_PFC_PIN_GROUP(scif3_data_c),
4228 SH_PFC_PIN_GROUP(scif3_data_d),
4229 SH_PFC_PIN_GROUP(scif4_data),
4230 SH_PFC_PIN_GROUP(scif4_data_b),
4231 SH_PFC_PIN_GROUP(scif4_data_c),
4232 SH_PFC_PIN_GROUP(scif5_data),
4233 SH_PFC_PIN_GROUP(scif5_data_b),
4234 SH_PFC_PIN_GROUP(scifa0_data),
4235 SH_PFC_PIN_GROUP(scifa0_data_b),
4236 SH_PFC_PIN_GROUP(scifa1_data),
4237 SH_PFC_PIN_GROUP(scifa1_clk),
4238 SH_PFC_PIN_GROUP(scifa1_data_b),
4239 SH_PFC_PIN_GROUP(scifa1_clk_b),
4240 SH_PFC_PIN_GROUP(scifa1_data_c),
4241 SH_PFC_PIN_GROUP(scifa2_data),
4242 SH_PFC_PIN_GROUP(scifa2_clk),
4243 SH_PFC_PIN_GROUP(scifa2_data_b),
4244 SH_PFC_PIN_GROUP(scifa3_data),
4245 SH_PFC_PIN_GROUP(scifa3_clk),
4246 SH_PFC_PIN_GROUP(scifa3_data_b),
4247 SH_PFC_PIN_GROUP(scifa3_clk_b),
4248 SH_PFC_PIN_GROUP(scifa3_data_c),
4249 SH_PFC_PIN_GROUP(scifa3_clk_c),
4250 SH_PFC_PIN_GROUP(scifa4_data),
4251 SH_PFC_PIN_GROUP(scifa4_data_b),
4252 SH_PFC_PIN_GROUP(scifa4_data_c),
4253 SH_PFC_PIN_GROUP(scifa5_data),
4254 SH_PFC_PIN_GROUP(scifa5_data_b),
4255 SH_PFC_PIN_GROUP(scifa5_data_c),
4256 SH_PFC_PIN_GROUP(scifb0_data),
4257 SH_PFC_PIN_GROUP(scifb0_clk),
4258 SH_PFC_PIN_GROUP(scifb0_ctrl),
4259 SH_PFC_PIN_GROUP(scifb0_data_b),
4260 SH_PFC_PIN_GROUP(scifb0_clk_b),
4261 SH_PFC_PIN_GROUP(scifb0_ctrl_b),
4262 SH_PFC_PIN_GROUP(scifb0_data_c),
4263 SH_PFC_PIN_GROUP(scifb0_clk_c),
4264 SH_PFC_PIN_GROUP(scifb0_data_d),
4265 SH_PFC_PIN_GROUP(scifb0_clk_d),
4266 SH_PFC_PIN_GROUP(scifb1_data),
4267 SH_PFC_PIN_GROUP(scifb1_clk),
4268 SH_PFC_PIN_GROUP(scifb1_ctrl),
4269 SH_PFC_PIN_GROUP(scifb1_data_b),
4270 SH_PFC_PIN_GROUP(scifb1_clk_b),
4271 SH_PFC_PIN_GROUP(scifb1_data_c),
4272 SH_PFC_PIN_GROUP(scifb1_clk_c),
4273 SH_PFC_PIN_GROUP(scifb1_data_d),
4274 SH_PFC_PIN_GROUP(scifb2_data),
4275 SH_PFC_PIN_GROUP(scifb2_clk),
4276 SH_PFC_PIN_GROUP(scifb2_ctrl),
4277 SH_PFC_PIN_GROUP(scifb2_data_b),
4278 SH_PFC_PIN_GROUP(scifb2_clk_b),
4279 SH_PFC_PIN_GROUP(scifb2_ctrl_b),
4280 SH_PFC_PIN_GROUP(scifb2_data_c),
4281 SH_PFC_PIN_GROUP(scifb2_clk_c),
4282 SH_PFC_PIN_GROUP(scifb2_data_d),
4283 SH_PFC_PIN_GROUP(sdhi0_data1),
4284 SH_PFC_PIN_GROUP(sdhi0_data4),
4285 SH_PFC_PIN_GROUP(sdhi0_ctrl),
4286 SH_PFC_PIN_GROUP(sdhi0_cd),
4287 SH_PFC_PIN_GROUP(sdhi0_wp),
4288 SH_PFC_PIN_GROUP(sdhi1_data1),
4289 SH_PFC_PIN_GROUP(sdhi1_data4),
4290 SH_PFC_PIN_GROUP(sdhi1_ctrl),
4291 SH_PFC_PIN_GROUP(sdhi1_cd),
4292 SH_PFC_PIN_GROUP(sdhi1_wp),
4293 SH_PFC_PIN_GROUP(sdhi2_data1),
4294 SH_PFC_PIN_GROUP(sdhi2_data4),
4295 SH_PFC_PIN_GROUP(sdhi2_ctrl),
4296 SH_PFC_PIN_GROUP(sdhi2_cd),
4297 SH_PFC_PIN_GROUP(sdhi2_wp),
Kuninori Morimotob664cd12014-04-13 17:23:35 -07004298 SH_PFC_PIN_GROUP(ssi0_data),
4299 SH_PFC_PIN_GROUP(ssi0_data_b),
4300 SH_PFC_PIN_GROUP(ssi0129_ctrl),
4301 SH_PFC_PIN_GROUP(ssi0129_ctrl_b),
4302 SH_PFC_PIN_GROUP(ssi1_data),
4303 SH_PFC_PIN_GROUP(ssi1_data_b),
4304 SH_PFC_PIN_GROUP(ssi1_ctrl),
4305 SH_PFC_PIN_GROUP(ssi1_ctrl_b),
4306 SH_PFC_PIN_GROUP(ssi2_data),
4307 SH_PFC_PIN_GROUP(ssi2_ctrl),
4308 SH_PFC_PIN_GROUP(ssi3_data),
4309 SH_PFC_PIN_GROUP(ssi34_ctrl),
4310 SH_PFC_PIN_GROUP(ssi4_data),
4311 SH_PFC_PIN_GROUP(ssi4_ctrl),
4312 SH_PFC_PIN_GROUP(ssi5_data),
4313 SH_PFC_PIN_GROUP(ssi5_ctrl),
4314 SH_PFC_PIN_GROUP(ssi6_data),
4315 SH_PFC_PIN_GROUP(ssi6_ctrl),
4316 SH_PFC_PIN_GROUP(ssi7_data),
4317 SH_PFC_PIN_GROUP(ssi7_data_b),
4318 SH_PFC_PIN_GROUP(ssi78_ctrl),
4319 SH_PFC_PIN_GROUP(ssi78_ctrl_b),
4320 SH_PFC_PIN_GROUP(ssi8_data),
4321 SH_PFC_PIN_GROUP(ssi8_data_b),
4322 SH_PFC_PIN_GROUP(ssi9_data),
4323 SH_PFC_PIN_GROUP(ssi9_data_b),
4324 SH_PFC_PIN_GROUP(ssi9_ctrl),
4325 SH_PFC_PIN_GROUP(ssi9_ctrl_b),
Valentine Barshak5e5a2982013-12-20 18:14:24 +04004326 SH_PFC_PIN_GROUP(usb0),
4327 SH_PFC_PIN_GROUP(usb1),
Valentine Barshak8e32c962013-12-25 23:36:01 +04004328 VIN_DATA_PIN_GROUP(vin0_data, 24),
4329 VIN_DATA_PIN_GROUP(vin0_data, 20),
4330 SH_PFC_PIN_GROUP(vin0_data18),
4331 VIN_DATA_PIN_GROUP(vin0_data, 16),
4332 VIN_DATA_PIN_GROUP(vin0_data, 12),
4333 VIN_DATA_PIN_GROUP(vin0_data, 10),
4334 VIN_DATA_PIN_GROUP(vin0_data, 8),
4335 SH_PFC_PIN_GROUP(vin0_sync),
4336 SH_PFC_PIN_GROUP(vin0_field),
4337 SH_PFC_PIN_GROUP(vin0_clkenb),
4338 SH_PFC_PIN_GROUP(vin0_clk),
4339 SH_PFC_PIN_GROUP(vin1_data8),
4340 SH_PFC_PIN_GROUP(vin1_sync),
4341 SH_PFC_PIN_GROUP(vin1_field),
4342 SH_PFC_PIN_GROUP(vin1_clkenb),
4343 SH_PFC_PIN_GROUP(vin1_clk),
4344 VIN_DATA_PIN_GROUP(vin1_b_data, 24),
4345 VIN_DATA_PIN_GROUP(vin1_b_data, 20),
4346 SH_PFC_PIN_GROUP(vin1_b_data18),
4347 VIN_DATA_PIN_GROUP(vin1_b_data, 16),
4348 VIN_DATA_PIN_GROUP(vin1_b_data, 12),
4349 VIN_DATA_PIN_GROUP(vin1_b_data, 10),
4350 VIN_DATA_PIN_GROUP(vin1_b_data, 8),
4351 SH_PFC_PIN_GROUP(vin1_b_sync),
4352 SH_PFC_PIN_GROUP(vin1_b_field),
4353 SH_PFC_PIN_GROUP(vin1_b_clkenb),
4354 SH_PFC_PIN_GROUP(vin1_b_clk),
4355 SH_PFC_PIN_GROUP(vin2_data8),
4356 SH_PFC_PIN_GROUP(vin2_sync),
4357 SH_PFC_PIN_GROUP(vin2_field),
4358 SH_PFC_PIN_GROUP(vin2_clkenb),
4359 SH_PFC_PIN_GROUP(vin2_clk),
Hisashi Nakamura50884512013-10-17 06:46:05 +09004360};
4361
Kuninori Morimotoc57a05b2014-04-13 17:24:04 -07004362static const char * const audio_clk_groups[] = {
4363 "audio_clk_a",
4364 "audio_clk_b",
4365 "audio_clk_b_b",
4366 "audio_clk_c",
4367 "audio_clkout",
4368};
4369
Hisashi Nakamura50884512013-10-17 06:46:05 +09004370static const char * const du_groups[] = {
4371 "du_rgb666",
4372 "du_rgb888",
4373 "du_clk_out_0",
4374 "du_clk_out_1",
Laurent Pinchartbc41f9f2013-11-13 13:46:17 +01004375 "du_sync",
Laurent Pinchartd10046e2014-04-01 12:59:09 +02004376 "du_oddf",
4377 "du_cde",
4378 "du_disp",
Hisashi Nakamura50884512013-10-17 06:46:05 +09004379};
4380
4381static const char * const du0_groups[] = {
4382 "du0_clk_in",
4383};
4384
4385static const char * const du1_groups[] = {
4386 "du1_clk_in",
Laurent Pinchartbc41f9f2013-11-13 13:46:17 +01004387 "du1_clk_in_b",
4388 "du1_clk_in_c",
Hisashi Nakamura50884512013-10-17 06:46:05 +09004389};
4390
4391static const char * const eth_groups[] = {
4392 "eth_link",
4393 "eth_magic",
4394 "eth_mdio",
4395 "eth_rmii",
4396};
4397
Nobuhiro Iwamatsu7d98fd32014-06-10 11:37:15 +09004398static const char * const hscif0_groups[] = {
4399 "hscif0_data",
4400 "hscif0_clk",
4401 "hscif0_ctrl",
4402 "hscif0_data_b",
4403 "hscif0_ctrl_b",
4404 "hscif0_data_c",
4405 "hscif0_clk_c",
4406};
4407
4408static const char * const hscif1_groups[] = {
4409 "hscif1_data",
4410 "hscif1_clk",
4411 "hscif1_ctrl",
4412 "hscif1_data_b",
4413 "hscif1_data_c",
4414 "hscif1_clk_c",
4415 "hscif1_ctrl_c",
4416 "hscif1_data_d",
4417 "hscif1_data_e",
4418 "hscif1_clk_e",
4419 "hscif1_ctrl_e",
4420};
4421
4422static const char * const hscif2_groups[] = {
4423 "hscif2_data",
4424 "hscif2_clk",
4425 "hscif2_ctrl",
4426 "hscif2_data_b",
4427 "hscif2_ctrl_b",
4428 "hscif2_data_c",
4429 "hscif2_clk_c",
4430 "hscif2_data_d",
4431};
4432
Valentine Barshaka5ffaf62013-12-27 15:27:37 +04004433static const char * const i2c0_groups[] = {
4434 "i2c0",
4435 "i2c0_b",
4436 "i2c0_c",
4437};
4438
4439static const char * const i2c1_groups[] = {
4440 "i2c1",
4441 "i2c1_b",
4442 "i2c1_c",
4443 "i2c1_d",
4444 "i2c1_e",
4445};
4446
4447static const char * const i2c2_groups[] = {
4448 "i2c2",
4449 "i2c2_b",
4450 "i2c2_c",
4451 "i2c2_d",
4452};
4453
4454static const char * const i2c3_groups[] = {
4455 "i2c3",
4456 "i2c3_b",
4457 "i2c3_c",
4458 "i2c3_d",
4459};
4460
4461static const char * const i2c4_groups[] = {
4462 "i2c4",
4463 "i2c4_b",
4464 "i2c4_c",
4465};
4466
Wolfram Sang67871412014-02-23 13:38:12 +01004467static const char * const i2c7_groups[] = {
4468 "i2c7",
4469 "i2c7_b",
4470 "i2c7_c",
4471};
4472
4473static const char * const i2c8_groups[] = {
4474 "i2c8",
4475 "i2c8_b",
4476 "i2c8_c",
4477};
4478
Hisashi Nakamura50884512013-10-17 06:46:05 +09004479static const char * const intc_groups[] = {
4480 "intc_irq0",
4481 "intc_irq1",
4482 "intc_irq2",
4483 "intc_irq3",
4484};
4485
4486static const char * const mmc_groups[] = {
4487 "mmc_data1",
4488 "mmc_data4",
4489 "mmc_data8",
4490 "mmc_ctrl",
4491};
4492
4493static const char * const msiof0_groups[] = {
4494 "msiof0_clk",
Takashi Yoshii2ef39672013-12-02 03:19:12 +09004495 "msiof0_sync",
4496 "msiof0_ss1",
4497 "msiof0_ss2",
4498 "msiof0_rx",
4499 "msiof0_tx",
Geert Uytterhoevene6fae2d2014-02-26 10:16:57 +01004500 "msiof0_clk_b",
4501 "msiof0_sync_b",
4502 "msiof0_ss1_b",
4503 "msiof0_ss2_b",
4504 "msiof0_rx_b",
4505 "msiof0_tx_b",
4506 "msiof0_clk_c",
4507 "msiof0_sync_c",
4508 "msiof0_ss1_c",
4509 "msiof0_ss2_c",
4510 "msiof0_rx_c",
4511 "msiof0_tx_c",
Hisashi Nakamura50884512013-10-17 06:46:05 +09004512};
4513
4514static const char * const msiof1_groups[] = {
4515 "msiof1_clk",
Takashi Yoshii2ef39672013-12-02 03:19:12 +09004516 "msiof1_sync",
4517 "msiof1_ss1",
4518 "msiof1_ss2",
4519 "msiof1_rx",
4520 "msiof1_tx",
Geert Uytterhoevene6fae2d2014-02-26 10:16:57 +01004521 "msiof1_clk_b",
4522 "msiof1_sync_b",
4523 "msiof1_ss1_b",
4524 "msiof1_ss2_b",
4525 "msiof1_rx_b",
4526 "msiof1_tx_b",
4527 "msiof1_clk_c",
4528 "msiof1_sync_c",
4529 "msiof1_rx_c",
4530 "msiof1_tx_c",
4531 "msiof1_clk_d",
4532 "msiof1_sync_d",
4533 "msiof1_ss1_d",
4534 "msiof1_rx_d",
4535 "msiof1_tx_d",
4536 "msiof1_clk_e",
4537 "msiof1_sync_e",
4538 "msiof1_rx_e",
4539 "msiof1_tx_e",
Hisashi Nakamura50884512013-10-17 06:46:05 +09004540};
4541
4542static const char * const msiof2_groups[] = {
4543 "msiof2_clk",
Takashi Yoshii2ef39672013-12-02 03:19:12 +09004544 "msiof2_sync",
4545 "msiof2_ss1",
4546 "msiof2_ss2",
4547 "msiof2_rx",
4548 "msiof2_tx",
Geert Uytterhoevene6fae2d2014-02-26 10:16:57 +01004549 "msiof2_clk_b",
4550 "msiof2_sync_b",
4551 "msiof2_ss1_b",
4552 "msiof2_ss2_b",
4553 "msiof2_rx_b",
4554 "msiof2_tx_b",
4555 "msiof2_clk_c",
4556 "msiof2_sync_c",
4557 "msiof2_rx_c",
4558 "msiof2_tx_c",
4559 "msiof2_clk_d",
4560 "msiof2_sync_d",
4561 "msiof2_ss1_d",
4562 "msiof2_ss2_d",
4563 "msiof2_rx_d",
4564 "msiof2_tx_d",
4565 "msiof2_clk_e",
4566 "msiof2_sync_e",
4567 "msiof2_rx_e",
4568 "msiof2_tx_e",
Hisashi Nakamura50884512013-10-17 06:46:05 +09004569};
4570
Geert Uytterhoeven2d0c3862014-01-12 12:00:30 +01004571static const char * const qspi_groups[] = {
4572 "qspi_ctrl",
4573 "qspi_data2",
4574 "qspi_data4",
4575 "qspi_ctrl_b",
4576 "qspi_data2_b",
4577 "qspi_data4_b",
Hisashi Nakamura50884512013-10-17 06:46:05 +09004578};
4579
4580static const char * const scif0_groups[] = {
4581 "scif0_data",
4582 "scif0_data_b",
4583 "scif0_data_c",
4584 "scif0_data_d",
4585 "scif0_data_e",
4586};
4587
4588static const char * const scif1_groups[] = {
4589 "scif1_data",
4590 "scif1_data_b",
4591 "scif1_clk_b",
4592 "scif1_data_c",
4593 "scif1_data_d",
4594};
4595
4596static const char * const scif2_groups[] = {
4597 "scif2_data",
4598 "scif2_data_b",
4599 "scif2_clk_b",
4600 "scif2_data_c",
4601 "scif2_data_e",
4602};
4603static const char * const scif3_groups[] = {
4604 "scif3_data",
4605 "scif3_clk",
4606 "scif3_data_b",
4607 "scif3_clk_b",
4608 "scif3_data_c",
4609 "scif3_data_d",
4610};
4611static const char * const scif4_groups[] = {
4612 "scif4_data",
4613 "scif4_data_b",
4614 "scif4_data_c",
4615};
4616static const char * const scif5_groups[] = {
4617 "scif5_data",
4618 "scif5_data_b",
4619};
4620static const char * const scifa0_groups[] = {
4621 "scifa0_data",
4622 "scifa0_data_b",
4623};
4624static const char * const scifa1_groups[] = {
4625 "scifa1_data",
4626 "scifa1_clk",
4627 "scifa1_data_b",
4628 "scifa1_clk_b",
4629 "scifa1_data_c",
4630};
4631static const char * const scifa2_groups[] = {
4632 "scifa2_data",
4633 "scifa2_clk",
4634 "scifa2_data_b",
4635};
4636static const char * const scifa3_groups[] = {
4637 "scifa3_data",
4638 "scifa3_clk",
4639 "scifa3_data_b",
4640 "scifa3_clk_b",
4641 "scifa3_data_c",
4642 "scifa3_clk_c",
4643};
4644static const char * const scifa4_groups[] = {
4645 "scifa4_data",
4646 "scifa4_data_b",
4647 "scifa4_data_c",
4648};
4649static const char * const scifa5_groups[] = {
4650 "scifa5_data",
4651 "scifa5_data_b",
4652 "scifa5_data_c",
4653};
4654static const char * const scifb0_groups[] = {
4655 "scifb0_data",
4656 "scifb0_clk",
4657 "scifb0_ctrl",
4658 "scifb0_data_b",
4659 "scifb0_clk_b",
4660 "scifb0_ctrl_b",
4661 "scifb0_data_c",
4662 "scifb0_clk_c",
4663 "scifb0_data_d",
4664 "scifb0_clk_d",
4665};
4666static const char * const scifb1_groups[] = {
4667 "scifb1_data",
4668 "scifb1_clk",
4669 "scifb1_ctrl",
4670 "scifb1_data_b",
4671 "scifb1_clk_b",
4672 "scifb1_data_c",
4673 "scifb1_clk_c",
4674 "scifb1_data_d",
4675};
4676static const char * const scifb2_groups[] = {
4677 "scifb2_data",
4678 "scifb2_clk",
4679 "scifb2_ctrl",
4680 "scifb2_data_b",
4681 "scifb2_clk_b",
4682 "scifb2_ctrl_b",
4683 "scifb0_data_c",
4684 "scifb2_clk_c",
4685 "scifb2_data_d",
4686};
4687
4688static const char * const sdhi0_groups[] = {
4689 "sdhi0_data1",
4690 "sdhi0_data4",
4691 "sdhi0_ctrl",
4692 "sdhi0_cd",
4693 "sdhi0_wp",
4694};
4695
4696static const char * const sdhi1_groups[] = {
4697 "sdhi1_data1",
4698 "sdhi1_data4",
4699 "sdhi1_ctrl",
4700 "sdhi1_cd",
4701 "sdhi1_wp",
4702};
4703
4704static const char * const sdhi2_groups[] = {
4705 "sdhi2_data1",
4706 "sdhi2_data4",
4707 "sdhi2_ctrl",
4708 "sdhi2_cd",
4709 "sdhi2_wp",
4710};
4711
Kuninori Morimotob664cd12014-04-13 17:23:35 -07004712static const char * const ssi_groups[] = {
4713 "ssi0_data",
4714 "ssi0_data_b",
4715 "ssi0129_ctrl",
4716 "ssi0129_ctrl_b",
4717 "ssi1_data",
4718 "ssi1_data_b",
4719 "ssi1_ctrl",
4720 "ssi1_ctrl_b",
4721 "ssi2_data",
4722 "ssi2_ctrl",
4723 "ssi3_data",
4724 "ssi34_ctrl",
4725 "ssi4_data",
4726 "ssi4_ctrl",
4727 "ssi5_data",
4728 "ssi5_ctrl",
4729 "ssi6_data",
4730 "ssi6_ctrl",
4731 "ssi7_data",
4732 "ssi7_data_b",
4733 "ssi78_ctrl",
4734 "ssi78_ctrl_b",
4735 "ssi8_data",
4736 "ssi8_data_b",
4737 "ssi9_data",
4738 "ssi9_data_b",
4739 "ssi9_ctrl",
4740 "ssi9_ctrl_b",
4741};
4742
Hisashi Nakamura50884512013-10-17 06:46:05 +09004743static const char * const usb0_groups[] = {
Valentine Barshak5e5a2982013-12-20 18:14:24 +04004744 "usb0",
Hisashi Nakamura50884512013-10-17 06:46:05 +09004745};
4746static const char * const usb1_groups[] = {
Valentine Barshak5e5a2982013-12-20 18:14:24 +04004747 "usb1",
Hisashi Nakamura50884512013-10-17 06:46:05 +09004748};
4749
Valentine Barshak8e32c962013-12-25 23:36:01 +04004750static const char * const vin0_groups[] = {
4751 "vin0_data24",
4752 "vin0_data20",
4753 "vin0_data18",
4754 "vin0_data16",
4755 "vin0_data12",
4756 "vin0_data10",
4757 "vin0_data8",
4758 "vin0_sync",
4759 "vin0_field",
4760 "vin0_clkenb",
4761 "vin0_clk",
4762};
4763
4764static const char * const vin1_groups[] = {
4765 "vin1_data8",
4766 "vin1_sync",
4767 "vin1_field",
4768 "vin1_clkenb",
4769 "vin1_clk",
4770 "vin1_b_data24",
4771 "vin1_b_data20",
4772 "vin1_b_data18",
4773 "vin1_b_data16",
4774 "vin1_b_data12",
4775 "vin1_b_data10",
4776 "vin1_b_data8",
4777 "vin1_b_sync",
4778 "vin1_b_field",
4779 "vin1_b_clkenb",
4780 "vin1_b_clk",
4781};
4782
4783static const char * const vin2_groups[] = {
4784 "vin2_data8",
4785 "vin2_sync",
4786 "vin2_field",
4787 "vin2_clkenb",
4788 "vin2_clk",
4789};
4790
Hisashi Nakamura50884512013-10-17 06:46:05 +09004791static const struct sh_pfc_function pinmux_functions[] = {
Kuninori Morimotoc57a05b2014-04-13 17:24:04 -07004792 SH_PFC_FUNCTION(audio_clk),
Hisashi Nakamura50884512013-10-17 06:46:05 +09004793 SH_PFC_FUNCTION(du),
4794 SH_PFC_FUNCTION(du0),
4795 SH_PFC_FUNCTION(du1),
4796 SH_PFC_FUNCTION(eth),
Nobuhiro Iwamatsu7d98fd32014-06-10 11:37:15 +09004797 SH_PFC_FUNCTION(hscif0),
4798 SH_PFC_FUNCTION(hscif1),
4799 SH_PFC_FUNCTION(hscif2),
Valentine Barshaka5ffaf62013-12-27 15:27:37 +04004800 SH_PFC_FUNCTION(i2c0),
4801 SH_PFC_FUNCTION(i2c1),
4802 SH_PFC_FUNCTION(i2c2),
4803 SH_PFC_FUNCTION(i2c3),
4804 SH_PFC_FUNCTION(i2c4),
Wolfram Sang67871412014-02-23 13:38:12 +01004805 SH_PFC_FUNCTION(i2c7),
4806 SH_PFC_FUNCTION(i2c8),
Hisashi Nakamura50884512013-10-17 06:46:05 +09004807 SH_PFC_FUNCTION(intc),
4808 SH_PFC_FUNCTION(mmc),
4809 SH_PFC_FUNCTION(msiof0),
4810 SH_PFC_FUNCTION(msiof1),
4811 SH_PFC_FUNCTION(msiof2),
Geert Uytterhoeven2d0c3862014-01-12 12:00:30 +01004812 SH_PFC_FUNCTION(qspi),
Hisashi Nakamura50884512013-10-17 06:46:05 +09004813 SH_PFC_FUNCTION(scif0),
4814 SH_PFC_FUNCTION(scif1),
4815 SH_PFC_FUNCTION(scif2),
4816 SH_PFC_FUNCTION(scif3),
4817 SH_PFC_FUNCTION(scif4),
4818 SH_PFC_FUNCTION(scif5),
4819 SH_PFC_FUNCTION(scifa0),
4820 SH_PFC_FUNCTION(scifa1),
4821 SH_PFC_FUNCTION(scifa2),
4822 SH_PFC_FUNCTION(scifa3),
4823 SH_PFC_FUNCTION(scifa4),
4824 SH_PFC_FUNCTION(scifa5),
4825 SH_PFC_FUNCTION(scifb0),
4826 SH_PFC_FUNCTION(scifb1),
4827 SH_PFC_FUNCTION(scifb2),
4828 SH_PFC_FUNCTION(sdhi0),
4829 SH_PFC_FUNCTION(sdhi1),
4830 SH_PFC_FUNCTION(sdhi2),
Kuninori Morimotob664cd12014-04-13 17:23:35 -07004831 SH_PFC_FUNCTION(ssi),
Hisashi Nakamura50884512013-10-17 06:46:05 +09004832 SH_PFC_FUNCTION(usb0),
4833 SH_PFC_FUNCTION(usb1),
Valentine Barshak8e32c962013-12-25 23:36:01 +04004834 SH_PFC_FUNCTION(vin0),
4835 SH_PFC_FUNCTION(vin1),
4836 SH_PFC_FUNCTION(vin2),
Hisashi Nakamura50884512013-10-17 06:46:05 +09004837};
4838
Laurent Pinchart44a45b52013-12-16 20:25:17 +01004839static const struct pinmux_cfg_reg pinmux_config_regs[] = {
Hisashi Nakamura50884512013-10-17 06:46:05 +09004840 { PINMUX_CFG_REG("GPSR0", 0xE6060004, 32, 1) {
4841 GP_0_31_FN, FN_IP1_22_20,
4842 GP_0_30_FN, FN_IP1_19_17,
4843 GP_0_29_FN, FN_IP1_16_14,
4844 GP_0_28_FN, FN_IP1_13_11,
4845 GP_0_27_FN, FN_IP1_10_8,
4846 GP_0_26_FN, FN_IP1_7_6,
4847 GP_0_25_FN, FN_IP1_5_4,
4848 GP_0_24_FN, FN_IP1_3_2,
4849 GP_0_23_FN, FN_IP1_1_0,
4850 GP_0_22_FN, FN_IP0_30_29,
4851 GP_0_21_FN, FN_IP0_28_27,
4852 GP_0_20_FN, FN_IP0_26_25,
4853 GP_0_19_FN, FN_IP0_24_23,
4854 GP_0_18_FN, FN_IP0_22_21,
4855 GP_0_17_FN, FN_IP0_20_19,
4856 GP_0_16_FN, FN_IP0_18_16,
4857 GP_0_15_FN, FN_IP0_15,
4858 GP_0_14_FN, FN_IP0_14,
4859 GP_0_13_FN, FN_IP0_13,
4860 GP_0_12_FN, FN_IP0_12,
4861 GP_0_11_FN, FN_IP0_11,
4862 GP_0_10_FN, FN_IP0_10,
4863 GP_0_9_FN, FN_IP0_9,
4864 GP_0_8_FN, FN_IP0_8,
4865 GP_0_7_FN, FN_IP0_7,
4866 GP_0_6_FN, FN_IP0_6,
4867 GP_0_5_FN, FN_IP0_5,
4868 GP_0_4_FN, FN_IP0_4,
4869 GP_0_3_FN, FN_IP0_3,
4870 GP_0_2_FN, FN_IP0_2,
4871 GP_0_1_FN, FN_IP0_1,
4872 GP_0_0_FN, FN_IP0_0, }
4873 },
4874 { PINMUX_CFG_REG("GPSR1", 0xE6060008, 32, 1) {
4875 0, 0,
4876 0, 0,
4877 0, 0,
4878 0, 0,
4879 0, 0,
4880 0, 0,
4881 GP_1_25_FN, FN_IP3_21_20,
4882 GP_1_24_FN, FN_IP3_19_18,
4883 GP_1_23_FN, FN_IP3_17_16,
4884 GP_1_22_FN, FN_IP3_15_14,
4885 GP_1_21_FN, FN_IP3_13_12,
4886 GP_1_20_FN, FN_IP3_11_9,
4887 GP_1_19_FN, FN_RD_N,
4888 GP_1_18_FN, FN_IP3_8_6,
4889 GP_1_17_FN, FN_IP3_5_3,
4890 GP_1_16_FN, FN_IP3_2_0,
4891 GP_1_15_FN, FN_IP2_29_27,
4892 GP_1_14_FN, FN_IP2_26_25,
4893 GP_1_13_FN, FN_IP2_24_23,
4894 GP_1_12_FN, FN_EX_CS0_N,
4895 GP_1_11_FN, FN_IP2_22_21,
4896 GP_1_10_FN, FN_IP2_20_19,
4897 GP_1_9_FN, FN_IP2_18_16,
4898 GP_1_8_FN, FN_IP2_15_13,
4899 GP_1_7_FN, FN_IP2_12_10,
4900 GP_1_6_FN, FN_IP2_9_7,
4901 GP_1_5_FN, FN_IP2_6_5,
4902 GP_1_4_FN, FN_IP2_4_3,
4903 GP_1_3_FN, FN_IP2_2_0,
4904 GP_1_2_FN, FN_IP1_31_29,
4905 GP_1_1_FN, FN_IP1_28_26,
4906 GP_1_0_FN, FN_IP1_25_23, }
4907 },
4908 { PINMUX_CFG_REG("GPSR2", 0xE606000C, 32, 1) {
4909 GP_2_31_FN, FN_IP6_7_6,
4910 GP_2_30_FN, FN_IP6_5_3,
4911 GP_2_29_FN, FN_IP6_2_0,
4912 GP_2_28_FN, FN_AUDIO_CLKA,
4913 GP_2_27_FN, FN_IP5_31_29,
4914 GP_2_26_FN, FN_IP5_28_26,
4915 GP_2_25_FN, FN_IP5_25_24,
4916 GP_2_24_FN, FN_IP5_23_22,
4917 GP_2_23_FN, FN_IP5_21_20,
4918 GP_2_22_FN, FN_IP5_19_17,
4919 GP_2_21_FN, FN_IP5_16_15,
4920 GP_2_20_FN, FN_IP5_14_12,
4921 GP_2_19_FN, FN_IP5_11_9,
4922 GP_2_18_FN, FN_IP5_8_6,
4923 GP_2_17_FN, FN_IP5_5_3,
4924 GP_2_16_FN, FN_IP5_2_0,
4925 GP_2_15_FN, FN_IP4_30_28,
4926 GP_2_14_FN, FN_IP4_27_26,
4927 GP_2_13_FN, FN_IP4_25_24,
4928 GP_2_12_FN, FN_IP4_23_22,
4929 GP_2_11_FN, FN_IP4_21,
4930 GP_2_10_FN, FN_IP4_20,
4931 GP_2_9_FN, FN_IP4_19,
4932 GP_2_8_FN, FN_IP4_18_16,
4933 GP_2_7_FN, FN_IP4_15_13,
4934 GP_2_6_FN, FN_IP4_12_10,
4935 GP_2_5_FN, FN_IP4_9_8,
4936 GP_2_4_FN, FN_IP4_7_5,
4937 GP_2_3_FN, FN_IP4_4_2,
4938 GP_2_2_FN, FN_IP4_1_0,
4939 GP_2_1_FN, FN_IP3_30_28,
4940 GP_2_0_FN, FN_IP3_27_25 }
4941 },
4942 { PINMUX_CFG_REG("GPSR3", 0xE6060010, 32, 1) {
4943 GP_3_31_FN, FN_IP9_18_17,
4944 GP_3_30_FN, FN_IP9_16,
4945 GP_3_29_FN, FN_IP9_15_13,
4946 GP_3_28_FN, FN_IP9_12,
4947 GP_3_27_FN, FN_IP9_11,
4948 GP_3_26_FN, FN_IP9_10_8,
4949 GP_3_25_FN, FN_IP9_7,
4950 GP_3_24_FN, FN_IP9_6,
4951 GP_3_23_FN, FN_IP9_5_3,
4952 GP_3_22_FN, FN_IP9_2_0,
4953 GP_3_21_FN, FN_IP8_30_28,
4954 GP_3_20_FN, FN_IP8_27_26,
4955 GP_3_19_FN, FN_IP8_25_24,
4956 GP_3_18_FN, FN_IP8_23_21,
4957 GP_3_17_FN, FN_IP8_20_18,
4958 GP_3_16_FN, FN_IP8_17_15,
4959 GP_3_15_FN, FN_IP8_14_12,
4960 GP_3_14_FN, FN_IP8_11_9,
4961 GP_3_13_FN, FN_IP8_8_6,
4962 GP_3_12_FN, FN_IP8_5_3,
4963 GP_3_11_FN, FN_IP8_2_0,
4964 GP_3_10_FN, FN_IP7_29_27,
4965 GP_3_9_FN, FN_IP7_26_24,
4966 GP_3_8_FN, FN_IP7_23_21,
4967 GP_3_7_FN, FN_IP7_20_19,
4968 GP_3_6_FN, FN_IP7_18_17,
4969 GP_3_5_FN, FN_IP7_16_15,
4970 GP_3_4_FN, FN_IP7_14_13,
4971 GP_3_3_FN, FN_IP7_12_11,
4972 GP_3_2_FN, FN_IP7_10_9,
4973 GP_3_1_FN, FN_IP7_8_6,
4974 GP_3_0_FN, FN_IP7_5_3 }
4975 },
4976 { PINMUX_CFG_REG("GPSR4", 0xE6060014, 32, 1) {
4977 GP_4_31_FN, FN_IP15_5_4,
4978 GP_4_30_FN, FN_IP15_3_2,
4979 GP_4_29_FN, FN_IP15_1_0,
4980 GP_4_28_FN, FN_IP11_8_6,
4981 GP_4_27_FN, FN_IP11_5_3,
4982 GP_4_26_FN, FN_IP11_2_0,
4983 GP_4_25_FN, FN_IP10_31_29,
4984 GP_4_24_FN, FN_IP10_28_27,
4985 GP_4_23_FN, FN_IP10_26_25,
4986 GP_4_22_FN, FN_IP10_24_22,
4987 GP_4_21_FN, FN_IP10_21_19,
4988 GP_4_20_FN, FN_IP10_18_17,
4989 GP_4_19_FN, FN_IP10_16_15,
4990 GP_4_18_FN, FN_IP10_14_12,
4991 GP_4_17_FN, FN_IP10_11_9,
4992 GP_4_16_FN, FN_IP10_8_6,
4993 GP_4_15_FN, FN_IP10_5_3,
4994 GP_4_14_FN, FN_IP10_2_0,
4995 GP_4_13_FN, FN_IP9_31_29,
4996 GP_4_12_FN, FN_VI0_DATA7_VI0_B7,
4997 GP_4_11_FN, FN_VI0_DATA6_VI0_B6,
4998 GP_4_10_FN, FN_VI0_DATA5_VI0_B5,
4999 GP_4_9_FN, FN_VI0_DATA4_VI0_B4,
5000 GP_4_8_FN, FN_IP9_28_27,
5001 GP_4_7_FN, FN_VI0_DATA2_VI0_B2,
5002 GP_4_6_FN, FN_VI0_DATA1_VI0_B1,
5003 GP_4_5_FN, FN_VI0_DATA0_VI0_B0,
5004 GP_4_4_FN, FN_IP9_26_25,
5005 GP_4_3_FN, FN_IP9_24_23,
5006 GP_4_2_FN, FN_IP9_22_21,
5007 GP_4_1_FN, FN_IP9_20_19,
5008 GP_4_0_FN, FN_VI0_CLK }
5009 },
5010 { PINMUX_CFG_REG("GPSR5", 0xE6060018, 32, 1) {
5011 GP_5_31_FN, FN_IP3_24_22,
5012 GP_5_30_FN, FN_IP13_9_7,
5013 GP_5_29_FN, FN_IP13_6_5,
5014 GP_5_28_FN, FN_IP13_4_3,
5015 GP_5_27_FN, FN_IP13_2_0,
5016 GP_5_26_FN, FN_IP12_29_27,
5017 GP_5_25_FN, FN_IP12_26_24,
5018 GP_5_24_FN, FN_IP12_23_22,
5019 GP_5_23_FN, FN_IP12_21_20,
5020 GP_5_22_FN, FN_IP12_19_18,
5021 GP_5_21_FN, FN_IP12_17_16,
5022 GP_5_20_FN, FN_IP12_15_13,
5023 GP_5_19_FN, FN_IP12_12_10,
5024 GP_5_18_FN, FN_IP12_9_7,
5025 GP_5_17_FN, FN_IP12_6_4,
5026 GP_5_16_FN, FN_IP12_3_2,
5027 GP_5_15_FN, FN_IP12_1_0,
5028 GP_5_14_FN, FN_IP11_31_30,
5029 GP_5_13_FN, FN_IP11_29_28,
5030 GP_5_12_FN, FN_IP11_27,
5031 GP_5_11_FN, FN_IP11_26,
5032 GP_5_10_FN, FN_IP11_25,
5033 GP_5_9_FN, FN_IP11_24,
5034 GP_5_8_FN, FN_IP11_23,
5035 GP_5_7_FN, FN_IP11_22,
5036 GP_5_6_FN, FN_IP11_21,
5037 GP_5_5_FN, FN_IP11_20,
5038 GP_5_4_FN, FN_IP11_19,
5039 GP_5_3_FN, FN_IP11_18_17,
5040 GP_5_2_FN, FN_IP11_16_15,
5041 GP_5_1_FN, FN_IP11_14_12,
5042 GP_5_0_FN, FN_IP11_11_9 }
5043 },
5044 { PINMUX_CFG_REG("GPSR6", 0xE606001C, 32, 1) {
5045 GP_6_31_FN, FN_DU0_DOTCLKIN,
5046 GP_6_30_FN, FN_USB1_OVC,
5047 GP_6_29_FN, FN_IP14_31_29,
5048 GP_6_28_FN, FN_IP14_28_26,
5049 GP_6_27_FN, FN_IP14_25_23,
5050 GP_6_26_FN, FN_IP14_22_20,
5051 GP_6_25_FN, FN_IP14_19_17,
5052 GP_6_24_FN, FN_IP14_16_14,
5053 GP_6_23_FN, FN_IP14_13_11,
5054 GP_6_22_FN, FN_IP14_10_8,
5055 GP_6_21_FN, FN_IP14_7,
5056 GP_6_20_FN, FN_IP14_6,
5057 GP_6_19_FN, FN_IP14_5,
5058 GP_6_18_FN, FN_IP14_4,
5059 GP_6_17_FN, FN_IP14_3,
5060 GP_6_16_FN, FN_IP14_2,
5061 GP_6_15_FN, FN_IP14_1_0,
5062 GP_6_14_FN, FN_IP13_30_28,
5063 GP_6_13_FN, FN_IP13_27,
5064 GP_6_12_FN, FN_IP13_26,
5065 GP_6_11_FN, FN_IP13_25,
5066 GP_6_10_FN, FN_IP13_24_23,
5067 GP_6_9_FN, FN_IP13_22,
Magnus Dammb5973fc2014-02-26 19:10:26 +09005068 GP_6_8_FN, FN_SD1_CLK,
Hisashi Nakamura50884512013-10-17 06:46:05 +09005069 GP_6_7_FN, FN_IP13_21_19,
5070 GP_6_6_FN, FN_IP13_18_16,
5071 GP_6_5_FN, FN_IP13_15,
5072 GP_6_4_FN, FN_IP13_14,
5073 GP_6_3_FN, FN_IP13_13,
5074 GP_6_2_FN, FN_IP13_12,
5075 GP_6_1_FN, FN_IP13_11,
5076 GP_6_0_FN, FN_IP13_10 }
5077 },
5078 { PINMUX_CFG_REG("GPSR7", 0xE6060074, 32, 1) {
5079 0, 0,
5080 0, 0,
5081 0, 0,
5082 0, 0,
5083 0, 0,
5084 0, 0,
5085 GP_7_25_FN, FN_USB1_PWEN,
5086 GP_7_24_FN, FN_USB0_OVC,
5087 GP_7_23_FN, FN_USB0_PWEN,
5088 GP_7_22_FN, FN_IP15_14_12,
5089 GP_7_21_FN, FN_IP15_11_9,
5090 GP_7_20_FN, FN_IP15_8_6,
5091 GP_7_19_FN, FN_IP7_2_0,
5092 GP_7_18_FN, FN_IP6_29_27,
5093 GP_7_17_FN, FN_IP6_26_24,
5094 GP_7_16_FN, FN_IP6_23_21,
5095 GP_7_15_FN, FN_IP6_20_19,
5096 GP_7_14_FN, FN_IP6_18_16,
5097 GP_7_13_FN, FN_IP6_15_14,
5098 GP_7_12_FN, FN_IP6_13_12,
5099 GP_7_11_FN, FN_IP6_11_10,
5100 GP_7_10_FN, FN_IP6_9_8,
5101 GP_7_9_FN, FN_IP16_11_10,
5102 GP_7_8_FN, FN_IP16_9_8,
5103 GP_7_7_FN, FN_IP16_7_6,
5104 GP_7_6_FN, FN_IP16_5_3,
5105 GP_7_5_FN, FN_IP16_2_0,
5106 GP_7_4_FN, FN_IP15_29_27,
5107 GP_7_3_FN, FN_IP15_26_24,
5108 GP_7_2_FN, FN_IP15_23_21,
5109 GP_7_1_FN, FN_IP15_20_18,
5110 GP_7_0_FN, FN_IP15_17_15 }
5111 },
5112 { PINMUX_CFG_REG_VAR("IPSR0", 0xE6060020, 32,
5113 1, 2, 2, 2, 2, 2, 2, 3, 1, 1, 1, 1, 1, 1, 1, 1,
5114 1, 1, 1, 1, 1, 1, 1, 1) {
5115 /* IP0_31 [1] */
5116 0, 0,
5117 /* IP0_30_29 [2] */
5118 FN_A6, FN_MSIOF1_SCK,
5119 0, 0,
5120 /* IP0_28_27 [2] */
5121 FN_A5, FN_MSIOF0_RXD_B,
5122 0, 0,
5123 /* IP0_26_25 [2] */
5124 FN_A4, FN_MSIOF0_TXD_B,
5125 0, 0,
5126 /* IP0_24_23 [2] */
5127 FN_A3, FN_MSIOF0_SS2_B,
5128 0, 0,
5129 /* IP0_22_21 [2] */
5130 FN_A2, FN_MSIOF0_SS1_B,
5131 0, 0,
5132 /* IP0_20_19 [2] */
5133 FN_A1, FN_MSIOF0_SYNC_B,
5134 0, 0,
5135 /* IP0_18_16 [3] */
5136 FN_A0, FN_ATAWR0_N_C, FN_MSIOF0_SCK_B, FN_SCL0_C, FN_PWM2_B,
5137 0, 0, 0,
5138 /* IP0_15 [1] */
5139 FN_D15, 0,
5140 /* IP0_14 [1] */
5141 FN_D14, 0,
5142 /* IP0_13 [1] */
5143 FN_D13, 0,
5144 /* IP0_12 [1] */
5145 FN_D12, 0,
5146 /* IP0_11 [1] */
5147 FN_D11, 0,
5148 /* IP0_10 [1] */
5149 FN_D10, 0,
5150 /* IP0_9 [1] */
5151 FN_D9, 0,
5152 /* IP0_8 [1] */
5153 FN_D8, 0,
5154 /* IP0_7 [1] */
5155 FN_D7, 0,
5156 /* IP0_6 [1] */
5157 FN_D6, 0,
5158 /* IP0_5 [1] */
5159 FN_D5, 0,
5160 /* IP0_4 [1] */
5161 FN_D4, 0,
5162 /* IP0_3 [1] */
5163 FN_D3, 0,
5164 /* IP0_2 [1] */
5165 FN_D2, 0,
5166 /* IP0_1 [1] */
5167 FN_D1, 0,
5168 /* IP0_0 [1] */
5169 FN_D0, 0, }
5170 },
5171 { PINMUX_CFG_REG_VAR("IPSR1", 0xE6060024, 32,
5172 3, 3, 3, 3, 3, 3, 3, 3, 2, 2, 2, 2) {
5173 /* IP1_31_29 [3] */
5174 FN_A18, FN_DREQ1, FN_SCIFA1_RXD_C, 0, FN_SCIFB1_RXD_C,
5175 0, 0, 0,
5176 /* IP1_28_26 [3] */
5177 FN_A17, FN_DACK2_B, 0, FN_SDA0_C,
5178 0, 0, 0, 0,
5179 /* IP1_25_23 [3] */
5180 FN_A16, FN_DREQ2_B, FN_FMCLK_C, 0, FN_SCIFA1_SCK_B,
5181 0, 0, 0,
5182 /* IP1_22_20 [3] */
5183 FN_A15, FN_BPFCLK_C,
5184 0, 0, 0, 0, 0, 0,
5185 /* IP1_19_17 [3] */
5186 FN_A14, FN_ATADIR0_N_C, FN_FMIN, FN_FMIN_C, FN_MSIOF1_SYNC_D,
5187 0, 0, 0,
5188 /* IP1_16_14 [3] */
5189 FN_A13, FN_ATAG0_N_C, FN_BPFCLK, FN_MSIOF1_SS1_D,
5190 0, 0, 0, 0,
5191 /* IP1_13_11 [3] */
5192 FN_A12, FN_FMCLK, FN_SDA3_D, FN_MSIOF1_SCK_D,
5193 0, 0, 0, 0,
5194 /* IP1_10_8 [3] */
5195 FN_A11, FN_MSIOF1_RXD, FN_SCL3_D, FN_MSIOF1_RXD_D,
5196 0, 0, 0, 0,
5197 /* IP1_7_6 [2] */
5198 FN_A10, FN_MSIOF1_TXD, 0, FN_MSIOF1_TXD_D,
5199 /* IP1_5_4 [2] */
5200 FN_A9, FN_MSIOF1_SS2, FN_SDA0, 0,
5201 /* IP1_3_2 [2] */
5202 FN_A8, FN_MSIOF1_SS1, FN_SCL0, 0,
5203 /* IP1_1_0 [2] */
5204 FN_A7, FN_MSIOF1_SYNC,
5205 0, 0, }
5206 },
5207 { PINMUX_CFG_REG_VAR("IPSR2", 0xE6060028, 32,
5208 2, 3, 2, 2, 2, 2, 3, 3, 3, 3, 2, 2, 3) {
5209 /* IP2_31_20 [2] */
5210 0, 0, 0, 0,
5211 /* IP2_29_27 [3] */
5212 FN_EX_CS3_N, FN_ATADIR0_N, FN_MSIOF2_TXD,
5213 FN_ATAG0_N, 0, FN_EX_WAIT1,
5214 0, 0,
5215 /* IP2_26_25 [2] */
5216 FN_EX_CS2_N, FN_ATAWR0_N, FN_MSIOF2_SYNC, 0,
5217 /* IP2_24_23 [2] */
5218 FN_EX_CS1_N, FN_MSIOF2_SCK, 0, 0,
5219 /* IP2_22_21 [2] */
5220 FN_CS1_N_A26, FN_ATADIR0_N_B, FN_SDA1, 0,
5221 /* IP2_20_19 [2] */
5222 FN_CS0_N, FN_ATAG0_N_B, FN_SCL1, 0,
5223 /* IP2_18_16 [3] */
5224 FN_A25, FN_DACK2, FN_SSL, FN_DREQ1_C, FN_RX1, FN_SCIFA1_RXD,
5225 0, 0,
5226 /* IP2_15_13 [3] */
5227 FN_A24, FN_DREQ2, FN_IO3, FN_TX1, FN_SCIFA1_TXD,
5228 0, 0, 0,
5229 /* IP2_12_0 [3] */
5230 FN_A23, FN_IO2, FN_BPFCLK_B, FN_RX0, FN_SCIFA0_RXD,
5231 0, 0, 0,
5232 /* IP2_9_7 [3] */
5233 FN_A22, FN_MISO_IO1, FN_FMCLK_B, FN_TX0, FN_SCIFA0_TXD,
5234 0, 0, 0,
5235 /* IP2_6_5 [2] */
5236 FN_A21, FN_ATAWR0_N_B, FN_MOSI_IO0, 0,
5237 /* IP2_4_3 [2] */
5238 FN_A20, FN_SPCLK, 0, 0,
5239 /* IP2_2_0 [3] */
5240 FN_A19, FN_DACK1, FN_SCIFA1_TXD_C, 0,
5241 FN_SCIFB1_TXD_C, 0, FN_SCIFB1_SCK_B, 0, }
5242 },
5243 { PINMUX_CFG_REG_VAR("IPSR3", 0xE606002C, 32,
5244 1, 3, 3, 3, 2, 2, 2, 2, 2, 3, 3, 3, 3) {
5245 /* IP3_31 [1] */
5246 0, 0,
5247 /* IP3_30_28 [3] */
5248 FN_SSI_WS0129, FN_HTX0_C, FN_HTX2_C,
5249 FN_SCIFB0_TXD_C, FN_SCIFB2_TXD_C,
5250 0, 0, 0,
5251 /* IP3_27_25 [3] */
5252 FN_SSI_SCK0129, FN_HRX0_C, FN_HRX2_C,
5253 FN_SCIFB0_RXD_C, FN_SCIFB2_RXD_C,
5254 0, 0, 0,
5255 /* IP3_24_22 [3] */
5256 FN_SPEEDIN, 0, FN_HSCK0_C, FN_HSCK2_C, FN_SCIFB0_SCK_B,
5257 FN_SCIFB2_SCK_B, FN_DREQ2_C, FN_HTX2_D,
5258 /* IP3_21_20 [2] */
5259 FN_DACK0, FN_DRACK0, FN_REMOCON, 0,
5260 /* IP3_19_18 [2] */
5261 FN_DREQ0, FN_PWM3, FN_TPU_TO3, 0,
5262 /* IP3_17_16 [2] */
5263 FN_EX_WAIT0, FN_HRTS2_N_B, FN_SCIFB0_CTS_N_B, 0,
5264 /* IP3_15_14 [2] */
5265 FN_WE1_N, FN_ATARD0_N_B, FN_HTX2_B, FN_SCIFB0_RTS_N_B,
5266 /* IP3_13_12 [2] */
5267 FN_WE0_N, FN_HCTS2_N_B, FN_SCIFB0_TXD_B, 0,
5268 /* IP3_11_9 [3] */
5269 FN_RD_WR_N, FN_HRX2_B, FN_FMIN_B, FN_SCIFB0_RXD_B, FN_DREQ1_D,
5270 0, 0, 0,
5271 /* IP3_8_6 [3] */
5272 FN_BS_N, FN_ATACS10_N, FN_MSIOF2_SS2, FN_HTX1_B,
5273 FN_SCIFB1_TXD_B, FN_PWM2, FN_TPU_TO2, 0,
5274 /* IP3_5_3 [3] */
5275 FN_EX_CS5_N, FN_ATACS00_N, FN_MSIOF2_SS1, FN_HRX1_B,
5276 FN_SCIFB1_RXD_B, FN_PWM1, FN_TPU_TO1, 0,
5277 /* IP3_2_0 [3] */
5278 FN_EX_CS4_N, FN_ATARD0_N, FN_MSIOF2_RXD, 0, FN_EX_WAIT2,
5279 0, 0, 0, }
5280 },
5281 { PINMUX_CFG_REG_VAR("IPSR4", 0xE6060030, 32,
5282 1, 3, 2, 2, 2, 1, 1, 1, 3, 3, 3, 2, 3, 3, 2) {
5283 /* IP4_31 [1] */
5284 0, 0,
5285 /* IP4_30_28 [3] */
5286 FN_SSI_SCK5, FN_MSIOF1_SCK_C, FN_TS_SDATA0, FN_GLO_I0,
5287 FN_MSIOF2_SYNC_D, FN_VI1_R2_B,
5288 0, 0,
5289 /* IP4_27_26 [2] */
5290 FN_SSI_SDATA4, FN_MSIOF2_SCK_D, 0, 0,
5291 /* IP4_25_24 [2] */
5292 FN_SSI_WS4, FN_GLO_RFON_D, 0, 0,
5293 /* IP4_23_22 [2] */
5294 FN_SSI_SCK4, FN_GLO_SS_D, 0, 0,
5295 /* IP4_21 [1] */
5296 FN_SSI_SDATA3, 0,
5297 /* IP4_20 [1] */
5298 FN_SSI_WS34, 0,
5299 /* IP4_19 [1] */
5300 FN_SSI_SCK34, 0,
5301 /* IP4_18_16 [3] */
5302 FN_SSI_SDATA2, FN_GPS_MAG_B, FN_TX2_E, FN_HRTS1_N_E,
5303 0, 0, 0, 0,
5304 /* IP4_15_13 [3] */
5305 FN_SSI_WS2, FN_SDA2, FN_GPS_SIGN_B, FN_RX2_E,
5306 FN_GLO_Q1_D, FN_HCTS1_N_E,
5307 0, 0,
5308 /* IP4_12_10 [3] */
5309 FN_SSI_SCK2, FN_SCL2, FN_GPS_CLK_B, FN_GLO_Q0_D, FN_HSCK1_E,
5310 0, 0, 0,
5311 /* IP4_9_8 [2] */
5312 FN_SSI_SDATA1, FN_SDA1_B, FN_SDA8_B, FN_MSIOF2_RXD_C,
5313 /* IP4_7_5 [3] */
5314 FN_SSI_WS1, FN_SCL1_B, FN_SCL8_B, FN_MSIOF2_TXD_C, FN_GLO_I1_D,
5315 0, 0, 0,
5316 /* IP4_4_2 [3] */
5317 FN_SSI_SCK1, FN_SDA0_B, FN_SDA7_B,
5318 FN_MSIOF2_SYNC_C, FN_GLO_I0_D,
5319 0, 0, 0,
5320 /* IP4_1_0 [2] */
5321 FN_SSI_SDATA0, FN_SCL0_B, FN_SCL7_B, FN_MSIOF2_SCK_C, }
5322 },
5323 { PINMUX_CFG_REG_VAR("IPSR5", 0xE6060034, 32,
5324 3, 3, 2, 2, 2, 3, 2, 3, 3, 3, 3, 3) {
5325 /* IP5_31_29 [3] */
5326 FN_SSI_SDATA9, FN_RX3_D, FN_CAN0_RX_D,
5327 0, 0, 0, 0, 0,
5328 /* IP5_28_26 [3] */
5329 FN_SSI_WS9, FN_TX3_D, FN_CAN0_TX_D, FN_GLO_SDATA_D,
5330 0, 0, 0, 0,
5331 /* IP5_25_24 [2] */
5332 FN_SSI_SCK9, FN_RX1_D, FN_GLO_SCLK_D, 0,
5333 /* IP5_23_22 [2] */
5334 FN_SSI_SDATA8, FN_TX1_D, FN_STP_ISSYNC_0_B, 0,
5335 /* IP5_21_20 [2] */
5336 FN_SSI_SDATA7, FN_RX0_D, FN_STP_ISEN_0_B, 0,
5337 /* IP5_19_17 [3] */
5338 FN_SSI_WS78, FN_TX0_D, FN_STP_ISD_0_B, FN_GLO_RFON,
5339 0, 0, 0, 0,
5340 /* IP5_16_15 [2] */
5341 FN_SSI_SCK78, FN_STP_ISCLK_0_B, FN_GLO_SS, 0,
5342 /* IP5_14_12 [3] */
5343 FN_SSI_SDATA6, FN_STP_IVCXO27_0_B, FN_GLO_SDATA, FN_VI1_R7_B,
5344 0, 0, 0, 0,
5345 /* IP5_11_9 [3] */
5346 FN_SSI_WS6, FN_GLO_SCLK, FN_MSIOF2_SS2_D, FN_VI1_R6_B,
5347 0, 0, 0, 0,
5348 /* IP5_8_6 [3] */
5349 FN_SSI_SCK6, FN_MSIOF1_RXD_C, FN_TS_SPSYNC0, FN_GLO_Q1,
5350 FN_MSIOF2_RXD_D, FN_VI1_R5_B,
5351 0, 0,
5352 /* IP5_5_3 [3] */
5353 FN_SSI_SDATA5, FN_MSIOF1_TXD_C, FN_TS_SDEN0, FN_GLO_Q0,
5354 FN_MSIOF2_SS1_D, FN_VI1_R4_B,
5355 0, 0,
5356 /* IP5_2_0 [3] */
5357 FN_SSI_WS5, FN_MSIOF1_SYNC_C, FN_TS_SCK0, FN_GLO_I1,
5358 FN_MSIOF2_TXD_D, FN_VI1_R3_B,
5359 0, 0, }
5360 },
5361 { PINMUX_CFG_REG_VAR("IPSR6", 0xE6060038, 32,
5362 2, 3, 3, 3, 2, 3, 2, 2, 2, 2, 2, 3, 3) {
5363 /* IP6_31_30 [2] */
5364 0, 0, 0, 0,
5365 /* IP6_29_27 [3] */
5366 FN_IRQ8, FN_HRTS1_N_C, FN_MSIOF1_RXD_B,
5367 FN_GPS_SIGN_C, FN_GPS_SIGN_D,
5368 0, 0, 0,
5369 /* IP6_26_24 [3] */
5370 FN_IRQ7, FN_HCTS1_N_C, FN_MSIOF1_TXD_B,
5371 FN_GPS_CLK_C, FN_GPS_CLK_D,
5372 0, 0, 0,
5373 /* IP6_23_21 [3] */
5374 FN_IRQ6, FN_HSCK1_C, FN_MSIOF1_SS2_B,
5375 FN_SDA1_E, FN_MSIOF2_SYNC_E,
5376 0, 0, 0,
5377 /* IP6_20_19 [2] */
5378 FN_IRQ5, FN_HTX1_C, FN_SCL1_E, FN_MSIOF2_SCK_E,
5379 /* IP6_18_16 [3] */
5380 FN_IRQ4, FN_HRX1_C, FN_SDA4_C, FN_MSIOF2_RXD_E, FN_INTC_IRQ4_N,
5381 0, 0, 0,
5382 /* IP6_15_14 [2] */
5383 FN_IRQ3, FN_SCL4_C, FN_MSIOF2_TXD_E, FN_INTC_IRQ3_N,
5384 /* IP6_13_12 [2] */
5385 FN_IRQ2, FN_SCIFB1_TXD_D, FN_INTC_IRQ2_N, 0,
5386 /* IP6_11_10 [2] */
5387 FN_IRQ1, FN_SCIFB1_SCK_C, FN_INTC_IRQ1_N, 0,
5388 /* IP6_9_8 [2] */
5389 FN_IRQ0, FN_SCIFB1_RXD_D, FN_INTC_IRQ0_N, 0,
5390 /* IP6_7_6 [2] */
5391 FN_AUDIO_CLKOUT, FN_MSIOF1_SS1_B, FN_TX2, FN_SCIFA2_TXD,
5392 /* IP6_5_3 [3] */
5393 FN_AUDIO_CLKC, FN_SCIFB0_SCK_C, FN_MSIOF1_SYNC_B, FN_RX2,
5394 FN_SCIFA2_RXD, FN_FMIN_E,
5395 0, 0,
5396 /* IP6_2_0 [3] */
5397 FN_AUDIO_CLKB, FN_STP_OPWM_0_B, FN_MSIOF1_SCK_B,
5398 FN_SCIF_CLK, 0, FN_BPFCLK_E,
5399 0, 0, }
5400 },
5401 { PINMUX_CFG_REG_VAR("IPSR7", 0xE606003C, 32,
5402 2, 3, 3, 3, 2, 2, 2, 2, 2, 2, 3, 3, 3) {
5403 /* IP7_31_30 [2] */
5404 0, 0, 0, 0,
5405 /* IP7_29_27 [3] */
5406 FN_DU1_DG2, FN_LCDOUT10, FN_VI1_DATA4_B, FN_SCIF1_SCK_B,
5407 FN_SCIFA1_SCK, FN_SSI_SCK78_B,
5408 0, 0,
5409 /* IP7_26_24 [3] */
5410 FN_DU1_DG1, FN_LCDOUT9, FN_VI1_DATA3_B, FN_RX1_B,
5411 FN_SCIFA1_RXD_B, FN_MSIOF2_SS2_B,
5412 0, 0,
5413 /* IP7_23_21 [3] */
5414 FN_DU1_DG0, FN_LCDOUT8, FN_VI1_DATA2_B, FN_TX1_B,
5415 FN_SCIFA1_TXD_B, FN_MSIOF2_SS1_B,
5416 0, 0,
5417 /* IP7_20_19 [2] */
5418 FN_DU1_DR7, FN_LCDOUT7, FN_SSI_SDATA1_B, 0,
5419 /* IP7_18_17 [2] */
5420 FN_DU1_DR6, FN_LCDOUT6, FN_SSI_WS1_B, 0,
5421 /* IP7_16_15 [2] */
5422 FN_DU1_DR5, FN_LCDOUT5, FN_SSI_SCK1_B, 0,
5423 /* IP7_14_13 [2] */
5424 FN_DU1_DR4, FN_LCDOUT4, FN_SSI_SDATA0_B, 0,
5425 /* IP7_12_11 [2] */
5426 FN_DU1_DR3, FN_LCDOUT3, FN_SSI_WS0129_B, 0,
5427 /* IP7_10_9 [2] */
5428 FN_DU1_DR2, FN_LCDOUT2, FN_SSI_SCK0129_B, 0,
5429 /* IP7_8_6 [3] */
5430 FN_DU1_DR1, FN_LCDOUT1, FN_VI1_DATA1_B, FN_RX0_B,
5431 FN_SCIFA0_RXD_B, FN_MSIOF2_SYNC_B,
5432 0, 0,
5433 /* IP7_5_3 [3] */
5434 FN_DU1_DR0, FN_LCDOUT0, FN_VI1_DATA0_B, FN_TX0_B,
5435 FN_SCIFA0_TXD_B, FN_MSIOF2_SCK_B,
5436 0, 0,
5437 /* IP7_2_0 [3] */
5438 FN_IRQ9, FN_DU1_DOTCLKIN_B, FN_CAN_CLK_D, FN_GPS_MAG_C,
5439 FN_SCIF_CLK_B, FN_GPS_MAG_D,
5440 0, 0, }
5441 },
5442 { PINMUX_CFG_REG_VAR("IPSR8", 0xE6060040, 32,
5443 1, 3, 2, 2, 3, 3, 3, 3, 3, 3, 3, 3) {
5444 /* IP8_31 [1] */
5445 0, 0,
5446 /* IP8_30_28 [3] */
5447 FN_DU1_DB5, FN_LCDOUT21, FN_TX3, FN_SCIFA3_TXD, FN_CAN1_TX,
5448 0, 0, 0,
5449 /* IP8_27_26 [2] */
5450 FN_DU1_DB4, FN_LCDOUT20, FN_VI1_FIELD_B, FN_CAN1_RX,
5451 /* IP8_25_24 [2] */
5452 FN_DU1_DB3, FN_LCDOUT19, FN_VI1_CLKENB_B, 0,
5453 /* IP8_23_21 [3] */
5454 FN_DU1_DB2, FN_LCDOUT18, FN_VI1_VSYNC_N_B, FN_SCIF2_SCK_B,
5455 FN_SCIFA2_SCK, FN_SSI_SDATA9_B,
5456 0, 0,
5457 /* IP8_20_18 [3] */
5458 FN_DU1_DB1, FN_LCDOUT17, FN_VI1_HSYNC_N_B, FN_RX2_B,
5459 FN_SCIFA2_RXD_B, FN_MSIOF2_RXD_B,
5460 0, 0,
5461 /* IP8_17_15 [3] */
5462 FN_DU1_DB0, FN_LCDOUT16, FN_VI1_CLK_B, FN_TX2_B,
5463 FN_SCIFA2_TXD_B, FN_MSIOF2_TXD_B,
5464 0, 0,
5465 /* IP8_14_12 [3] */
5466 FN_DU1_DG7, FN_LCDOUT15, FN_HTX0_B,
5467 FN_SCIFB2_RTS_N_B, FN_SSI_WS9_B,
5468 0, 0, 0,
5469 /* IP8_11_9 [3] */
5470 FN_DU1_DG6, FN_LCDOUT14, FN_HRTS0_N_B,
5471 FN_SCIFB2_CTS_N_B, FN_SSI_SCK9_B,
5472 0, 0, 0,
5473 /* IP8_8_6 [3] */
5474 FN_DU1_DG5, FN_LCDOUT13, FN_VI1_DATA7_B, FN_HCTS0_N_B,
5475 FN_SCIFB2_TXD_B, FN_SSI_SDATA8_B,
5476 0, 0,
5477 /* IP8_5_3 [3] */
5478 FN_DU1_DG4, FN_LCDOUT12, FN_VI1_DATA6_B, FN_HRX0_B,
5479 FN_SCIFB2_RXD_B, FN_SSI_SDATA7_B,
5480 0, 0,
5481 /* IP8_2_0 [3] */
5482 FN_DU1_DG3, FN_LCDOUT11, FN_VI1_DATA5_B, 0, FN_SSI_WS78_B,
5483 0, 0, 0, }
5484 },
5485 { PINMUX_CFG_REG_VAR("IPSR9", 0xE6060044, 32,
5486 3, 2, 2, 2, 2, 2, 2, 1, 3, 1, 1, 3, 1, 1, 3, 3) {
5487 /* IP9_31_29 [3] */
5488 FN_VI0_G0, FN_SCL8, FN_STP_IVCXO27_0_C, FN_SCL4,
5489 FN_HCTS2_N, FN_SCIFB2_CTS_N, FN_ATAWR1_N, 0,
5490 /* IP9_28_27 [2] */
5491 FN_VI0_DATA3_VI0_B3, FN_SCIF3_SCK_B, FN_SCIFA3_SCK_B, 0,
5492 /* IP9_26_25 [2] */
5493 FN_VI0_VSYNC_N, FN_RX5, FN_SCIFA5_RXD, FN_TS_SPSYNC0_D,
5494 /* IP9_24_23 [2] */
5495 FN_VI0_HSYNC_N, FN_TX5, FN_SCIFA5_TXD, FN_TS_SDEN0_D,
5496 /* IP9_22_21 [2] */
5497 FN_VI0_FIELD, FN_RX4, FN_SCIFA4_RXD, FN_TS_SCK0_D,
5498 /* IP9_20_19 [2] */
5499 FN_VI0_CLKENB, FN_TX4, FN_SCIFA4_TXD, FN_TS_SDATA0_D,
5500 /* IP9_18_17 [2] */
5501 FN_DU1_CDE, FN_QPOLB, FN_PWM4_B, 0,
5502 /* IP9_16 [1] */
5503 FN_DU1_DISP, FN_QPOLA,
5504 /* IP9_15_13 [3] */
5505 FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_QCPV_QDE,
5506 FN_CAN0_RX, FN_RX3_B, FN_SDA2_B,
5507 0, 0, 0,
5508 /* IP9_12 [1] */
5509 FN_DU1_EXVSYNC_DU1_VSYNC, FN_QSTB_QHE,
5510 /* IP9_11 [1] */
5511 FN_DU1_EXHSYNC_DU1_HSYNC, FN_QSTH_QHS,
5512 /* IP9_10_8 [3] */
5513 FN_DU1_DOTCLKOUT1, FN_QSTVB_QVE, FN_CAN0_TX,
5514 FN_TX3_B, FN_SCL2_B, FN_PWM4,
5515 0, 0,
5516 /* IP9_7 [1] */
5517 FN_DU1_DOTCLKOUT0, FN_QCLK,
5518 /* IP9_6 [1] */
5519 FN_DU1_DOTCLKIN, FN_QSTVA_QVS,
5520 /* IP9_5_3 [3] */
5521 FN_DU1_DB7, FN_LCDOUT23, FN_SDA3_C,
5522 FN_SCIF3_SCK, FN_SCIFA3_SCK,
5523 0, 0, 0,
5524 /* IP9_2_0 [3] */
5525 FN_DU1_DB6, FN_LCDOUT22, FN_SCL3_C, FN_RX3, FN_SCIFA3_RXD,
5526 0, 0, 0, }
5527 },
5528 { PINMUX_CFG_REG_VAR("IPSR10", 0xE6060048, 32,
5529 3, 2, 2, 3, 3, 2, 2, 3, 3, 3, 3, 3) {
5530 /* IP10_31_29 [3] */
5531 FN_VI0_R4, FN_VI2_DATA5, FN_GLO_SCLK_B, FN_TX0_C, FN_SCL1_D,
5532 0, 0, 0,
5533 /* IP10_28_27 [2] */
5534 FN_VI0_R3, FN_VI2_DATA4, FN_GLO_Q1_B, FN_TS_SPSYNC0_C,
5535 /* IP10_26_25 [2] */
5536 FN_VI0_R2, FN_VI2_DATA3, FN_GLO_Q0_B, FN_TS_SDEN0_C,
5537 /* IP10_24_22 [3] */
5538 FN_VI0_R1, FN_VI2_DATA2, FN_GLO_I1_B, FN_TS_SCK0_C, FN_ATAG1_N,
5539 0, 0, 0,
5540 /* IP10_21_29 [3] */
5541 FN_VI0_R0, FN_VI2_DATA1, FN_GLO_I0_B,
5542 FN_TS_SDATA0_C, FN_ATACS11_N,
5543 0, 0, 0,
5544 /* IP10_18_17 [2] */
5545 FN_VI0_G7, FN_VI2_DATA0, FN_FMIN_D, 0,
5546 /* IP10_16_15 [2] */
5547 FN_VI0_G6, FN_VI2_CLK, FN_BPFCLK_D, 0,
5548 /* IP10_14_12 [3] */
5549 FN_VI0_G5, FN_VI2_FIELD, FN_STP_OPWM_0_C, FN_FMCLK_D,
5550 FN_CAN0_TX_E, FN_HTX1_D, FN_SCIFB0_TXD_D, 0,
5551 /* IP10_11_9 [3] */
5552 FN_VI0_G4, FN_VI2_CLKENB, FN_STP_ISSYNC_0_C,
5553 FN_HTX2, FN_SCIFB2_TXD, FN_SCIFB0_SCK_D,
5554 0, 0,
5555 /* IP10_8_6 [3] */
5556 FN_VI0_G3, FN_VI2_VSYNC_N, FN_STP_ISEN_0_C, FN_SDA3_B,
5557 FN_HRX2, FN_SCIFB2_RXD, FN_ATACS01_N, 0,
5558 /* IP10_5_3 [3] */
5559 FN_VI0_G2, FN_VI2_HSYNC_N, FN_STP_ISD_0_C, FN_SCL3_B,
5560 FN_HSCK2, FN_SCIFB2_SCK, FN_ATARD1_N, 0,
5561 /* IP10_2_0 [3] */
5562 FN_VI0_G1, FN_SDA8, FN_STP_ISCLK_0_C, FN_SDA4,
5563 FN_HRTS2_N, FN_SCIFB2_RTS_N, FN_ATADIR1_N, 0, }
5564 },
5565 { PINMUX_CFG_REG_VAR("IPSR11", 0xE606004C, 32,
5566 2, 2, 1, 1, 1, 1, 1, 1, 1, 1, 1, 2, 2,
5567 3, 3, 3, 3, 3) {
5568 /* IP11_31_30 [2] */
5569 FN_ETH_CRS_DV, FN_AVB_LINK, FN_SDA2_C, 0,
5570 /* IP11_29_28 [2] */
5571 FN_ETH_MDIO, FN_AVB_RX_CLK, FN_SCL2_C, 0,
5572 /* IP11_27 [1] */
5573 FN_VI1_DATA7, FN_AVB_MDC,
5574 /* IP11_26 [1] */
5575 FN_VI1_DATA6, FN_AVB_MAGIC,
5576 /* IP11_25 [1] */
5577 FN_VI1_DATA5, FN_AVB_RX_DV,
5578 /* IP11_24 [1] */
5579 FN_VI1_DATA4, FN_AVB_MDIO,
5580 /* IP11_23 [1] */
5581 FN_VI1_DATA3, FN_AVB_RX_ER,
5582 /* IP11_22 [1] */
5583 FN_VI1_DATA2, FN_AVB_RXD7,
5584 /* IP11_21 [1] */
5585 FN_VI1_DATA1, FN_AVB_RXD6,
5586 /* IP11_20 [1] */
5587 FN_VI1_DATA0, FN_AVB_RXD5,
5588 /* IP11_19 [1] */
5589 FN_VI1_CLK, FN_AVB_RXD4,
5590 /* IP11_18_17 [2] */
5591 FN_VI1_FIELD, FN_AVB_RXD3, FN_TS_SPSYNC0_B, 0,
5592 /* IP11_16_15 [2] */
5593 FN_VI1_CLKENB, FN_AVB_RXD2, FN_TS_SDEN0_B, 0,
5594 /* IP11_14_12 [3] */
5595 FN_VI1_VSYNC_N, FN_AVB_RXD1, FN_TS_SCK0_B,
5596 FN_RX4_B, FN_SCIFA4_RXD_B,
5597 0, 0, 0,
5598 /* IP11_11_9 [3] */
5599 FN_VI1_HSYNC_N, FN_AVB_RXD0, FN_TS_SDATA0_B,
5600 FN_TX4_B, FN_SCIFA4_TXD_B,
5601 0, 0, 0,
5602 /* IP11_8_6 [3] */
5603 FN_VI0_R7, FN_GLO_RFON_B, FN_RX1_C, FN_CAN0_RX_E,
5604 FN_SDA4_B, FN_HRX1_D, FN_SCIFB0_RXD_D, 0,
5605 /* IP11_5_3 [3] */
5606 FN_VI0_R6, FN_VI2_DATA7, FN_GLO_SS_B, FN_TX1_C, FN_SCL4_B,
5607 0, 0, 0,
5608 /* IP11_2_0 [3] */
5609 FN_VI0_R5, FN_VI2_DATA6, FN_GLO_SDATA_B, FN_RX0_C, FN_SDA1_D,
5610 0, 0, 0, }
5611 },
5612 { PINMUX_CFG_REG_VAR("IPSR12", 0xE6060050, 32,
5613 2, 3, 3, 2, 2, 2, 2, 3, 3, 3, 3, 2, 2) {
5614 /* IP12_31_30 [2] */
5615 0, 0, 0, 0,
5616 /* IP12_29_27 [3] */
5617 FN_STP_ISCLK_0, FN_AVB_TX_EN, FN_SCIFB2_RXD_D,
5618 FN_ADICS_SAMP_B, FN_MSIOF0_SCK_C,
5619 0, 0, 0,
5620 /* IP12_26_24 [3] */
5621 FN_STP_IVCXO27_0, FN_AVB_TXD7, FN_SCIFB2_TXD_D,
5622 FN_ADIDATA_B, FN_MSIOF0_SYNC_C,
5623 0, 0, 0,
5624 /* IP12_23_22 [2] */
5625 FN_ETH_MDC, FN_AVB_TXD6, FN_IERX_C, 0,
5626 /* IP12_21_20 [2] */
5627 FN_ETH_TXD0, FN_AVB_TXD5, FN_IECLK_C, 0,
5628 /* IP12_19_18 [2] */
5629 FN_ETH_MAGIC, FN_AVB_TXD4, FN_IETX_C, 0,
5630 /* IP12_17_16 [2] */
5631 FN_ETH_TX_EN, FN_AVB_TXD3, FN_TCLK1_B, FN_CAN_CLK_B,
5632 /* IP12_15_13 [3] */
5633 FN_ETH_TXD1, FN_AVB_TXD2, FN_SCIFA3_TXD_B,
5634 FN_CAN1_TX_C, FN_MSIOF1_TXD_E,
5635 0, 0, 0,
5636 /* IP12_12_10 [3] */
5637 FN_ETH_REFCLK, FN_AVB_TXD1, FN_SCIFA3_RXD_B,
5638 FN_CAN1_RX_C, FN_MSIOF1_SYNC_E,
5639 0, 0, 0,
5640 /* IP12_9_7 [3] */
5641 FN_ETH_LINK, FN_AVB_TXD0, FN_CAN0_RX_C,
5642 FN_SDA2_D, FN_MSIOF1_SCK_E,
5643 0, 0, 0,
5644 /* IP12_6_4 [3] */
5645 FN_ETH_RXD1, FN_AVB_GTXREFCLK, FN_CAN0_TX_C,
5646 FN_SCL2_D, FN_MSIOF1_RXD_E,
5647 0, 0, 0,
5648 /* IP12_3_2 [2] */
5649 FN_ETH_RXD0, FN_AVB_PHY_INT, FN_SDA3, FN_SDA7,
5650 /* IP12_1_0 [2] */
5651 FN_ETH_RX_ER, FN_AVB_CRS, FN_SCL3, FN_SCL7, }
5652 },
5653 { PINMUX_CFG_REG_VAR("IPSR13", 0xE6060054, 32,
5654 1, 3, 1, 1, 1, 2, 1, 3, 3, 1, 1, 1, 1, 1, 1,
5655 3, 2, 2, 3) {
5656 /* IP13_31 [1] */
5657 0, 0,
5658 /* IP13_30_28 [3] */
5659 FN_SD1_CD, FN_PWM0, FN_TPU_TO0, FN_SCL1_C,
5660 0, 0, 0, 0,
5661 /* IP13_27 [1] */
5662 FN_SD1_DATA3, FN_IERX_B,
5663 /* IP13_26 [1] */
5664 FN_SD1_DATA2, FN_IECLK_B,
5665 /* IP13_25 [1] */
5666 FN_SD1_DATA1, FN_IETX_B,
5667 /* IP13_24_23 [2] */
5668 FN_SD1_DATA0, FN_SPEEDIN_B, 0, 0,
5669 /* IP13_22 [1] */
5670 FN_SD1_CMD, FN_REMOCON_B,
5671 /* IP13_21_19 [3] */
5672 FN_SD0_WP, FN_MMC_D7_B, FN_SIM0_D_B, FN_CAN0_TX_F,
5673 FN_SCIFA5_RXD_B, FN_RX3_C,
5674 0, 0,
5675 /* IP13_18_16 [3] */
5676 FN_SD0_CD, FN_MMC_D6_B, FN_SIM0_RST_B, FN_CAN0_RX_F,
5677 FN_SCIFA5_TXD_B, FN_TX3_C,
5678 0, 0,
5679 /* IP13_15 [1] */
5680 FN_SD0_DATA3, FN_SSL_B,
5681 /* IP13_14 [1] */
5682 FN_SD0_DATA2, FN_IO3_B,
5683 /* IP13_13 [1] */
5684 FN_SD0_DATA1, FN_IO2_B,
5685 /* IP13_12 [1] */
5686 FN_SD0_DATA0, FN_MISO_IO1_B,
5687 /* IP13_11 [1] */
5688 FN_SD0_CMD, FN_MOSI_IO0_B,
5689 /* IP13_10 [1] */
5690 FN_SD0_CLK, FN_SPCLK_B,
5691 /* IP13_9_7 [3] */
5692 FN_STP_OPWM_0, FN_AVB_GTX_CLK, FN_PWM0_B,
5693 FN_ADICHS2_B, FN_MSIOF0_TXD_C,
5694 0, 0, 0,
5695 /* IP13_6_5 [2] */
5696 FN_STP_ISSYNC_0, FN_AVB_COL, FN_ADICHS1_B, FN_MSIOF0_RXD_C,
5697 /* IP13_4_3 [2] */
5698 FN_STP_ISEN_0, FN_AVB_TX_CLK, FN_ADICHS0_B, FN_MSIOF0_SS2_C,
5699 /* IP13_2_0 [3] */
5700 FN_STP_ISD_0, FN_AVB_TX_ER, FN_SCIFB2_SCK_C,
5701 FN_ADICLK_B, FN_MSIOF0_SS1_C,
5702 0, 0, 0, }
5703 },
5704 { PINMUX_CFG_REG_VAR("IPSR14", 0xE6060058, 32,
5705 3, 3, 3, 3, 3, 3, 3, 3, 1, 1, 1, 1, 1, 1, 2) {
5706 /* IP14_31_29 [3] */
5707 FN_MSIOF0_SS2, FN_MMC_D7, FN_ADICHS2, FN_RX0_E,
5708 FN_VI1_VSYNC_N_C, FN_SDA7_C, FN_VI1_G5_B, 0,
5709 /* IP14_28_26 [3] */
5710 FN_MSIOF0_SS1, FN_MMC_D6, FN_ADICHS1, FN_TX0_E,
5711 FN_VI1_HSYNC_N_C, FN_SCL7_C, FN_VI1_G4_B, 0,
5712 /* IP14_25_23 [3] */
5713 FN_MSIOF0_RXD, FN_ADICHS0, 0, FN_VI1_DATA0_C, FN_VI1_G3_B,
5714 0, 0, 0,
5715 /* IP14_22_20 [3] */
5716 FN_MSIOF0_TXD, FN_ADICLK, 0, FN_VI1_FIELD_C, FN_VI1_G2_B,
5717 0, 0, 0,
5718 /* IP14_19_17 [3] */
5719 FN_MSIOF0_SYNC, FN_TX2_C, FN_ADICS_SAMP, 0,
5720 FN_VI1_CLKENB_C, FN_VI1_G1_B,
5721 0, 0,
5722 /* IP14_16_14 [3] */
5723 FN_MSIOF0_SCK, FN_RX2_C, FN_ADIDATA, 0,
5724 FN_VI1_CLK_C, FN_VI1_G0_B,
5725 0, 0,
5726 /* IP14_13_11 [3] */
5727 FN_SD2_WP, FN_MMC_D5, FN_SDA8_C, FN_RX5_B, FN_SCIFA5_RXD_C,
5728 0, 0, 0,
5729 /* IP14_10_8 [3] */
5730 FN_SD2_CD, FN_MMC_D4, FN_SCL8_C, FN_TX5_B, FN_SCIFA5_TXD_C,
5731 0, 0, 0,
5732 /* IP14_7 [1] */
5733 FN_SD2_DATA3, FN_MMC_D3,
5734 /* IP14_6 [1] */
5735 FN_SD2_DATA2, FN_MMC_D2,
5736 /* IP14_5 [1] */
5737 FN_SD2_DATA1, FN_MMC_D1,
5738 /* IP14_4 [1] */
5739 FN_SD2_DATA0, FN_MMC_D0,
5740 /* IP14_3 [1] */
5741 FN_SD2_CMD, FN_MMC_CMD,
5742 /* IP14_2 [1] */
5743 FN_SD2_CLK, FN_MMC_CLK,
5744 /* IP14_1_0 [2] */
5745 FN_SD1_WP, FN_PWM1_B, FN_SDA1_C, 0, }
5746 },
5747 { PINMUX_CFG_REG_VAR("IPSR15", 0xE606005C, 32,
5748 2, 3, 3, 3, 3, 3, 3, 3, 3, 2, 2, 2) {
5749 /* IP15_31_30 [2] */
5750 0, 0, 0, 0,
5751 /* IP15_29_27 [3] */
5752 FN_HTX0, FN_SCIFB0_TXD, 0, FN_GLO_SCLK_C,
5753 FN_CAN0_TX_B, FN_VI1_DATA5_C,
5754 0, 0,
5755 /* IP15_26_24 [3] */
5756 FN_HRX0, FN_SCIFB0_RXD, 0, FN_GLO_Q1_C,
5757 FN_CAN0_RX_B, FN_VI1_DATA4_C,
5758 0, 0,
5759 /* IP15_23_21 [3] */
5760 FN_HSCK0, FN_SCIFB0_SCK, 0, FN_GLO_Q0_C, FN_CAN_CLK,
5761 FN_TCLK2, FN_VI1_DATA3_C, 0,
5762 /* IP15_20_18 [3] */
5763 FN_HRTS0_N, FN_SCIFB0_RTS_N, 0, FN_GLO_I1_C, FN_VI1_DATA2_C,
5764 0, 0, 0,
5765 /* IP15_17_15 [3] */
5766 FN_HCTS0_N, FN_SCIFB0_CTS_N, 0, FN_GLO_I0_C,
5767 FN_TCLK1, FN_VI1_DATA1_C,
5768 0, 0,
5769 /* IP15_14_12 [3] */
5770 FN_GPS_MAG, FN_RX4_C, FN_SCIFA4_RXD_C, FN_PWM6,
5771 FN_VI1_G7_B, FN_SCIFA3_SCK_C,
5772 0, 0,
5773 /* IP15_11_9 [3] */
5774 FN_GPS_SIGN, FN_TX4_C, FN_SCIFA4_TXD_C, FN_PWM5,
5775 FN_VI1_G6_B, FN_SCIFA3_RXD_C,
5776 0, 0,
5777 /* IP15_8_6 [3] */
5778 FN_GPS_CLK, FN_DU1_DOTCLKIN_C, FN_AUDIO_CLKB_B,
5779 FN_PWM5_B, FN_SCIFA3_TXD_C,
5780 0, 0, 0,
5781 /* IP15_5_4 [2] */
5782 FN_SIM0_D, FN_IERX, FN_CAN1_RX_D, 0,
5783 /* IP15_3_2 [2] */
5784 FN_SIM0_CLK, FN_IECLK, FN_CAN_CLK_C, 0,
5785 /* IP15_1_0 [2] */
5786 FN_SIM0_RST, FN_IETX, FN_CAN1_TX_D, 0, }
5787 },
5788 { PINMUX_CFG_REG_VAR("IPSR16", 0xE6060160, 32,
5789 4, 4, 4, 4, 4, 2, 2, 2, 3, 3) {
5790 /* IP16_31_28 [4] */
5791 0, 0, 0, 0, 0, 0, 0, 0,
5792 0, 0, 0, 0, 0, 0, 0, 0,
5793 /* IP16_27_24 [4] */
5794 0, 0, 0, 0, 0, 0, 0, 0,
5795 0, 0, 0, 0, 0, 0, 0, 0,
5796 /* IP16_23_20 [4] */
5797 0, 0, 0, 0, 0, 0, 0, 0,
5798 0, 0, 0, 0, 0, 0, 0, 0,
5799 /* IP16_19_16 [4] */
5800 0, 0, 0, 0, 0, 0, 0, 0,
5801 0, 0, 0, 0, 0, 0, 0, 0,
5802 /* IP16_15_12 [4] */
5803 0, 0, 0, 0, 0, 0, 0, 0,
5804 0, 0, 0, 0, 0, 0, 0, 0,
5805 /* IP16_11_10 [2] */
5806 FN_HRTS1_N, FN_SCIFB1_RTS_N, FN_MLB_DAT, FN_CAN1_RX_B,
5807 /* IP16_9_8 [2] */
5808 FN_HCTS1_N, FN_SCIFB1_CTS_N, FN_MLB_SIG, FN_CAN1_TX_B,
5809 /* IP16_7_6 [2] */
5810 FN_HSCK1, FN_SCIFB1_SCK, FN_MLB_CK, FN_GLO_RFON_C,
5811 /* IP16_5_3 [3] */
5812 FN_HTX1, FN_SCIFB1_TXD, FN_VI1_R1_B,
5813 FN_GLO_SS_C, FN_VI1_DATA7_C,
5814 0, 0, 0,
5815 /* IP16_2_0 [3] */
5816 FN_HRX1, FN_SCIFB1_RXD, FN_VI1_R0_B,
5817 FN_GLO_SDATA_C, FN_VI1_DATA6_C,
5818 0, 0, 0, }
5819 },
5820 { PINMUX_CFG_REG_VAR("MOD_SEL", 0xE6060090, 32,
5821 1, 2, 2, 2, 3, 2, 1, 1, 1, 1,
5822 3, 2, 2, 2, 1, 2, 2, 2) {
5823 /* RESEVED [1] */
5824 0, 0,
5825 /* SEL_SCIF1 [2] */
5826 FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
5827 /* SEL_SCIFB [2] */
5828 FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2, FN_SEL_SCIFB_3,
5829 /* SEL_SCIFB2 [2] */
5830 FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1,
5831 FN_SEL_SCIFB2_2, FN_SEL_SCIFB2_3,
5832 /* SEL_SCIFB1 [3] */
5833 FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1,
5834 FN_SEL_SCIFB1_2, FN_SEL_SCIFB1_3,
5835 0, 0, 0, 0,
5836 /* SEL_SCIFA1 [2] */
5837 FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2, 0,
5838 /* SEL_SSI9 [1] */
5839 FN_SEL_SSI9_0, FN_SEL_SSI9_1,
5840 /* SEL_SCFA [1] */
5841 FN_SEL_SCFA_0, FN_SEL_SCFA_1,
5842 /* SEL_QSP [1] */
5843 FN_SEL_QSP_0, FN_SEL_QSP_1,
5844 /* SEL_SSI7 [1] */
5845 FN_SEL_SSI7_0, FN_SEL_SSI7_1,
5846 /* SEL_HSCIF1 [3] */
5847 FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1, FN_SEL_HSCIF1_2,
5848 FN_SEL_HSCIF1_3, FN_SEL_HSCIF1_4,
5849 0, 0, 0,
5850 /* RESEVED [2] */
5851 0, 0, 0, 0,
5852 /* SEL_VI1 [2] */
5853 FN_SEL_VI1_0, FN_SEL_VI1_1, FN_SEL_VI1_2, 0,
5854 /* RESEVED [2] */
5855 0, 0, 0, 0,
5856 /* SEL_TMU [1] */
5857 FN_SEL_TMU1_0, FN_SEL_TMU1_1,
5858 /* SEL_LBS [2] */
5859 FN_SEL_LBS_0, FN_SEL_LBS_1, FN_SEL_LBS_2, FN_SEL_LBS_3,
5860 /* SEL_TSIF0 [2] */
5861 FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
5862 /* SEL_SOF0 [2] */
5863 FN_SEL_SOF0_0, FN_SEL_SOF0_1, FN_SEL_SOF0_2, 0, }
5864 },
5865 { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xE6060094, 32,
5866 3, 1, 1, 3, 2, 1, 1, 2, 2,
5867 1, 3, 2, 1, 2, 2, 2, 1, 1, 1) {
5868 /* SEL_SCIF0 [3] */
5869 FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2,
5870 FN_SEL_SCIF0_3, FN_SEL_SCIF0_4,
5871 0, 0, 0,
5872 /* RESEVED [1] */
5873 0, 0,
5874 /* SEL_SCIF [1] */
5875 FN_SEL_SCIF_0, FN_SEL_SCIF_1,
5876 /* SEL_CAN0 [3] */
5877 FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
5878 FN_SEL_CAN0_4, FN_SEL_CAN0_5,
5879 0, 0,
5880 /* SEL_CAN1 [2] */
5881 FN_SEL_CAN1_0, FN_SEL_CAN1_1, FN_SEL_CAN1_2, FN_SEL_CAN1_3,
5882 /* RESEVED [1] */
5883 0, 0,
5884 /* SEL_SCIFA2 [1] */
5885 FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1,
5886 /* SEL_SCIF4 [2] */
5887 FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, 0,
5888 /* RESEVED [2] */
5889 0, 0, 0, 0,
5890 /* SEL_ADG [1] */
5891 FN_SEL_ADG_0, FN_SEL_ADG_1,
5892 /* SEL_FM [3] */
5893 FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2,
5894 FN_SEL_FM_3, FN_SEL_FM_4,
5895 0, 0, 0,
5896 /* SEL_SCIFA5 [2] */
5897 FN_SEL_SCIFA5_0, FN_SEL_SCIFA5_1, FN_SEL_SCIFA5_2, 0,
5898 /* RESEVED [1] */
5899 0, 0,
5900 /* SEL_GPS [2] */
5901 FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
5902 /* SEL_SCIFA4 [2] */
5903 FN_SEL_SCIFA4_0, FN_SEL_SCIFA4_1, FN_SEL_SCIFA4_2, 0,
5904 /* SEL_SCIFA3 [2] */
5905 FN_SEL_SCIFA3_0, FN_SEL_SCIFA3_1, FN_SEL_SCIFA3_2, 0,
5906 /* SEL_SIM [1] */
5907 FN_SEL_SIM_0, FN_SEL_SIM_1,
5908 /* RESEVED [1] */
5909 0, 0,
5910 /* SEL_SSI8 [1] */
5911 FN_SEL_SSI8_0, FN_SEL_SSI8_1, }
5912 },
5913 { PINMUX_CFG_REG_VAR("MOD_SEL3", 0xE6060098, 32,
5914 2, 2, 2, 2, 2, 2, 2, 2,
5915 1, 1, 2, 2, 3, 2, 2, 2, 1) {
5916 /* SEL_HSCIF2 [2] */
5917 FN_SEL_HSCIF2_0, FN_SEL_HSCIF2_1,
5918 FN_SEL_HSCIF2_2, FN_SEL_HSCIF2_3,
5919 /* SEL_CANCLK [2] */
5920 FN_SEL_CANCLK_0, FN_SEL_CANCLK_1,
5921 FN_SEL_CANCLK_2, FN_SEL_CANCLK_3,
5922 /* SEL_IIC8 [2] */
5923 FN_SEL_IIC8_0, FN_SEL_IIC8_1, FN_SEL_IIC8_2, 0,
5924 /* SEL_IIC7 [2] */
5925 FN_SEL_IIC7_0, FN_SEL_IIC7_1, FN_SEL_IIC7_2, 0,
5926 /* SEL_IIC4 [2] */
5927 FN_SEL_IIC4_0, FN_SEL_IIC4_1, FN_SEL_IIC4_2, 0,
5928 /* SEL_IIC3 [2] */
5929 FN_SEL_IIC3_0, FN_SEL_IIC3_1, FN_SEL_IIC3_2, FN_SEL_IIC3_3,
5930 /* SEL_SCIF3 [2] */
5931 FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2, FN_SEL_SCIF3_3,
5932 /* SEL_IEB [2] */
Phil Edworthy0c66c562014-04-22 17:38:05 +01005933 FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2, 0,
Hisashi Nakamura50884512013-10-17 06:46:05 +09005934 /* SEL_MMC [1] */
5935 FN_SEL_MMC_0, FN_SEL_MMC_1,
5936 /* SEL_SCIF5 [1] */
5937 FN_SEL_SCIF5_0, FN_SEL_SCIF5_1,
5938 /* RESEVED [2] */
5939 0, 0, 0, 0,
5940 /* SEL_IIC2 [2] */
5941 FN_SEL_IIC2_0, FN_SEL_IIC2_1, FN_SEL_IIC2_2, FN_SEL_IIC2_3,
5942 /* SEL_IIC1 [3] */
5943 FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2, FN_SEL_IIC1_3,
5944 FN_SEL_IIC1_4,
5945 0, 0, 0,
5946 /* SEL_IIC0 [2] */
5947 FN_SEL_IIC0_0, FN_SEL_IIC0_1, FN_SEL_IIC0_2, 0,
5948 /* RESEVED [2] */
5949 0, 0, 0, 0,
5950 /* RESEVED [2] */
5951 0, 0, 0, 0,
5952 /* RESEVED [1] */
5953 0, 0, }
5954 },
5955 { PINMUX_CFG_REG_VAR("MOD_SEL4", 0xE606009C, 32,
5956 3, 2, 2, 1, 1, 1, 1, 3, 2,
5957 2, 3, 1, 1, 1, 2, 2, 2, 2) {
5958 /* SEL_SOF1 [3] */
5959 FN_SEL_SOF1_0, FN_SEL_SOF1_1, FN_SEL_SOF1_2, FN_SEL_SOF1_3,
5960 FN_SEL_SOF1_4,
5961 0, 0, 0,
5962 /* SEL_HSCIF0 [2] */
5963 FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2, 0,
5964 /* SEL_DIS [2] */
5965 FN_SEL_DIS_0, FN_SEL_DIS_1, FN_SEL_DIS_2, 0,
5966 /* RESEVED [1] */
5967 0, 0,
5968 /* SEL_RAD [1] */
5969 FN_SEL_RAD_0, FN_SEL_RAD_1,
5970 /* SEL_RCN [1] */
5971 FN_SEL_RCN_0, FN_SEL_RCN_1,
5972 /* SEL_RSP [1] */
5973 FN_SEL_RSP_0, FN_SEL_RSP_1,
5974 /* SEL_SCIF2 [3] */
5975 FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2,
5976 FN_SEL_SCIF2_3, FN_SEL_SCIF2_4,
5977 0, 0, 0,
5978 /* RESEVED [2] */
5979 0, 0, 0, 0,
5980 /* RESEVED [2] */
5981 0, 0, 0, 0,
5982 /* SEL_SOF2 [3] */
5983 FN_SEL_SOF2_0, FN_SEL_SOF2_1, FN_SEL_SOF2_2,
5984 FN_SEL_SOF2_3, FN_SEL_SOF2_4,
5985 0, 0, 0,
5986 /* RESEVED [1] */
5987 0, 0,
5988 /* SEL_SSI1 [1] */
5989 FN_SEL_SSI1_0, FN_SEL_SSI1_1,
5990 /* SEL_SSI0 [1] */
5991 FN_SEL_SSI0_0, FN_SEL_SSI0_1,
5992 /* SEL_SSP [2] */
5993 FN_SEL_SSP_0, FN_SEL_SSP_1, FN_SEL_SSP_2, 0,
5994 /* RESEVED [2] */
5995 0, 0, 0, 0,
5996 /* RESEVED [2] */
5997 0, 0, 0, 0,
5998 /* RESEVED [2] */
5999 0, 0, 0, 0, }
6000 },
6001 { },
6002};
6003
6004const struct sh_pfc_soc_info r8a7791_pinmux_info = {
6005 .name = "r8a77910_pfc",
6006 .unlock_reg = 0xe6060000, /* PMMR */
6007
6008 .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
6009
6010 .pins = pinmux_pins,
6011 .nr_pins = ARRAY_SIZE(pinmux_pins),
6012 .groups = pinmux_groups,
6013 .nr_groups = ARRAY_SIZE(pinmux_groups),
6014 .functions = pinmux_functions,
6015 .nr_functions = ARRAY_SIZE(pinmux_functions),
6016
6017 .cfg_regs = pinmux_config_regs,
6018
6019 .gpio_data = pinmux_data,
6020 .gpio_data_size = ARRAY_SIZE(pinmux_data),
6021};