blob: 2fd037bde090d92641a954d82d2017ce3aa375ca [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * sata_vsc.c - Vitesse VSC7174 4 port DPA SATA
3 *
4 * Maintained by: Jeremy Higdon @ SGI
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 * Copyright 2004 SGI
9 *
10 * Bits from Jeff Garzik, Copyright RedHat, Inc.
11 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040012 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License as published by
15 * the Free Software Foundation; either version 2, or (at your option)
16 * any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; see the file COPYING. If not, write to
25 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
26 *
27 *
28 * libata documentation is available via 'make {ps|pdf}docs',
29 * as Documentation/DocBook/libata.*
30 *
31 * Vitesse hardware documentation presumably available under NDA.
32 * Intel 31244 (same hardware interface) documentation presumably
33 * available from http://developer.intel.com/
34 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070035 */
36
37#include <linux/kernel.h>
38#include <linux/module.h>
39#include <linux/pci.h>
40#include <linux/init.h>
41#include <linux/blkdev.h>
42#include <linux/delay.h>
43#include <linux/interrupt.h>
domen@coderock.org7003c052005-04-08 09:53:09 +020044#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050045#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
47#include <linux/libata.h>
48
49#define DRV_NAME "sata_vsc"
Jeff Garzik8676ce02006-06-26 20:41:33 -040050#define DRV_VERSION "2.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070051
Jeff Garzik55cca652006-03-21 22:14:17 -050052enum {
Tejun Heo0d5ff562007-02-01 15:06:36 +090053 VSC_MMIO_BAR = 0,
54
Jeff Garzik55cca652006-03-21 22:14:17 -050055 /* Interrupt register offsets (from chip base address) */
56 VSC_SATA_INT_STAT_OFFSET = 0x00,
57 VSC_SATA_INT_MASK_OFFSET = 0x04,
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
Jeff Garzik55cca652006-03-21 22:14:17 -050059 /* Taskfile registers offsets */
60 VSC_SATA_TF_CMD_OFFSET = 0x00,
61 VSC_SATA_TF_DATA_OFFSET = 0x00,
62 VSC_SATA_TF_ERROR_OFFSET = 0x04,
63 VSC_SATA_TF_FEATURE_OFFSET = 0x06,
64 VSC_SATA_TF_NSECT_OFFSET = 0x08,
65 VSC_SATA_TF_LBAL_OFFSET = 0x0c,
66 VSC_SATA_TF_LBAM_OFFSET = 0x10,
67 VSC_SATA_TF_LBAH_OFFSET = 0x14,
68 VSC_SATA_TF_DEVICE_OFFSET = 0x18,
69 VSC_SATA_TF_STATUS_OFFSET = 0x1c,
70 VSC_SATA_TF_COMMAND_OFFSET = 0x1d,
71 VSC_SATA_TF_ALTSTATUS_OFFSET = 0x28,
72 VSC_SATA_TF_CTL_OFFSET = 0x29,
Linus Torvalds1da177e2005-04-16 15:20:36 -070073
Jeff Garzik55cca652006-03-21 22:14:17 -050074 /* DMA base */
75 VSC_SATA_UP_DESCRIPTOR_OFFSET = 0x64,
76 VSC_SATA_UP_DATA_BUFFER_OFFSET = 0x6C,
77 VSC_SATA_DMA_CMD_OFFSET = 0x70,
Linus Torvalds1da177e2005-04-16 15:20:36 -070078
Jeff Garzik55cca652006-03-21 22:14:17 -050079 /* SCRs base */
80 VSC_SATA_SCR_STATUS_OFFSET = 0x100,
81 VSC_SATA_SCR_ERROR_OFFSET = 0x104,
82 VSC_SATA_SCR_CONTROL_OFFSET = 0x108,
Linus Torvalds1da177e2005-04-16 15:20:36 -070083
Jeff Garzik55cca652006-03-21 22:14:17 -050084 /* Port stride */
85 VSC_SATA_PORT_OFFSET = 0x200,
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
Jeff Garzik55cca652006-03-21 22:14:17 -050087 /* Error interrupt status bit offsets */
88 VSC_SATA_INT_ERROR_CRC = 0x40,
89 VSC_SATA_INT_ERROR_T = 0x20,
90 VSC_SATA_INT_ERROR_P = 0x10,
91 VSC_SATA_INT_ERROR_R = 0x8,
92 VSC_SATA_INT_ERROR_E = 0x4,
93 VSC_SATA_INT_ERROR_M = 0x2,
94 VSC_SATA_INT_PHY_CHANGE = 0x1,
95 VSC_SATA_INT_ERROR = (VSC_SATA_INT_ERROR_CRC | VSC_SATA_INT_ERROR_T | \
96 VSC_SATA_INT_ERROR_P | VSC_SATA_INT_ERROR_R | \
97 VSC_SATA_INT_ERROR_E | VSC_SATA_INT_ERROR_M | \
98 VSC_SATA_INT_PHY_CHANGE),
Dan Wolstenholme7cbaa862007-01-09 05:59:21 -050099};
Dan Williamsc9629902006-03-21 22:07:13 -0500100
Dan Williams2ae5b302005-12-14 13:10:49 -0700101#define is_vsc_sata_int_err(port_idx, int_status) \
Dan Williamsc9629902006-03-21 22:07:13 -0500102 (int_status & (VSC_SATA_INT_ERROR << (8 * port_idx)))
Dan Williams2ae5b302005-12-14 13:10:49 -0700103
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104
105static u32 vsc_sata_scr_read (struct ata_port *ap, unsigned int sc_reg)
106{
107 if (sc_reg > SCR_CONTROL)
108 return 0xffffffffU;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900109 return readl(ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110}
111
112
113static void vsc_sata_scr_write (struct ata_port *ap, unsigned int sc_reg,
114 u32 val)
115{
116 if (sc_reg > SCR_CONTROL)
117 return;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900118 writel(val, ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119}
120
121
122static void vsc_intr_mask_update(struct ata_port *ap, u8 ctl)
123{
Al Viro307e4dc2005-10-21 06:46:02 +0100124 void __iomem *mask_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125 u8 mask;
126
Tejun Heo0d5ff562007-02-01 15:06:36 +0900127 mask_addr = ap->host->iomap[VSC_MMIO_BAR] +
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 VSC_SATA_INT_MASK_OFFSET + ap->port_no;
129 mask = readb(mask_addr);
130 if (ctl & ATA_NIEN)
131 mask |= 0x80;
132 else
133 mask &= 0x7F;
134 writeb(mask, mask_addr);
135}
136
137
Jeff Garzik057ace52005-10-22 14:27:05 -0400138static void vsc_sata_tf_load(struct ata_port *ap, const struct ata_taskfile *tf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139{
140 struct ata_ioports *ioaddr = &ap->ioaddr;
141 unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR;
142
143 /*
144 * The only thing the ctl register is used for is SRST.
145 * That is not enabled or disabled via tf_load.
146 * However, if ATA_NIEN is changed, then we need to change the interrupt register.
147 */
148 if ((tf->ctl & ATA_NIEN) != (ap->last_ctl & ATA_NIEN)) {
149 ap->last_ctl = tf->ctl;
150 vsc_intr_mask_update(ap, tf->ctl & ATA_NIEN);
151 }
152 if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) {
Jeff Garzik850a9d82006-12-20 14:37:04 -0500153 writew(tf->feature | (((u16)tf->hob_feature) << 8),
Tejun Heo0d5ff562007-02-01 15:06:36 +0900154 ioaddr->feature_addr);
Jeff Garzik850a9d82006-12-20 14:37:04 -0500155 writew(tf->nsect | (((u16)tf->hob_nsect) << 8),
Tejun Heo0d5ff562007-02-01 15:06:36 +0900156 ioaddr->nsect_addr);
Jeff Garzik850a9d82006-12-20 14:37:04 -0500157 writew(tf->lbal | (((u16)tf->hob_lbal) << 8),
Tejun Heo0d5ff562007-02-01 15:06:36 +0900158 ioaddr->lbal_addr);
Jeff Garzik850a9d82006-12-20 14:37:04 -0500159 writew(tf->lbam | (((u16)tf->hob_lbam) << 8),
Tejun Heo0d5ff562007-02-01 15:06:36 +0900160 ioaddr->lbam_addr);
Jeff Garzik850a9d82006-12-20 14:37:04 -0500161 writew(tf->lbah | (((u16)tf->hob_lbah) << 8),
Tejun Heo0d5ff562007-02-01 15:06:36 +0900162 ioaddr->lbah_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163 } else if (is_addr) {
Tejun Heo0d5ff562007-02-01 15:06:36 +0900164 writew(tf->feature, ioaddr->feature_addr);
165 writew(tf->nsect, ioaddr->nsect_addr);
166 writew(tf->lbal, ioaddr->lbal_addr);
167 writew(tf->lbam, ioaddr->lbam_addr);
168 writew(tf->lbah, ioaddr->lbah_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169 }
170
171 if (tf->flags & ATA_TFLAG_DEVICE)
Tejun Heo0d5ff562007-02-01 15:06:36 +0900172 writeb(tf->device, ioaddr->device_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173
174 ata_wait_idle(ap);
175}
176
177
178static void vsc_sata_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
179{
180 struct ata_ioports *ioaddr = &ap->ioaddr;
Jeff Garzikac19bff2005-10-29 13:58:21 -0400181 u16 nsect, lbal, lbam, lbah, feature;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182
Jeff Garzikac19bff2005-10-29 13:58:21 -0400183 tf->command = ata_check_status(ap);
Tejun Heo0d5ff562007-02-01 15:06:36 +0900184 tf->device = readw(ioaddr->device_addr);
185 feature = readw(ioaddr->error_addr);
186 nsect = readw(ioaddr->nsect_addr);
187 lbal = readw(ioaddr->lbal_addr);
188 lbam = readw(ioaddr->lbam_addr);
189 lbah = readw(ioaddr->lbah_addr);
Jeff Garzikac19bff2005-10-29 13:58:21 -0400190
191 tf->feature = feature;
192 tf->nsect = nsect;
193 tf->lbal = lbal;
194 tf->lbam = lbam;
195 tf->lbah = lbah;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196
197 if (tf->flags & ATA_TFLAG_LBA48) {
Jeff Garzikac19bff2005-10-29 13:58:21 -0400198 tf->hob_feature = feature >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199 tf->hob_nsect = nsect >> 8;
200 tf->hob_lbal = lbal >> 8;
201 tf->hob_lbam = lbam >> 8;
202 tf->hob_lbah = lbah >> 8;
203 }
204}
205
206
207/*
208 * vsc_sata_interrupt
209 *
210 * Read the interrupt register and process for the devices that have them pending.
211 */
David Howells7d12e782006-10-05 14:55:46 +0100212static irqreturn_t vsc_sata_interrupt (int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213{
Jeff Garzikcca39742006-08-24 03:19:22 -0400214 struct ata_host *host = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215 unsigned int i;
216 unsigned int handled = 0;
217 u32 int_status;
218
Jeff Garzikcca39742006-08-24 03:19:22 -0400219 spin_lock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220
Tejun Heo0d5ff562007-02-01 15:06:36 +0900221 int_status = readl(host->iomap[VSC_MMIO_BAR] +
222 VSC_SATA_INT_STAT_OFFSET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223
Jeff Garzikcca39742006-08-24 03:19:22 -0400224 for (i = 0; i < host->n_ports; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225 if (int_status & ((u32) 0xFF << (8 * i))) {
226 struct ata_port *ap;
227
Jeff Garzikcca39742006-08-24 03:19:22 -0400228 ap = host->ports[i];
Dan Williams2ae5b302005-12-14 13:10:49 -0700229
230 if (is_vsc_sata_int_err(i, int_status)) {
231 u32 err_status;
232 printk(KERN_DEBUG "%s: ignoring interrupt(s)\n", __FUNCTION__);
233 err_status = ap ? vsc_sata_scr_read(ap, SCR_ERROR) : 0;
234 vsc_sata_scr_write(ap, SCR_ERROR, err_status);
235 handled++;
236 }
237
Jeff Garzik029f5462006-04-02 10:30:40 -0400238 if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239 struct ata_queued_cmd *qc;
240
241 qc = ata_qc_from_tag(ap, ap->active_tag);
Albert Leee50362e2005-09-27 17:39:50 +0800242 if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243 handled += ata_host_intr(ap, qc);
Jeff Garzik84ac69e2006-03-24 09:27:49 -0500244 else if (is_vsc_sata_int_err(i, int_status)) {
Dan Williamsc9629902006-03-21 22:07:13 -0500245 /*
Jeff Garzik2e9edbf2006-03-24 09:56:57 -0500246 * On some chips (i.e. Intel 31244), an error
Dan Williamsc9629902006-03-21 22:07:13 -0500247 * interrupt will sneak in at initialization
248 * time (phy state changes). Clearing the SCR
249 * error register is not required, but it prevents
Jeff Garzik2e9edbf2006-03-24 09:56:57 -0500250 * the phy state change interrupts from recurring
Dan Williamsc9629902006-03-21 22:07:13 -0500251 * later.
252 */
253 u32 err_status;
254 err_status = vsc_sata_scr_read(ap, SCR_ERROR);
255 printk(KERN_DEBUG "%s: clearing interrupt, "
256 "status %x; sata err status %x\n",
257 __FUNCTION__,
258 int_status, err_status);
259 vsc_sata_scr_write(ap, SCR_ERROR, err_status);
260 /* Clear interrupt status */
Dan Williams2ae5b302005-12-14 13:10:49 -0700261 ata_chk_status(ap);
262 handled++;
263 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264 }
265 }
266 }
267
Jeff Garzikcca39742006-08-24 03:19:22 -0400268 spin_unlock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269
270 return IRQ_RETVAL(handled);
271}
272
273
Jeff Garzik193515d2005-11-07 00:59:37 -0500274static struct scsi_host_template vsc_sata_sht = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 .module = THIS_MODULE,
276 .name = DRV_NAME,
277 .ioctl = ata_scsi_ioctl,
278 .queuecommand = ata_scsi_queuecmd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279 .can_queue = ATA_DEF_QUEUE,
280 .this_id = ATA_SHT_THIS_ID,
281 .sg_tablesize = LIBATA_MAX_PRD,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
283 .emulated = ATA_SHT_EMULATED,
284 .use_clustering = ATA_SHT_USE_CLUSTERING,
285 .proc_name = DRV_NAME,
286 .dma_boundary = ATA_DMA_BOUNDARY,
287 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900288 .slave_destroy = ata_scsi_slave_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289 .bios_param = ata_std_bios_param,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290};
291
292
Jeff Garzik057ace52005-10-22 14:27:05 -0400293static const struct ata_port_operations vsc_sata_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 .port_disable = ata_port_disable,
295 .tf_load = vsc_sata_tf_load,
296 .tf_read = vsc_sata_tf_read,
297 .exec_command = ata_exec_command,
298 .check_status = ata_check_status,
299 .dev_select = ata_std_dev_select,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 .bmdma_setup = ata_bmdma_setup,
301 .bmdma_start = ata_bmdma_start,
302 .bmdma_stop = ata_bmdma_stop,
303 .bmdma_status = ata_bmdma_status,
304 .qc_prep = ata_qc_prep,
305 .qc_issue = ata_qc_issue_prot,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900306 .data_xfer = ata_data_xfer,
Tejun Heod7a80da2006-06-16 15:00:18 +0900307 .freeze = ata_bmdma_freeze,
308 .thaw = ata_bmdma_thaw,
309 .error_handler = ata_bmdma_error_handler,
310 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311 .irq_handler = vsc_sata_interrupt,
312 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900313 .irq_on = ata_irq_on,
314 .irq_ack = ata_irq_ack,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315 .scr_read = vsc_sata_scr_read,
316 .scr_write = vsc_sata_scr_write,
317 .port_start = ata_port_start,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318};
319
Tejun Heo0d5ff562007-02-01 15:06:36 +0900320static void __devinit vsc_sata_setup_port(struct ata_ioports *port,
321 void __iomem *base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322{
323 port->cmd_addr = base + VSC_SATA_TF_CMD_OFFSET;
324 port->data_addr = base + VSC_SATA_TF_DATA_OFFSET;
325 port->error_addr = base + VSC_SATA_TF_ERROR_OFFSET;
326 port->feature_addr = base + VSC_SATA_TF_FEATURE_OFFSET;
327 port->nsect_addr = base + VSC_SATA_TF_NSECT_OFFSET;
328 port->lbal_addr = base + VSC_SATA_TF_LBAL_OFFSET;
329 port->lbam_addr = base + VSC_SATA_TF_LBAM_OFFSET;
330 port->lbah_addr = base + VSC_SATA_TF_LBAH_OFFSET;
331 port->device_addr = base + VSC_SATA_TF_DEVICE_OFFSET;
332 port->status_addr = base + VSC_SATA_TF_STATUS_OFFSET;
333 port->command_addr = base + VSC_SATA_TF_COMMAND_OFFSET;
334 port->altstatus_addr = base + VSC_SATA_TF_ALTSTATUS_OFFSET;
335 port->ctl_addr = base + VSC_SATA_TF_CTL_OFFSET;
336 port->bmdma_addr = base + VSC_SATA_DMA_CMD_OFFSET;
337 port->scr_addr = base + VSC_SATA_SCR_STATUS_OFFSET;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900338 writel(0, base + VSC_SATA_UP_DESCRIPTOR_OFFSET);
339 writel(0, base + VSC_SATA_UP_DATA_BUFFER_OFFSET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340}
341
342
343static int __devinit vsc_sata_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
344{
345 static int printed_version;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900346 struct ata_probe_ent *probe_ent;
Al Viro307e4dc2005-10-21 06:46:02 +0100347 void __iomem *mmio_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348 int rc;
Nate Dailey7de970e2007-02-15 18:13:46 -0500349 u8 cls;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350
351 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -0500352 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353
Tejun Heo24dc5f32007-01-20 16:00:28 +0900354 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355 if (rc)
356 return rc;
357
358 /*
359 * Check if we have needed resource mapped.
360 */
Tejun Heo24dc5f32007-01-20 16:00:28 +0900361 if (pci_resource_len(pdev, 0) == 0)
362 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363
Tejun Heo0d5ff562007-02-01 15:06:36 +0900364 rc = pcim_iomap_regions(pdev, 1 << VSC_MMIO_BAR, DRV_NAME);
365 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900366 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +0900367 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900368 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369
370 /*
371 * Use 32 bit DMA mask, because 64 bit address support is poor.
372 */
373 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
374 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900375 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
377 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900378 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379
Tejun Heo24dc5f32007-01-20 16:00:28 +0900380 probe_ent = devm_kzalloc(&pdev->dev, sizeof(*probe_ent), GFP_KERNEL);
381 if (probe_ent == NULL)
382 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383 probe_ent->dev = pci_dev_to_dev(pdev);
384 INIT_LIST_HEAD(&probe_ent->node);
385
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386 /*
Nate Dailey7de970e2007-02-15 18:13:46 -0500387 * Due to a bug in the chip, the default cache line size can't be
388 * used (unless the default is non-zero).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 */
Nate Dailey7de970e2007-02-15 18:13:46 -0500390 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &cls);
391 if (cls == 0x00)
392 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393
Tejun Heo24dc5f32007-01-20 16:00:28 +0900394 if (pci_enable_msi(pdev) == 0)
Dan Wolstenholme7cbaa862007-01-09 05:59:21 -0500395 pci_intx(pdev, 0);
Dan Wolstenholme7cbaa862007-01-09 05:59:21 -0500396 else
397 probe_ent->irq_flags = IRQF_SHARED;
398
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399 probe_ent->sht = &vsc_sata_sht;
Jeff Garzikcca39742006-08-24 03:19:22 -0400400 probe_ent->port_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Tejun Heod7a80da2006-06-16 15:00:18 +0900401 ATA_FLAG_MMIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 probe_ent->port_ops = &vsc_sata_ops;
403 probe_ent->n_ports = 4;
404 probe_ent->irq = pdev->irq;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900405 probe_ent->iomap = pcim_iomap_table(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406
407 /* We don't care much about the PIO/UDMA masks, but the core won't like us
408 * if we don't fill these
409 */
410 probe_ent->pio_mask = 0x1f;
411 probe_ent->mwdma_mask = 0x07;
412 probe_ent->udma_mask = 0x7f;
413
Tejun Heo0d5ff562007-02-01 15:06:36 +0900414 mmio_base = probe_ent->iomap[VSC_MMIO_BAR];
415
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416 /* We have 4 ports per PCI function */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900417 vsc_sata_setup_port(&probe_ent->port[0], mmio_base + 1 * VSC_SATA_PORT_OFFSET);
418 vsc_sata_setup_port(&probe_ent->port[1], mmio_base + 2 * VSC_SATA_PORT_OFFSET);
419 vsc_sata_setup_port(&probe_ent->port[2], mmio_base + 3 * VSC_SATA_PORT_OFFSET);
420 vsc_sata_setup_port(&probe_ent->port[3], mmio_base + 4 * VSC_SATA_PORT_OFFSET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421
422 pci_set_master(pdev);
423
Jeff Garzik8a60a072005-07-31 13:13:24 -0400424 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 * Config offset 0x98 is "Extended Control and Status Register 0"
426 * Default value is (1 << 28). All bits except bit 28 are reserved in
427 * DPA mode. If bit 28 is set, LED 0 reflects all ports' activity.
428 * If bit 28 is clear, each port has its own LED.
429 */
430 pci_write_config_dword(pdev, 0x98, 0);
431
Tejun Heo24dc5f32007-01-20 16:00:28 +0900432 if (!ata_device_add(probe_ent))
433 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434
Tejun Heo24dc5f32007-01-20 16:00:28 +0900435 devm_kfree(&pdev->dev, probe_ent);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437}
438
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500439static const struct pci_device_id vsc_sata_pci_tbl[] = {
Jeff Garzik438bc9c2006-06-26 20:52:17 -0400440 { PCI_VENDOR_ID_VITESSE, 0x7174,
Brent Casavant74d0a982006-05-10 01:49:14 -0700441 PCI_ANY_ID, PCI_ANY_ID, 0x10600, 0xFFFFFF, 0 },
Jeff Garzik438bc9c2006-06-26 20:52:17 -0400442 { PCI_VENDOR_ID_INTEL, 0x3200,
Brent Casavant74d0a982006-05-10 01:49:14 -0700443 PCI_ANY_ID, PCI_ANY_ID, 0x10600, 0xFFFFFF, 0 },
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400444
Jeff Garzik438bc9c2006-06-26 20:52:17 -0400445 { } /* terminate list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446};
447
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448static struct pci_driver vsc_sata_pci_driver = {
449 .name = DRV_NAME,
450 .id_table = vsc_sata_pci_tbl,
451 .probe = vsc_sata_init_one,
452 .remove = ata_pci_remove_one,
453};
454
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455static int __init vsc_sata_init(void)
456{
Pavel Roskinb7887192006-08-10 18:13:18 +0900457 return pci_register_driver(&vsc_sata_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458}
459
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460static void __exit vsc_sata_exit(void)
461{
462 pci_unregister_driver(&vsc_sata_pci_driver);
463}
464
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465MODULE_AUTHOR("Jeremy Higdon");
466MODULE_DESCRIPTION("low-level driver for Vitesse VSC7174 SATA controller");
467MODULE_LICENSE("GPL");
468MODULE_DEVICE_TABLE(pci, vsc_sata_pci_tbl);
469MODULE_VERSION(DRV_VERSION);
470
471module_init(vsc_sata_init);
472module_exit(vsc_sata_exit);