blob: 398bb87db03153e46d982e1818fdd9fb12125b6f [file] [log] [blame]
Ben Skeggs70cabe42012-08-14 10:04:04 +10001/*
2 * Copyright 2012 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
25#include <engine/software.h>
26#include <engine/disp.h>
27
Ben Skeggs370c00f2012-08-14 14:11:49 +100028#include <core/class.h>
29
Ben Skeggs70cabe42012-08-14 10:04:04 +100030#include "nv50.h"
31
32static struct nouveau_oclass
33nva3_disp_sclass[] = {
Ben Skeggs370c00f2012-08-14 14:11:49 +100034 { NVA3_DISP_MAST_CLASS, &nv50_disp_mast_ofuncs },
35 { NVA3_DISP_SYNC_CLASS, &nv50_disp_sync_ofuncs },
36 { NVA3_DISP_OVLY_CLASS, &nv50_disp_ovly_ofuncs },
37 { NVA3_DISP_OIMM_CLASS, &nv50_disp_oimm_ofuncs },
38 { NVA3_DISP_CURS_CLASS, &nv50_disp_curs_ofuncs },
Ben Skeggs70cabe42012-08-14 10:04:04 +100039 {}
40};
41
Ben Skeggs6c5a0422012-11-07 16:43:00 +100042struct nouveau_omthds
43nva3_disp_base_omthds[] = {
Ben Skeggs74b66852012-11-08 12:01:39 +100044 { SOR_MTHD(NV50_DISP_SOR_PWR) , nv50_sor_mthd },
Ben Skeggs0a9e2b952012-11-08 14:03:56 +100045 { SOR_MTHD(NVA3_DISP_SOR_HDA_ELD) , nv50_sor_mthd },
Ben Skeggs1c30cd02012-11-08 14:22:28 +100046 { SOR_MTHD(NV84_DISP_SOR_HDMI_PWR) , nv50_sor_mthd },
Ben Skeggs6c5a0422012-11-07 16:43:00 +100047 { SOR_MTHD(NV94_DISP_SOR_DP_TRAIN) , nv50_sor_mthd },
48 { SOR_MTHD(NV94_DISP_SOR_DP_LNKCTL) , nv50_sor_mthd },
49 { SOR_MTHD(NV94_DISP_SOR_DP_DRVCTL(0)), nv50_sor_mthd },
50 { SOR_MTHD(NV94_DISP_SOR_DP_DRVCTL(1)), nv50_sor_mthd },
51 { SOR_MTHD(NV94_DISP_SOR_DP_DRVCTL(2)), nv50_sor_mthd },
52 { SOR_MTHD(NV94_DISP_SOR_DP_DRVCTL(3)), nv50_sor_mthd },
Ben Skeggs35b21d32012-11-08 12:08:55 +100053 { DAC_MTHD(NV50_DISP_DAC_PWR) , nv50_dac_mthd },
54 { DAC_MTHD(NV50_DISP_DAC_LOAD) , nv50_dac_mthd },
Ben Skeggs6c5a0422012-11-07 16:43:00 +100055 {},
56};
57
Ben Skeggs70cabe42012-08-14 10:04:04 +100058static struct nouveau_oclass
59nva3_disp_base_oclass[] = {
Ben Skeggsef22c8b2012-11-09 09:32:56 +100060 { NVA3_DISP_CLASS, &nv50_disp_base_ofuncs, nva3_disp_base_omthds },
Ben Skeggs370c00f2012-08-14 14:11:49 +100061 {}
Ben Skeggs70cabe42012-08-14 10:04:04 +100062};
63
64static int
65nva3_disp_ctor(struct nouveau_object *parent, struct nouveau_object *engine,
66 struct nouveau_oclass *oclass, void *data, u32 size,
67 struct nouveau_object **pobject)
68{
69 struct nv50_disp_priv *priv;
70 int ret;
71
72 ret = nouveau_disp_create(parent, engine, oclass, "PDISP",
73 "display", &priv);
74 *pobject = nv_object(priv);
75 if (ret)
76 return ret;
77
78 nv_engine(priv)->sclass = nva3_disp_base_oclass;
79 nv_engine(priv)->cclass = &nv50_disp_cclass;
80 nv_subdev(priv)->intr = nv50_disp_intr;
81 priv->sclass = nva3_disp_sclass;
82 priv->head.nr = 2;
83 priv->dac.nr = 3;
84 priv->sor.nr = 4;
Ben Skeggsef22c8b2012-11-09 09:32:56 +100085 priv->dac.power = nv50_dac_power;
Ben Skeggs7ebb38b2012-11-09 09:38:06 +100086 priv->dac.sense = nv50_dac_sense;
Ben Skeggsef22c8b2012-11-09 09:32:56 +100087 priv->sor.power = nv50_sor_power;
Ben Skeggs70cabe42012-08-14 10:04:04 +100088
89 INIT_LIST_HEAD(&priv->base.vblank.list);
90 spin_lock_init(&priv->base.vblank.lock);
91 return 0;
92}
93
94struct nouveau_oclass
95nva3_disp_oclass = {
96 .handle = NV_ENGINE(DISP, 0x85),
97 .ofuncs = &(struct nouveau_ofuncs) {
98 .ctor = nva3_disp_ctor,
99 .dtor = _nouveau_disp_dtor,
100 .init = _nouveau_disp_init,
101 .fini = _nouveau_disp_fini,
102 },
103};