blob: f0e2ebeab02bc68c147d779ef56efb36cbab1857 [file] [log] [blame]
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -06001/*
2 * omap-mcpdm.c -- OMAP ALSA SoC DAI driver using McPDM port
3 *
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +03004 * Copyright (C) 2009 - 2011 Texas Instruments
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -06005 *
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +03006 * Author: Misael Lopez Cruz <misael.lopez@ti.com>
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -06007 * Contact: Jorge Eduardo Candelaria <x0107209@ti.com>
8 * Margarita Olaya <magi.olaya@ti.com>
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +03009 * Peter Ujfalusi <peter.ujfalusi@ti.com>
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -060010 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License
13 * version 2 as published by the Free Software Foundation.
14 *
15 * This program is distributed in the hope that it will be useful, but
16 * WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
18 * General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
23 * 02110-1301 USA
24 *
25 */
26
27#include <linux/init.h>
28#include <linux/module.h>
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +030029#include <linux/platform_device.h>
30#include <linux/interrupt.h>
31#include <linux/err.h>
32#include <linux/io.h>
33#include <linux/irq.h>
34#include <linux/slab.h>
35#include <linux/pm_runtime.h>
Peter Ujfalusi7cb8a1b2011-11-15 11:32:14 +020036#include <linux/of_device.h>
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +030037
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -060038#include <sound/core.h>
39#include <sound/pcm.h>
40#include <sound/pcm_params.h>
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -060041#include <sound/soc.h>
Lars-Peter Clausen09ae3aa2013-04-03 11:06:05 +020042#include <sound/dmaengine_pcm.h>
Jyri Sarha87c19362014-05-26 11:51:14 +030043#include <sound/omap-pcm.h>
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -060044
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +030045#include "omap-mcpdm.h"
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -060046
Peter Ujfalusi62376632013-03-20 10:47:12 +010047struct mcpdm_link_config {
48 u32 link_mask; /* channel mask for the direction */
49 u32 threshold; /* FIFO threshold */
50};
Tony Lindgrendbc04162012-08-31 10:59:07 -070051
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +030052struct omap_mcpdm {
53 struct device *dev;
54 unsigned long phys_base;
55 void __iomem *io_base;
56 int irq;
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -060057
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +030058 struct mutex mutex;
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -060059
Peter Ujfalusi62376632013-03-20 10:47:12 +010060 /* Playback/Capture configuration */
61 struct mcpdm_link_config config[2];
Peter Ujfalusi89b0d552011-09-26 16:05:58 +030062
63 /* McPDM dn offsets for rx1, and 2 channels */
64 u32 dn_rx_offset;
Peter Ujfalusi81054b22013-03-20 10:47:13 +010065
66 /* McPDM needs to be restarted due to runtime reconfiguration */
67 bool restart;
Lars-Peter Clausen09ae3aa2013-04-03 11:06:05 +020068
69 struct snd_dmaengine_dai_dma_data dma_data[2];
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -060070};
71
72/*
73 * Stream DMA parameters
74 */
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -060075
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +030076static inline void omap_mcpdm_write(struct omap_mcpdm *mcpdm, u16 reg, u32 val)
77{
Victor Kamensky1b488a42013-11-16 02:01:19 +020078 writel_relaxed(val, mcpdm->io_base + reg);
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +030079}
80
81static inline int omap_mcpdm_read(struct omap_mcpdm *mcpdm, u16 reg)
82{
Victor Kamensky1b488a42013-11-16 02:01:19 +020083 return readl_relaxed(mcpdm->io_base + reg);
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +030084}
85
86#ifdef DEBUG
87static void omap_mcpdm_reg_dump(struct omap_mcpdm *mcpdm)
88{
89 dev_dbg(mcpdm->dev, "***********************\n");
90 dev_dbg(mcpdm->dev, "IRQSTATUS_RAW: 0x%04x\n",
91 omap_mcpdm_read(mcpdm, MCPDM_REG_IRQSTATUS_RAW));
92 dev_dbg(mcpdm->dev, "IRQSTATUS: 0x%04x\n",
93 omap_mcpdm_read(mcpdm, MCPDM_REG_IRQSTATUS));
94 dev_dbg(mcpdm->dev, "IRQENABLE_SET: 0x%04x\n",
95 omap_mcpdm_read(mcpdm, MCPDM_REG_IRQENABLE_SET));
96 dev_dbg(mcpdm->dev, "IRQENABLE_CLR: 0x%04x\n",
97 omap_mcpdm_read(mcpdm, MCPDM_REG_IRQENABLE_CLR));
98 dev_dbg(mcpdm->dev, "IRQWAKE_EN: 0x%04x\n",
99 omap_mcpdm_read(mcpdm, MCPDM_REG_IRQWAKE_EN));
100 dev_dbg(mcpdm->dev, "DMAENABLE_SET: 0x%04x\n",
101 omap_mcpdm_read(mcpdm, MCPDM_REG_DMAENABLE_SET));
102 dev_dbg(mcpdm->dev, "DMAENABLE_CLR: 0x%04x\n",
103 omap_mcpdm_read(mcpdm, MCPDM_REG_DMAENABLE_CLR));
104 dev_dbg(mcpdm->dev, "DMAWAKEEN: 0x%04x\n",
105 omap_mcpdm_read(mcpdm, MCPDM_REG_DMAWAKEEN));
106 dev_dbg(mcpdm->dev, "CTRL: 0x%04x\n",
107 omap_mcpdm_read(mcpdm, MCPDM_REG_CTRL));
108 dev_dbg(mcpdm->dev, "DN_DATA: 0x%04x\n",
109 omap_mcpdm_read(mcpdm, MCPDM_REG_DN_DATA));
110 dev_dbg(mcpdm->dev, "UP_DATA: 0x%04x\n",
111 omap_mcpdm_read(mcpdm, MCPDM_REG_UP_DATA));
112 dev_dbg(mcpdm->dev, "FIFO_CTRL_DN: 0x%04x\n",
113 omap_mcpdm_read(mcpdm, MCPDM_REG_FIFO_CTRL_DN));
114 dev_dbg(mcpdm->dev, "FIFO_CTRL_UP: 0x%04x\n",
115 omap_mcpdm_read(mcpdm, MCPDM_REG_FIFO_CTRL_UP));
116 dev_dbg(mcpdm->dev, "***********************\n");
117}
118#else
119static void omap_mcpdm_reg_dump(struct omap_mcpdm *mcpdm) {}
120#endif
121
122/*
123 * Enables the transfer through the PDM interface to/from the Phoenix
124 * codec by enabling the corresponding UP or DN channels.
125 */
126static void omap_mcpdm_start(struct omap_mcpdm *mcpdm)
127{
128 u32 ctrl = omap_mcpdm_read(mcpdm, MCPDM_REG_CTRL);
Peter Ujfalusi62376632013-03-20 10:47:12 +0100129 u32 link_mask = mcpdm->config[0].link_mask | mcpdm->config[1].link_mask;
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300130
131 ctrl |= (MCPDM_SW_DN_RST | MCPDM_SW_UP_RST);
132 omap_mcpdm_write(mcpdm, MCPDM_REG_CTRL, ctrl);
133
Peter Ujfalusi62376632013-03-20 10:47:12 +0100134 ctrl |= link_mask;
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300135 omap_mcpdm_write(mcpdm, MCPDM_REG_CTRL, ctrl);
136
137 ctrl &= ~(MCPDM_SW_DN_RST | MCPDM_SW_UP_RST);
138 omap_mcpdm_write(mcpdm, MCPDM_REG_CTRL, ctrl);
139}
140
141/*
142 * Disables the transfer through the PDM interface to/from the Phoenix
143 * codec by disabling the corresponding UP or DN channels.
144 */
145static void omap_mcpdm_stop(struct omap_mcpdm *mcpdm)
146{
147 u32 ctrl = omap_mcpdm_read(mcpdm, MCPDM_REG_CTRL);
Peter Ujfalusi81054b22013-03-20 10:47:13 +0100148 u32 link_mask = MCPDM_PDM_DN_MASK | MCPDM_PDM_UP_MASK;
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300149
150 ctrl |= (MCPDM_SW_DN_RST | MCPDM_SW_UP_RST);
151 omap_mcpdm_write(mcpdm, MCPDM_REG_CTRL, ctrl);
152
Peter Ujfalusi62376632013-03-20 10:47:12 +0100153 ctrl &= ~(link_mask);
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300154 omap_mcpdm_write(mcpdm, MCPDM_REG_CTRL, ctrl);
155
156 ctrl &= ~(MCPDM_SW_DN_RST | MCPDM_SW_UP_RST);
157 omap_mcpdm_write(mcpdm, MCPDM_REG_CTRL, ctrl);
158
159}
160
161/*
162 * Is the physical McPDM interface active.
163 */
164static inline int omap_mcpdm_active(struct omap_mcpdm *mcpdm)
165{
166 return omap_mcpdm_read(mcpdm, MCPDM_REG_CTRL) &
167 (MCPDM_PDM_DN_MASK | MCPDM_PDM_UP_MASK);
168}
169
170/*
171 * Configures McPDM uplink, and downlink for audio.
172 * This function should be called before omap_mcpdm_start.
173 */
174static void omap_mcpdm_open_streams(struct omap_mcpdm *mcpdm)
175{
176 omap_mcpdm_write(mcpdm, MCPDM_REG_IRQENABLE_SET,
177 MCPDM_DN_IRQ_EMPTY | MCPDM_DN_IRQ_FULL |
178 MCPDM_UP_IRQ_EMPTY | MCPDM_UP_IRQ_FULL);
179
Peter Ujfalusi89b0d552011-09-26 16:05:58 +0300180 /* Enable DN RX1/2 offset cancellation feature, if configured */
181 if (mcpdm->dn_rx_offset) {
182 u32 dn_offset = mcpdm->dn_rx_offset;
183
184 omap_mcpdm_write(mcpdm, MCPDM_REG_DN_OFFSET, dn_offset);
185 dn_offset |= (MCPDM_DN_OFST_RX1_EN | MCPDM_DN_OFST_RX2_EN);
186 omap_mcpdm_write(mcpdm, MCPDM_REG_DN_OFFSET, dn_offset);
187 }
188
Peter Ujfalusi62376632013-03-20 10:47:12 +0100189 omap_mcpdm_write(mcpdm, MCPDM_REG_FIFO_CTRL_DN,
190 mcpdm->config[SNDRV_PCM_STREAM_PLAYBACK].threshold);
191 omap_mcpdm_write(mcpdm, MCPDM_REG_FIFO_CTRL_UP,
192 mcpdm->config[SNDRV_PCM_STREAM_CAPTURE].threshold);
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300193
194 omap_mcpdm_write(mcpdm, MCPDM_REG_DMAENABLE_SET,
195 MCPDM_DMA_DN_ENABLE | MCPDM_DMA_UP_ENABLE);
196}
197
198/*
199 * Cleans McPDM uplink, and downlink configuration.
200 * This function should be called when the stream is closed.
201 */
202static void omap_mcpdm_close_streams(struct omap_mcpdm *mcpdm)
203{
204 /* Disable irq request generation for downlink */
205 omap_mcpdm_write(mcpdm, MCPDM_REG_IRQENABLE_CLR,
206 MCPDM_DN_IRQ_EMPTY | MCPDM_DN_IRQ_FULL);
207
208 /* Disable DMA request generation for downlink */
209 omap_mcpdm_write(mcpdm, MCPDM_REG_DMAENABLE_CLR, MCPDM_DMA_DN_ENABLE);
210
211 /* Disable irq request generation for uplink */
212 omap_mcpdm_write(mcpdm, MCPDM_REG_IRQENABLE_CLR,
213 MCPDM_UP_IRQ_EMPTY | MCPDM_UP_IRQ_FULL);
214
215 /* Disable DMA request generation for uplink */
216 omap_mcpdm_write(mcpdm, MCPDM_REG_DMAENABLE_CLR, MCPDM_DMA_UP_ENABLE);
Peter Ujfalusi89b0d552011-09-26 16:05:58 +0300217
218 /* Disable RX1/2 offset cancellation */
219 if (mcpdm->dn_rx_offset)
220 omap_mcpdm_write(mcpdm, MCPDM_REG_DN_OFFSET, 0);
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300221}
222
223static irqreturn_t omap_mcpdm_irq_handler(int irq, void *dev_id)
224{
225 struct omap_mcpdm *mcpdm = dev_id;
226 int irq_status;
227
228 irq_status = omap_mcpdm_read(mcpdm, MCPDM_REG_IRQSTATUS);
229
230 /* Acknowledge irq event */
231 omap_mcpdm_write(mcpdm, MCPDM_REG_IRQSTATUS, irq_status);
232
233 if (irq_status & MCPDM_DN_IRQ_FULL)
234 dev_dbg(mcpdm->dev, "DN (playback) FIFO Full\n");
235
236 if (irq_status & MCPDM_DN_IRQ_EMPTY)
237 dev_dbg(mcpdm->dev, "DN (playback) FIFO Empty\n");
238
239 if (irq_status & MCPDM_DN_IRQ)
240 dev_dbg(mcpdm->dev, "DN (playback) write request\n");
241
242 if (irq_status & MCPDM_UP_IRQ_FULL)
243 dev_dbg(mcpdm->dev, "UP (capture) FIFO Full\n");
244
245 if (irq_status & MCPDM_UP_IRQ_EMPTY)
246 dev_dbg(mcpdm->dev, "UP (capture) FIFO Empty\n");
247
248 if (irq_status & MCPDM_UP_IRQ)
249 dev_dbg(mcpdm->dev, "UP (capture) write request\n");
250
251 return IRQ_HANDLED;
252}
253
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600254static int omap_mcpdm_dai_startup(struct snd_pcm_substream *substream,
255 struct snd_soc_dai *dai)
256{
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300257 struct omap_mcpdm *mcpdm = snd_soc_dai_get_drvdata(dai);
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600258
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300259 mutex_lock(&mcpdm->mutex);
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600260
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300261 if (!dai->active) {
Peter Ujfalusi68214d92012-10-04 11:27:16 +0300262 u32 ctrl = omap_mcpdm_read(mcpdm, MCPDM_REG_CTRL);
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300263
Peter Ujfalusi68214d92012-10-04 11:27:16 +0300264 omap_mcpdm_write(mcpdm, MCPDM_REG_CTRL, ctrl | MCPDM_WD_EN);
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300265 omap_mcpdm_open_streams(mcpdm);
266 }
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300267 mutex_unlock(&mcpdm->mutex);
268
269 return 0;
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600270}
271
272static void omap_mcpdm_dai_shutdown(struct snd_pcm_substream *substream,
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600273 struct snd_soc_dai *dai)
274{
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300275 struct omap_mcpdm *mcpdm = snd_soc_dai_get_drvdata(dai);
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600276
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300277 mutex_lock(&mcpdm->mutex);
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600278
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300279 if (!dai->active) {
280 if (omap_mcpdm_active(mcpdm)) {
281 omap_mcpdm_stop(mcpdm);
282 omap_mcpdm_close_streams(mcpdm);
Peter Ujfalusi81054b22013-03-20 10:47:13 +0100283 mcpdm->config[0].link_mask = 0;
284 mcpdm->config[1].link_mask = 0;
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300285 }
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600286 }
287
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300288 mutex_unlock(&mcpdm->mutex);
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600289}
290
291static int omap_mcpdm_dai_hw_params(struct snd_pcm_substream *substream,
292 struct snd_pcm_hw_params *params,
293 struct snd_soc_dai *dai)
294{
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300295 struct omap_mcpdm *mcpdm = snd_soc_dai_get_drvdata(dai);
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600296 int stream = substream->stream;
Lars-Peter Clausen09ae3aa2013-04-03 11:06:05 +0200297 struct snd_dmaengine_dai_dma_data *dma_data;
Peter Ujfalusi62376632013-03-20 10:47:12 +0100298 u32 threshold;
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300299 int channels;
300 int link_mask = 0;
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600301
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600302 channels = params_channels(params);
303 switch (channels) {
Peter Ujfalusi3b5b516f2011-09-23 09:49:43 +0300304 case 5:
305 if (stream == SNDRV_PCM_STREAM_CAPTURE)
306 /* up to 3 channels for capture */
307 return -EINVAL;
308 link_mask |= 1 << 4;
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600309 case 4:
310 if (stream == SNDRV_PCM_STREAM_CAPTURE)
Peter Ujfalusi3b5b516f2011-09-23 09:49:43 +0300311 /* up to 3 channels for capture */
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600312 return -EINVAL;
313 link_mask |= 1 << 3;
314 case 3:
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600315 link_mask |= 1 << 2;
316 case 2:
317 link_mask |= 1 << 1;
318 case 1:
319 link_mask |= 1 << 0;
320 break;
321 default:
322 /* unsupported number of channels */
323 return -EINVAL;
324 }
325
Peter Ujfalusibcd6da72012-09-14 15:05:57 +0300326 dma_data = snd_soc_dai_get_dma_data(dai, substream);
Peter Ujfalusib199adf2011-08-02 13:35:30 +0300327
Peter Ujfalusi62376632013-03-20 10:47:12 +0100328 threshold = mcpdm->config[stream].threshold;
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300329 /* Configure McPDM channels, and DMA packet size */
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600330 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusi62376632013-03-20 10:47:12 +0100331 link_mask <<= 3;
Peter Ujfalusi81054b22013-03-20 10:47:13 +0100332
333 /* If capture is not running assume a stereo stream to come */
334 if (!mcpdm->config[!stream].link_mask)
335 mcpdm->config[!stream].link_mask = 0x3;
336
Lars-Peter Clausen09ae3aa2013-04-03 11:06:05 +0200337 dma_data->maxburst =
Peter Ujfalusi62376632013-03-20 10:47:12 +0100338 (MCPDM_DN_THRES_MAX - threshold) * channels;
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600339 } else {
Peter Ujfalusi81054b22013-03-20 10:47:13 +0100340 /* If playback is not running assume a stereo stream to come */
341 if (!mcpdm->config[!stream].link_mask)
342 mcpdm->config[!stream].link_mask = (0x3 << 3);
343
Lars-Peter Clausen09ae3aa2013-04-03 11:06:05 +0200344 dma_data->maxburst = threshold * channels;
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600345 }
346
Peter Ujfalusi81054b22013-03-20 10:47:13 +0100347 /* Check if we need to restart McPDM with this stream */
348 if (mcpdm->config[stream].link_mask &&
349 mcpdm->config[stream].link_mask != link_mask)
350 mcpdm->restart = true;
351
Peter Ujfalusi62376632013-03-20 10:47:12 +0100352 mcpdm->config[stream].link_mask = link_mask;
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600353
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300354 return 0;
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600355}
356
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300357static int omap_mcpdm_prepare(struct snd_pcm_substream *substream,
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600358 struct snd_soc_dai *dai)
359{
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300360 struct omap_mcpdm *mcpdm = snd_soc_dai_get_drvdata(dai);
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600361
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300362 if (!omap_mcpdm_active(mcpdm)) {
363 omap_mcpdm_start(mcpdm);
364 omap_mcpdm_reg_dump(mcpdm);
Peter Ujfalusi81054b22013-03-20 10:47:13 +0100365 } else if (mcpdm->restart) {
366 omap_mcpdm_stop(mcpdm);
367 omap_mcpdm_start(mcpdm);
368 mcpdm->restart = false;
369 omap_mcpdm_reg_dump(mcpdm);
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300370 }
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600371
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300372 return 0;
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600373}
374
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100375static const struct snd_soc_dai_ops omap_mcpdm_dai_ops = {
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600376 .startup = omap_mcpdm_dai_startup,
377 .shutdown = omap_mcpdm_dai_shutdown,
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600378 .hw_params = omap_mcpdm_dai_hw_params,
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300379 .prepare = omap_mcpdm_prepare,
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600380};
381
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300382static int omap_mcpdm_probe(struct snd_soc_dai *dai)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000383{
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300384 struct omap_mcpdm *mcpdm = snd_soc_dai_get_drvdata(dai);
385 int ret;
386
387 pm_runtime_enable(mcpdm->dev);
388
389 /* Disable lines while request is ongoing */
390 pm_runtime_get_sync(mcpdm->dev);
391 omap_mcpdm_write(mcpdm, MCPDM_REG_CTRL, 0x00);
392
Sebastien Guiriecddd17532013-02-13 08:21:54 +0100393 ret = devm_request_irq(mcpdm->dev, mcpdm->irq, omap_mcpdm_irq_handler,
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300394 0, "McPDM", (void *)mcpdm);
395
396 pm_runtime_put_sync(mcpdm->dev);
397
398 if (ret) {
399 dev_err(mcpdm->dev, "Request for IRQ failed\n");
400 pm_runtime_disable(mcpdm->dev);
401 }
402
403 /* Configure McPDM threshold values */
Peter Ujfalusi62376632013-03-20 10:47:12 +0100404 mcpdm->config[SNDRV_PCM_STREAM_PLAYBACK].threshold = 2;
405 mcpdm->config[SNDRV_PCM_STREAM_CAPTURE].threshold =
406 MCPDM_UP_THRES_MAX - 3;
Peter Ujfalusif6563b32014-04-16 15:46:13 +0300407
408 snd_soc_dai_init_dma_data(dai,
409 &mcpdm->dma_data[SNDRV_PCM_STREAM_PLAYBACK],
410 &mcpdm->dma_data[SNDRV_PCM_STREAM_CAPTURE]);
411
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300412 return ret;
413}
414
415static int omap_mcpdm_remove(struct snd_soc_dai *dai)
416{
417 struct omap_mcpdm *mcpdm = snd_soc_dai_get_drvdata(dai);
418
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300419 pm_runtime_disable(mcpdm->dev);
420
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000421 return 0;
422}
423
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300424#define OMAP_MCPDM_RATES (SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000)
425#define OMAP_MCPDM_FORMATS SNDRV_PCM_FMTBIT_S32_LE
426
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000427static struct snd_soc_dai_driver omap_mcpdm_dai = {
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300428 .probe = omap_mcpdm_probe,
429 .remove = omap_mcpdm_remove,
430 .probe_order = SND_SOC_COMP_ORDER_LATE,
431 .remove_order = SND_SOC_COMP_ORDER_EARLY,
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600432 .playback = {
433 .channels_min = 1,
Peter Ujfalusi3b5b516f2011-09-23 09:49:43 +0300434 .channels_max = 5,
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600435 .rates = OMAP_MCPDM_RATES,
436 .formats = OMAP_MCPDM_FORMATS,
Peter Ujfalusib4badd42012-01-18 12:18:24 +0100437 .sig_bits = 24,
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600438 },
439 .capture = {
440 .channels_min = 1,
Peter Ujfalusi3b5b516f2011-09-23 09:49:43 +0300441 .channels_max = 3,
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600442 .rates = OMAP_MCPDM_RATES,
443 .formats = OMAP_MCPDM_FORMATS,
Peter Ujfalusib4badd42012-01-18 12:18:24 +0100444 .sig_bits = 24,
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600445 },
446 .ops = &omap_mcpdm_dai_ops,
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600447};
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000448
Kuninori Morimoto58709a32013-03-21 03:33:37 -0700449static const struct snd_soc_component_driver omap_mcpdm_component = {
450 .name = "omap-mcpdm",
451};
452
Peter Ujfalusi89b0d552011-09-26 16:05:58 +0300453void omap_mcpdm_configure_dn_offsets(struct snd_soc_pcm_runtime *rtd,
454 u8 rx1, u8 rx2)
455{
456 struct omap_mcpdm *mcpdm = snd_soc_dai_get_drvdata(rtd->cpu_dai);
457
458 mcpdm->dn_rx_offset = MCPDM_DNOFST_RX1(rx1) | MCPDM_DNOFST_RX2(rx2);
459}
460EXPORT_SYMBOL_GPL(omap_mcpdm_configure_dn_offsets);
461
Bill Pemberton7ff60002012-12-07 09:26:29 -0500462static int asoc_mcpdm_probe(struct platform_device *pdev)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000463{
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300464 struct omap_mcpdm *mcpdm;
465 struct resource *res;
Peter Ujfalusi335b0652014-04-16 15:46:14 +0300466 int ret;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000467
Peter Ujfalusid77ae332012-07-23 12:39:51 +0300468 mcpdm = devm_kzalloc(&pdev->dev, sizeof(struct omap_mcpdm), GFP_KERNEL);
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300469 if (!mcpdm)
470 return -ENOMEM;
471
472 platform_set_drvdata(pdev, mcpdm);
473
474 mutex_init(&mcpdm->mutex);
475
Peter Ujfalusi5a40c572012-09-14 15:05:54 +0300476 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dma");
477 if (res == NULL)
478 return -ENOMEM;
479
Lars-Peter Clausen09ae3aa2013-04-03 11:06:05 +0200480 mcpdm->dma_data[0].addr = res->start + MCPDM_REG_DN_DATA;
481 mcpdm->dma_data[1].addr = res->start + MCPDM_REG_UP_DATA;
Peter Ujfalusi5a40c572012-09-14 15:05:54 +0300482
Peter Ujfalusia8035f02013-07-11 14:35:44 +0200483 mcpdm->dma_data[0].filter_data = "dn_link";
484 mcpdm->dma_data[1].filter_data = "up_link";
Peter Ujfalusi5a40c572012-09-14 15:05:54 +0300485
486 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
Silviu-Mihai Popescu77c641d2013-03-11 17:58:57 +0200487 mcpdm->io_base = devm_ioremap_resource(&pdev->dev, res);
488 if (IS_ERR(mcpdm->io_base))
489 return PTR_ERR(mcpdm->io_base);
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300490
491 mcpdm->irq = platform_get_irq(pdev, 0);
Peter Ujfalusid77ae332012-07-23 12:39:51 +0300492 if (mcpdm->irq < 0)
493 return mcpdm->irq;
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300494
495 mcpdm->dev = &pdev->dev;
496
Peter Ujfalusi335b0652014-04-16 15:46:14 +0300497 ret = devm_snd_soc_register_component(&pdev->dev,
Sachin Kamat6c3cc302013-09-17 10:28:02 +0530498 &omap_mcpdm_component,
499 &omap_mcpdm_dai, 1);
Peter Ujfalusi335b0652014-04-16 15:46:14 +0300500 if (ret)
501 return ret;
502
503 return omap_pcm_platform_register(&pdev->dev);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000504}
505
Peter Ujfalusi7cb8a1b2011-11-15 11:32:14 +0200506static const struct of_device_id omap_mcpdm_of_match[] = {
507 { .compatible = "ti,omap4-mcpdm", },
508 { }
509};
510MODULE_DEVICE_TABLE(of, omap_mcpdm_of_match);
511
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000512static struct platform_driver asoc_mcpdm_driver = {
513 .driver = {
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300514 .name = "omap-mcpdm",
515 .owner = THIS_MODULE,
Peter Ujfalusi7cb8a1b2011-11-15 11:32:14 +0200516 .of_match_table = omap_mcpdm_of_match,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000517 },
518
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300519 .probe = asoc_mcpdm_probe,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000520};
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600521
Axel Linbeda5bf52011-11-25 10:12:16 +0800522module_platform_driver(asoc_mcpdm_driver);
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600523
Peter Ujfalusid66a5472012-07-06 12:19:10 +0200524MODULE_ALIAS("platform:omap-mcpdm");
Misael Lopez Cruzf5f9d7b2011-07-05 19:50:45 +0300525MODULE_AUTHOR("Misael Lopez Cruz <misael.lopez@ti.com>");
Misael Lopez Cruzdb72c2f2010-02-22 15:09:22 -0600526MODULE_DESCRIPTION("OMAP PDM SoC Interface");
527MODULE_LICENSE("GPL");