blob: a9691cc48fe3943bb42fc40797c524cd0843690e [file] [log] [blame]
Catalin Marinas9703d9d2012-03-05 11:49:27 +00001 Booting AArch64 Linux
2 =====================
3
4Author: Will Deacon <will.deacon@arm.com>
5Date : 07 September 2012
6
7This document is based on the ARM booting document by Russell King and
8is relevant to all public releases of the AArch64 Linux kernel.
9
10The AArch64 exception model is made up of a number of exception levels
11(EL0 - EL3), with EL0 and EL1 having a secure and a non-secure
12counterpart. EL2 is the hypervisor level and exists only in non-secure
13mode. EL3 is the highest priority level and exists only in secure mode.
14
15For the purposes of this document, we will use the term `boot loader'
16simply to define all software that executes on the CPU(s) before control
17is passed to the Linux kernel. This may include secure monitor and
18hypervisor code, or it may just be a handful of instructions for
19preparing a minimal boot environment.
20
21Essentially, the boot loader should provide (as a minimum) the
22following:
23
241. Setup and initialise the RAM
252. Setup the device tree
263. Decompress the kernel image
274. Call the kernel image
28
29
301. Setup and initialise RAM
31---------------------------
32
33Requirement: MANDATORY
34
35The boot loader is expected to find and initialise all RAM that the
36kernel will use for volatile data storage in the system. It performs
37this in a machine dependent manner. (It may use internal algorithms
38to automatically locate and size all RAM, or it may use knowledge of
39the RAM in the machine, or any other method the boot loader designer
40sees fit.)
41
42
432. Setup the device tree
44-------------------------
45
46Requirement: MANDATORY
47
Mark Salter4d5e0b12013-09-04 15:10:02 +010048The device tree blob (dtb) must be placed on an 8-byte boundary within
49the first 512 megabytes from the start of the kernel image and must not
50cross a 2-megabyte boundary. This is to allow the kernel to map the
Catalin Marinas9703d9d2012-03-05 11:49:27 +000051blob using a single section mapping in the initial page tables.
52
53
543. Decompress the kernel image
55------------------------------
56
57Requirement: OPTIONAL
58
59The AArch64 kernel does not currently provide a decompressor and
60therefore requires decompression (gzip etc.) to be performed by the boot
61loader if a compressed Image target (e.g. Image.gz) is used. For
62bootloaders that do not implement this requirement, the uncompressed
63Image target is available instead.
64
65
664. Call the kernel image
67------------------------
68
69Requirement: MANDATORY
70
Roy Franz4370eec2013-08-15 00:10:00 +010071The decompressed kernel image contains a 64-byte header as follows:
Catalin Marinas9703d9d2012-03-05 11:49:27 +000072
Roy Franz4370eec2013-08-15 00:10:00 +010073 u32 code0; /* Executable code */
74 u32 code1; /* Executable code */
Catalin Marinas9703d9d2012-03-05 11:49:27 +000075 u64 text_offset; /* Image load offset */
Roy Franz4370eec2013-08-15 00:10:00 +010076 u64 res0 = 0; /* reserved */
Catalin Marinas9703d9d2012-03-05 11:49:27 +000077 u64 res1 = 0; /* reserved */
78 u64 res2 = 0; /* reserved */
Roy Franz4370eec2013-08-15 00:10:00 +010079 u64 res3 = 0; /* reserved */
80 u64 res4 = 0; /* reserved */
81 u32 magic = 0x644d5241; /* Magic number, little endian, "ARM\x64" */
82 u32 res5 = 0; /* reserved */
83
84
85Header notes:
86
87- code0/code1 are responsible for branching to stext.
Catalin Marinas9703d9d2012-03-05 11:49:27 +000088
89The image must be placed at the specified offset (currently 0x80000)
90from the start of the system RAM and called there. The start of the
91system RAM must be aligned to 2MB.
92
93Before jumping into the kernel, the following conditions must be met:
94
95- Quiesce all DMA capable devices so that memory does not get
96 corrupted by bogus network packets or disk data. This will save
97 you many hours of debug.
98
99- Primary CPU general-purpose register settings
100 x0 = physical address of device tree blob (dtb) in system RAM.
101 x1 = 0 (reserved for future use)
102 x2 = 0 (reserved for future use)
103 x3 = 0 (reserved for future use)
104
105- CPU mode
106 All forms of interrupts must be masked in PSTATE.DAIF (Debug, SError,
107 IRQ and FIQ).
108 The CPU must be in either EL2 (RECOMMENDED in order to have access to
109 the virtualisation extensions) or non-secure EL1.
110
111- Caches, MMUs
112 The MMU must be off.
113 Instruction cache may be on or off.
114 Data cache must be off and invalidated.
115 External caches (if present) must be configured and disabled.
116
117- Architected timers
Mark Rutland4fcd6e12013-10-11 14:52:07 +0100118 CNTFRQ must be programmed with the timer frequency and CNTVOFF must
119 be programmed with a consistent value on all CPUs. If entering the
120 kernel at EL1, CNTHCTL_EL2 must have EL1PCTEN (bit 0) set where
121 available.
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000122
123- Coherency
124 All CPUs to be booted by the kernel must be part of the same coherency
125 domain on entry to the kernel. This may require IMPLEMENTATION DEFINED
126 initialisation to enable the receiving of maintenance operations on
127 each CPU.
128
129- System registers
130 All writable architected system registers at the exception level where
131 the kernel image will be entered must be initialised by software at a
132 higher exception level to prevent execution in an UNKNOWN state.
133
Mark Rutland4fcd6e12013-10-11 14:52:07 +0100134The requirements described above for CPU mode, caches, MMUs, architected
135timers, coherency and system registers apply to all CPUs. All CPUs must
136enter the kernel in the same exception level.
137
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000138The boot loader is expected to enter the kernel on each CPU in the
139following manner:
140
141- The primary CPU must jump directly to the first instruction of the
142 kernel image. The device tree blob passed by this CPU must contain
Mark Rutland4fcd6e12013-10-11 14:52:07 +0100143 an 'enable-method' property for each cpu node. The supported
144 enable-methods are described below.
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000145
146 It is expected that the bootloader will generate these device tree
147 properties and insert them into the blob prior to kernel entry.
148
Mark Rutland4fcd6e12013-10-11 14:52:07 +0100149- CPUs with a "spin-table" enable-method must have a 'cpu-release-addr'
150 property in their cpu node. This property identifies a
151 naturally-aligned 64-bit zero-initalised memory location.
152
153 These CPUs should spin outside of the kernel in a reserved area of
154 memory (communicated to the kernel by a /memreserve/ region in the
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000155 device tree) polling their cpu-release-addr location, which must be
156 contained in the reserved region. A wfe instruction may be inserted
157 to reduce the overhead of the busy-loop and a sev will be issued by
158 the primary CPU. When a read of the location pointed to by the
Mark Rutland4fcd6e12013-10-11 14:52:07 +0100159 cpu-release-addr returns a non-zero value, the CPU must jump to this
160 value. The value will be written as a single 64-bit little-endian
161 value, so CPUs must convert the read value to their native endianness
162 before jumping to it.
163
164- CPUs with a "psci" enable method should remain outside of
165 the kernel (i.e. outside of the regions of memory described to the
166 kernel in the memory node, or in a reserved area of memory described
167 to the kernel by a /memreserve/ region in the device tree). The
168 kernel will issue CPU_ON calls as described in ARM document number ARM
169 DEN 0022A ("Power State Coordination Interface System Software on ARM
170 processors") to bring CPUs into the kernel.
171
172 The device tree should contain a 'psci' node, as described in
173 Documentation/devicetree/bindings/arm/psci.txt.
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000174
175- Secondary CPU general-purpose register settings
176 x0 = 0 (reserved for future use)
177 x1 = 0 (reserved for future use)
178 x2 = 0 (reserved for future use)
179 x3 = 0 (reserved for future use)