blob: acbe23c5b2608560551ece972c29ca184b95fd46 [file] [log] [blame]
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +02001/*
2 * Setup code for AT91SAM Evaluation Kits with Device Tree support
3 *
4 * Covers: * AT91SAM9G45-EKES board
5 * * AT91SAM9M10-EKES board
6 * * AT91SAM9M10G45-EK board
7 *
8 * Copyright (C) 2011 Atmel,
9 * 2011 Nicolas Ferre <nicolas.ferre@atmel.com>
10 *
11 * Licensed under GPLv2 or later.
12 */
13
14#include <linux/types.h>
15#include <linux/init.h>
16#include <linux/module.h>
17#include <linux/gpio.h>
Nicolas Ferre8014d6f2012-02-14 18:08:14 +010018#include <linux/of.h>
19#include <linux/of_irq.h>
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +020020#include <linux/of_platform.h>
21
22#include <mach/hardware.h>
23#include <mach/board.h>
24#include <mach/system_rev.h>
25#include <mach/at91sam9_smc.h>
26
27#include <asm/setup.h>
28#include <asm/irq.h>
29#include <asm/mach/arch.h>
30#include <asm/mach/map.h>
31#include <asm/mach/irq.h>
32
33#include "sam9_smc.h"
34#include "generic.h"
35
36
37static void __init ek_init_early(void)
38{
39 /* Initialize processor: 12.000 MHz crystal */
40 at91_initialize(12000000);
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +020041}
42
43/* det_pin is not connected */
44static struct atmel_nand_data __initdata ek_nand_data = {
45 .ale = 21,
46 .cle = 22,
Jean-Christophe PLAGNIOL-VILLARD63b4c292011-11-25 01:51:06 +080047 .det_pin = -EINVAL,
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +020048 .rdy_pin = AT91_PIN_PC8,
49 .enable_pin = AT91_PIN_PC14,
50};
51
52static struct sam9_smc_config __initdata ek_nand_smc_config = {
53 .ncs_read_setup = 0,
54 .nrd_setup = 2,
55 .ncs_write_setup = 0,
56 .nwe_setup = 2,
57
58 .ncs_read_pulse = 4,
59 .nrd_pulse = 4,
60 .ncs_write_pulse = 4,
61 .nwe_pulse = 4,
62
63 .read_cycle = 7,
64 .write_cycle = 7,
65
66 .mode = AT91_SMC_READMODE | AT91_SMC_WRITEMODE | AT91_SMC_EXNWMODE_DISABLE,
67 .tdf_cycles = 3,
68};
69
70static void __init ek_add_device_nand(void)
71{
72 ek_nand_data.bus_width_16 = board_have_nand_16bit();
73 /* setup bus-width (8 or 16) */
74 if (ek_nand_data.bus_width_16)
75 ek_nand_smc_config.mode |= AT91_SMC_DBW_16;
76 else
77 ek_nand_smc_config.mode |= AT91_SMC_DBW_8;
78
79 /* configure chip-select 3 (NAND) */
Jean-Christophe PLAGNIOL-VILLARDfaee0cc2011-10-14 01:37:09 +080080 sam9_smc_configure(0, 3, &ek_nand_smc_config);
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +020081
82 at91_add_device_nand(&ek_nand_data);
83}
84
Nicolas Ferre8014d6f2012-02-14 18:08:14 +010085static const struct of_device_id irq_of_match[] __initconst = {
86
87 { .compatible = "atmel,at91rm9200-aic", .data = at91_aic_of_init },
88 { .compatible = "atmel,at91rm9200-gpio", .data = at91_gpio_of_irq_setup },
89 { /*sentinel*/ }
90};
91
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +020092static void __init at91_dt_init_irq(void)
93{
Nicolas Ferre8014d6f2012-02-14 18:08:14 +010094 of_irq_init(irq_of_match);
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +020095}
96
97static void __init at91_dt_device_init(void)
98{
99 of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);
100
101 /* NAND */
102 ek_add_device_nand();
103}
104
105static const char *at91_dt_board_compat[] __initdata = {
106 "atmel,at91sam9m10g45ek",
Dan Liang2b9ccf32011-03-10 19:08:55 +0100107 "atmel,at91sam9x5ek",
Jean-Christophe PLAGNIOL-VILLARDfea31582011-10-14 09:40:52 +0800108 "calao,usb-a9g20",
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200109 NULL
110};
111
112DT_MACHINE_START(at91sam_dt, "Atmel AT91SAM (Device Tree)")
113 /* Maintainer: Atmel */
114 .timer = &at91sam926x_timer,
115 .map_io = at91_map_io,
116 .init_early = ek_init_early,
117 .init_irq = at91_dt_init_irq,
118 .init_machine = at91_dt_device_init,
119 .dt_compat = at91_dt_board_compat,
120MACHINE_END