blob: c454550eb0c07195874926969578c1367a6bd19b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994 Waldorf GMBH
7 * Copyright (C) 1995, 1996, 1997, 1998, 1999, 2001, 2002, 2003 Ralf Baechle
8 * Copyright (C) 1996 Paul M. Antoine
9 * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
Ralf Baechle41943182005-05-05 16:45:59 +000010 * Copyright (C) 2004 Maciej W. Rozycki
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 */
12#ifndef __ASM_CPU_INFO_H
13#define __ASM_CPU_INFO_H
14
David Daney6aa35242008-09-23 00:05:54 -070015#include <linux/types.h>
16
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <asm/cache.h>
18
Linus Torvalds1da177e2005-04-16 15:20:36 -070019/*
20 * Descriptor for a cache
21 */
22struct cache_desc {
Linus Torvalds1da177e2005-04-16 15:20:36 -070023 unsigned int waysize; /* Bytes per way */
Ralf Baechle6f2c3fa2006-11-30 01:14:45 +000024 unsigned short sets; /* Number of lines per set */
25 unsigned char ways; /* Number of ways */
26 unsigned char linesz; /* Size of line in bytes */
27 unsigned char waybit; /* Bits to select in a cache set */
28 unsigned char flags; /* Flags describing cache properties */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029};
30
31/*
32 * Flag definitions
33 */
34#define MIPS_CACHE_NOT_PRESENT 0x00000001
35#define MIPS_CACHE_VTAG 0x00000002 /* Virtually tagged cache */
36#define MIPS_CACHE_ALIASES 0x00000004 /* Cache could have aliases */
37#define MIPS_CACHE_IC_F_DC 0x00000008 /* Ic can refill from D-cache */
38#define MIPS_IC_SNOOPS_REMOTE 0x00000010 /* Ic snoops remote stores */
Atsushi Nemotode628932006-03-13 18:23:03 +090039#define MIPS_CACHE_PINDEX 0x00000020 /* Physically indexed cache */
Linus Torvalds1da177e2005-04-16 15:20:36 -070040
41struct cpuinfo_mips {
Ralf Baechle56369192009-02-28 09:44:28 +000042 unsigned int udelay_val;
43 unsigned int asid_cache;
Linus Torvalds1da177e2005-04-16 15:20:36 -070044
45 /*
46 * Capability and feature descriptor structure for MIPS CPU
47 */
48 unsigned long options;
Ralf Baechle41943182005-05-05 16:45:59 +000049 unsigned long ases;
Linus Torvalds1da177e2005-04-16 15:20:36 -070050 unsigned int processor_id;
51 unsigned int fpu_id;
52 unsigned int cputype;
53 int isa_level;
54 int tlbsize;
55 struct cache_desc icache; /* Primary I-cache */
56 struct cache_desc dcache; /* Primary D or combined I/D cache */
57 struct cache_desc scache; /* Secondary cache */
58 struct cache_desc tcache; /* Tertiary/split secondary cache */
Ralf Baechlef6771db2007-11-08 18:02:29 +000059 int srsets; /* Shadow register sets */
Ralf Baechle0ab7aef2007-03-02 20:42:04 +000060 int core; /* physical core number */
Guenter Roeck91dfc422010-02-02 08:52:20 -080061#ifdef CONFIG_64BIT
62 int vmbits; /* Virtual memory size in bits */
63#endif
Chris Dearmand6c30482008-05-16 17:29:54 -070064#if defined(CONFIG_MIPS_MT_SMP) || defined(CONFIG_MIPS_MT_SMTC)
Ralf Baechle41c594a2006-04-05 09:45:45 +010065 /*
66 * In the MIPS MT "SMTC" model, each TC is considered
67 * to be a "CPU" for the purposes of scheduling, but
68 * exception resources, ASID spaces, etc, are common
69 * to all TCs within the same VPE.
70 */
71 int vpe_id; /* Virtual Processor number */
Chris Dearmand6c30482008-05-16 17:29:54 -070072#endif
Ralf Baechle0ab7aef2007-03-02 20:42:04 +000073#ifdef CONFIG_MIPS_MT_SMTC
74 int tc_id; /* Thread Context number */
75#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070076 void *data; /* Additional data */
David Daney6aa35242008-09-23 00:05:54 -070077 unsigned int watch_reg_count; /* Number that exist */
78 unsigned int watch_reg_use_cnt; /* Usable by ptrace */
79#define NUM_WATCH_REGS 4
80 u16 watch_reg_masks[NUM_WATCH_REGS];
David Daneye77c32f2010-12-21 14:19:09 -080081 unsigned int kscratch_mask; /* Usable KScratch mask. */
Linus Torvalds1da177e2005-04-16 15:20:36 -070082} __attribute__((aligned(SMP_CACHE_BYTES)));
83
84extern struct cpuinfo_mips cpu_data[];
85#define current_cpu_data cpu_data[smp_processor_id()]
Atsushi Nemoto53dc8022007-03-10 01:07:45 +090086#define raw_current_cpu_data cpu_data[raw_smp_processor_id()]
Linus Torvalds1da177e2005-04-16 15:20:36 -070087
88extern void cpu_probe(void);
89extern void cpu_report(void);
90
Ralf Baechle9966db252007-10-11 23:46:17 +010091extern const char *__cpu_name[];
92#define cpu_name_string() __cpu_name[smp_processor_id()]
93
Linus Torvalds1da177e2005-04-16 15:20:36 -070094#endif /* __ASM_CPU_INFO_H */