blob: 11e444e79f4529f99a5efde4e53594ef90be93ac [file] [log] [blame]
Valentine Barshakba3eb9f2013-10-29 20:12:51 +04001/*
2 * pci-rcar-gen2: internal PCI bus support
3 *
4 * Copyright (C) 2013 Renesas Solutions Corp.
5 * Copyright (C) 2013 Cogent Embedded, Inc.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11
12#include <linux/delay.h>
13#include <linux/init.h>
14#include <linux/interrupt.h>
15#include <linux/io.h>
16#include <linux/kernel.h>
17#include <linux/module.h>
18#include <linux/pci.h>
19#include <linux/platform_device.h>
Valentine Barshakfb178d82013-12-04 20:33:35 +040020#include <linux/pm_runtime.h>
Valentine Barshakba3eb9f2013-10-29 20:12:51 +040021#include <linux/slab.h>
22
23/* AHB-PCI Bridge PCI communication registers */
24#define RCAR_AHBPCI_PCICOM_OFFSET 0x800
25
26#define RCAR_PCIAHB_WIN1_CTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x00)
27#define RCAR_PCIAHB_WIN2_CTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x04)
28#define RCAR_PCIAHB_PREFETCH0 0x0
29#define RCAR_PCIAHB_PREFETCH4 0x1
30#define RCAR_PCIAHB_PREFETCH8 0x2
31#define RCAR_PCIAHB_PREFETCH16 0x3
32
33#define RCAR_AHBPCI_WIN1_CTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x10)
34#define RCAR_AHBPCI_WIN2_CTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x14)
35#define RCAR_AHBPCI_WIN_CTR_MEM (3 << 1)
36#define RCAR_AHBPCI_WIN_CTR_CFG (5 << 1)
37#define RCAR_AHBPCI_WIN1_HOST (1 << 30)
38#define RCAR_AHBPCI_WIN1_DEVICE (1 << 31)
39
40#define RCAR_PCI_INT_ENABLE_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x20)
41#define RCAR_PCI_INT_STATUS_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x24)
Ben Dooks80a595d2014-02-18 11:11:01 +090042#define RCAR_PCI_INT_SIGTABORT (1 << 0)
43#define RCAR_PCI_INT_SIGRETABORT (1 << 1)
44#define RCAR_PCI_INT_REMABORT (1 << 2)
45#define RCAR_PCI_INT_PERR (1 << 3)
46#define RCAR_PCI_INT_SIGSERR (1 << 4)
47#define RCAR_PCI_INT_RESERR (1 << 5)
48#define RCAR_PCI_INT_WIN1ERR (1 << 12)
49#define RCAR_PCI_INT_WIN2ERR (1 << 13)
Valentine Barshakba3eb9f2013-10-29 20:12:51 +040050#define RCAR_PCI_INT_A (1 << 16)
51#define RCAR_PCI_INT_B (1 << 17)
52#define RCAR_PCI_INT_PME (1 << 19)
Ben Dooks80a595d2014-02-18 11:11:01 +090053#define RCAR_PCI_INT_ALLERRORS (RCAR_PCI_INT_SIGTABORT | \
54 RCAR_PCI_INT_SIGRETABORT | \
55 RCAR_PCI_INT_SIGRETABORT | \
56 RCAR_PCI_INT_REMABORT | \
57 RCAR_PCI_INT_PERR | \
58 RCAR_PCI_INT_SIGSERR | \
59 RCAR_PCI_INT_RESERR | \
60 RCAR_PCI_INT_WIN1ERR | \
61 RCAR_PCI_INT_WIN2ERR)
Valentine Barshakba3eb9f2013-10-29 20:12:51 +040062
63#define RCAR_AHB_BUS_CTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x30)
64#define RCAR_AHB_BUS_MMODE_HTRANS (1 << 0)
65#define RCAR_AHB_BUS_MMODE_BYTE_BURST (1 << 1)
66#define RCAR_AHB_BUS_MMODE_WR_INCR (1 << 2)
67#define RCAR_AHB_BUS_MMODE_HBUS_REQ (1 << 7)
68#define RCAR_AHB_BUS_SMODE_READYCTR (1 << 17)
69#define RCAR_AHB_BUS_MODE (RCAR_AHB_BUS_MMODE_HTRANS | \
70 RCAR_AHB_BUS_MMODE_BYTE_BURST | \
71 RCAR_AHB_BUS_MMODE_WR_INCR | \
72 RCAR_AHB_BUS_MMODE_HBUS_REQ | \
73 RCAR_AHB_BUS_SMODE_READYCTR)
74
75#define RCAR_USBCTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x34)
76#define RCAR_USBCTR_USBH_RST (1 << 0)
77#define RCAR_USBCTR_PCICLK_MASK (1 << 1)
78#define RCAR_USBCTR_PLL_RST (1 << 2)
79#define RCAR_USBCTR_DIRPD (1 << 8)
80#define RCAR_USBCTR_PCIAHB_WIN2_EN (1 << 9)
81#define RCAR_USBCTR_PCIAHB_WIN1_256M (0 << 10)
82#define RCAR_USBCTR_PCIAHB_WIN1_512M (1 << 10)
83#define RCAR_USBCTR_PCIAHB_WIN1_1G (2 << 10)
84#define RCAR_USBCTR_PCIAHB_WIN1_2G (3 << 10)
85#define RCAR_USBCTR_PCIAHB_WIN1_MASK (3 << 10)
86
87#define RCAR_PCI_ARBITER_CTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x40)
88#define RCAR_PCI_ARBITER_PCIREQ0 (1 << 0)
89#define RCAR_PCI_ARBITER_PCIREQ1 (1 << 1)
90#define RCAR_PCI_ARBITER_PCIBP_MODE (1 << 12)
91
92#define RCAR_PCI_UNIT_REV_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x48)
93
94/* Number of internal PCI controllers */
95#define RCAR_PCI_NR_CONTROLLERS 3
96
97struct rcar_pci_priv {
Valentine Barshakfb178d82013-12-04 20:33:35 +040098 struct device *dev;
Valentine Barshakba3eb9f2013-10-29 20:12:51 +040099 void __iomem *reg;
100 struct resource io_res;
101 struct resource mem_res;
102 struct resource *cfg_res;
103 int irq;
104};
105
106/* PCI configuration space operations */
107static void __iomem *rcar_pci_cfg_base(struct pci_bus *bus, unsigned int devfn,
108 int where)
109{
110 struct pci_sys_data *sys = bus->sysdata;
111 struct rcar_pci_priv *priv = sys->private_data;
112 int slot, val;
113
114 if (sys->busnr != bus->number || PCI_FUNC(devfn))
115 return NULL;
116
117 /* Only one EHCI/OHCI device built-in */
118 slot = PCI_SLOT(devfn);
119 if (slot > 2)
120 return NULL;
121
122 val = slot ? RCAR_AHBPCI_WIN1_DEVICE | RCAR_AHBPCI_WIN_CTR_CFG :
123 RCAR_AHBPCI_WIN1_HOST | RCAR_AHBPCI_WIN_CTR_CFG;
124
125 iowrite32(val, priv->reg + RCAR_AHBPCI_WIN1_CTR_REG);
126 return priv->reg + (slot >> 1) * 0x100 + where;
127}
128
129static int rcar_pci_read_config(struct pci_bus *bus, unsigned int devfn,
130 int where, int size, u32 *val)
131{
132 void __iomem *reg = rcar_pci_cfg_base(bus, devfn, where);
133
134 if (!reg)
135 return PCIBIOS_DEVICE_NOT_FOUND;
136
137 switch (size) {
138 case 1:
139 *val = ioread8(reg);
140 break;
141 case 2:
142 *val = ioread16(reg);
143 break;
144 default:
145 *val = ioread32(reg);
146 break;
147 }
148
149 return PCIBIOS_SUCCESSFUL;
150}
151
152static int rcar_pci_write_config(struct pci_bus *bus, unsigned int devfn,
153 int where, int size, u32 val)
154{
155 void __iomem *reg = rcar_pci_cfg_base(bus, devfn, where);
156
157 if (!reg)
158 return PCIBIOS_DEVICE_NOT_FOUND;
159
160 switch (size) {
161 case 1:
162 iowrite8(val, reg);
163 break;
164 case 2:
165 iowrite16(val, reg);
166 break;
167 default:
168 iowrite32(val, reg);
169 break;
170 }
171
172 return PCIBIOS_SUCCESSFUL;
173}
174
175/* PCI interrupt mapping */
176static int __init rcar_pci_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
177{
178 struct pci_sys_data *sys = dev->bus->sysdata;
179 struct rcar_pci_priv *priv = sys->private_data;
180
181 return priv->irq;
182}
183
Ben Dooks80a595d2014-02-18 11:11:01 +0900184#ifdef CONFIG_PCI_DEBUG
185/* if debug enabled, then attach an error handler irq to the bridge */
186
187static irqreturn_t rcar_pci_err_irq(int irq, void *pw)
188{
189 struct rcar_pci_priv *priv = pw;
190 u32 status = ioread32(priv->reg + RCAR_PCI_INT_STATUS_REG);
191
192 if (status & RCAR_PCI_INT_ALLERRORS) {
193 dev_err(priv->dev, "error irq: status %08x\n", status);
194
195 /* clear the error(s) */
196 iowrite32(status & RCAR_PCI_INT_ALLERRORS,
197 priv->reg + RCAR_PCI_INT_STATUS_REG);
198 return IRQ_HANDLED;
199 }
200
201 return IRQ_NONE;
202}
203
204static void rcar_pci_setup_errirq(struct rcar_pci_priv *priv)
205{
206 int ret;
207 u32 val;
208
209 ret = devm_request_irq(priv->dev, priv->irq, rcar_pci_err_irq,
210 IRQF_SHARED, "error irq", priv);
211 if (ret) {
212 dev_err(priv->dev, "cannot claim IRQ for error handling\n");
213 return;
214 }
215
216 val = ioread32(priv->reg + RCAR_PCI_INT_ENABLE_REG);
217 val |= RCAR_PCI_INT_ALLERRORS;
218 iowrite32(val, priv->reg + RCAR_PCI_INT_ENABLE_REG);
219}
220#else
221static inline void rcar_pci_setup_errirq(struct rcar_pci_priv *priv) { }
222#endif
223
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400224/* PCI host controller setup */
225static int __init rcar_pci_setup(int nr, struct pci_sys_data *sys)
226{
227 struct rcar_pci_priv *priv = sys->private_data;
228 void __iomem *reg = priv->reg;
229 u32 val;
230
Valentine Barshakfb178d82013-12-04 20:33:35 +0400231 pm_runtime_enable(priv->dev);
232 pm_runtime_get_sync(priv->dev);
233
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400234 val = ioread32(reg + RCAR_PCI_UNIT_REV_REG);
Valentine Barshakfb178d82013-12-04 20:33:35 +0400235 dev_info(priv->dev, "PCI: bus%u revision %x\n", sys->busnr, val);
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400236
237 /* Disable Direct Power Down State and assert reset */
238 val = ioread32(reg + RCAR_USBCTR_REG) & ~RCAR_USBCTR_DIRPD;
239 val |= RCAR_USBCTR_USBH_RST | RCAR_USBCTR_PLL_RST;
240 iowrite32(val, reg + RCAR_USBCTR_REG);
241 udelay(4);
242
243 /* De-assert reset and set PCIAHB window1 size to 1GB */
244 val &= ~(RCAR_USBCTR_PCIAHB_WIN1_MASK | RCAR_USBCTR_PCICLK_MASK |
245 RCAR_USBCTR_USBH_RST | RCAR_USBCTR_PLL_RST);
246 iowrite32(val | RCAR_USBCTR_PCIAHB_WIN1_1G, reg + RCAR_USBCTR_REG);
247
248 /* Configure AHB master and slave modes */
249 iowrite32(RCAR_AHB_BUS_MODE, reg + RCAR_AHB_BUS_CTR_REG);
250
251 /* Configure PCI arbiter */
252 val = ioread32(reg + RCAR_PCI_ARBITER_CTR_REG);
253 val |= RCAR_PCI_ARBITER_PCIREQ0 | RCAR_PCI_ARBITER_PCIREQ1 |
254 RCAR_PCI_ARBITER_PCIBP_MODE;
255 iowrite32(val, reg + RCAR_PCI_ARBITER_CTR_REG);
256
257 /* PCI-AHB mapping: 0x40000000-0x80000000 */
258 iowrite32(0x40000000 | RCAR_PCIAHB_PREFETCH16,
259 reg + RCAR_PCIAHB_WIN1_CTR_REG);
260
261 /* AHB-PCI mapping: OHCI/EHCI registers */
262 val = priv->mem_res.start | RCAR_AHBPCI_WIN_CTR_MEM;
263 iowrite32(val, reg + RCAR_AHBPCI_WIN2_CTR_REG);
264
265 /* Enable AHB-PCI bridge PCI configuration access */
266 iowrite32(RCAR_AHBPCI_WIN1_HOST | RCAR_AHBPCI_WIN_CTR_CFG,
267 reg + RCAR_AHBPCI_WIN1_CTR_REG);
268 /* Set PCI-AHB Window1 address */
269 iowrite32(0x40000000 | PCI_BASE_ADDRESS_MEM_PREFETCH,
270 reg + PCI_BASE_ADDRESS_1);
271 /* Set AHB-PCI bridge PCI communication area address */
272 val = priv->cfg_res->start + RCAR_AHBPCI_PCICOM_OFFSET;
273 iowrite32(val, reg + PCI_BASE_ADDRESS_0);
274
275 val = ioread32(reg + PCI_COMMAND);
276 val |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY |
277 PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER;
278 iowrite32(val, reg + PCI_COMMAND);
279
280 /* Enable PCI interrupts */
281 iowrite32(RCAR_PCI_INT_A | RCAR_PCI_INT_B | RCAR_PCI_INT_PME,
282 reg + RCAR_PCI_INT_ENABLE_REG);
283
Ben Dooks80a595d2014-02-18 11:11:01 +0900284 if (priv->irq > 0)
285 rcar_pci_setup_errirq(priv);
286
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400287 /* Add PCI resources */
288 pci_add_resource(&sys->resources, &priv->io_res);
289 pci_add_resource(&sys->resources, &priv->mem_res);
290
291 return 1;
292}
293
294static struct pci_ops rcar_pci_ops = {
295 .read = rcar_pci_read_config,
296 .write = rcar_pci_write_config,
297};
298
299static struct hw_pci rcar_hw_pci __initdata = {
300 .map_irq = rcar_pci_map_irq,
301 .ops = &rcar_pci_ops,
302 .setup = rcar_pci_setup,
303};
304
305static int rcar_pci_count __initdata;
306
307static int __init rcar_pci_add_controller(struct rcar_pci_priv *priv)
308{
309 void **private_data;
310 int count;
311
312 if (rcar_hw_pci.nr_controllers < rcar_pci_count)
313 goto add_priv;
314
315 /* (Re)allocate private data pointer array if needed */
316 count = rcar_pci_count + RCAR_PCI_NR_CONTROLLERS;
317 private_data = kzalloc(count * sizeof(void *), GFP_KERNEL);
318 if (!private_data)
319 return -ENOMEM;
320
321 rcar_pci_count = count;
322 if (rcar_hw_pci.private_data) {
323 memcpy(private_data, rcar_hw_pci.private_data,
324 rcar_hw_pci.nr_controllers * sizeof(void *));
325 kfree(rcar_hw_pci.private_data);
326 }
327
328 rcar_hw_pci.private_data = private_data;
329
330add_priv:
331 /* Add private data pointer to the array */
332 rcar_hw_pci.private_data[rcar_hw_pci.nr_controllers++] = priv;
333 return 0;
334}
335
336static int __init rcar_pci_probe(struct platform_device *pdev)
337{
338 struct resource *cfg_res, *mem_res;
339 struct rcar_pci_priv *priv;
340 void __iomem *reg;
341
342 cfg_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
343 reg = devm_ioremap_resource(&pdev->dev, cfg_res);
Wei Yongjunc176d1c2013-11-19 11:40:28 +0800344 if (IS_ERR(reg))
345 return PTR_ERR(reg);
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400346
347 mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
348 if (!mem_res || !mem_res->start)
349 return -ENODEV;
350
351 priv = devm_kzalloc(&pdev->dev,
352 sizeof(struct rcar_pci_priv), GFP_KERNEL);
353 if (!priv)
354 return -ENOMEM;
355
356 priv->mem_res = *mem_res;
357 /*
358 * The controller does not support/use port I/O,
359 * so setup a dummy port I/O region here.
360 */
361 priv->io_res.start = priv->mem_res.start;
362 priv->io_res.end = priv->mem_res.end;
363 priv->io_res.flags = IORESOURCE_IO;
364
365 priv->cfg_res = cfg_res;
366
367 priv->irq = platform_get_irq(pdev, 0);
368 priv->reg = reg;
Valentine Barshakfb178d82013-12-04 20:33:35 +0400369 priv->dev = &pdev->dev;
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400370
Ben Dooksed65b782014-02-18 11:10:51 +0900371 if (priv->irq < 0) {
372 dev_err(&pdev->dev, "no valid irq found\n");
373 return priv->irq;
374 }
375
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400376 return rcar_pci_add_controller(priv);
377}
378
379static struct platform_driver rcar_pci_driver = {
380 .driver = {
381 .name = "pci-rcar-gen2",
382 },
383};
384
385static int __init rcar_pci_init(void)
386{
387 int retval;
388
389 retval = platform_driver_probe(&rcar_pci_driver, rcar_pci_probe);
390 if (!retval)
391 pci_common_init(&rcar_hw_pci);
392
393 /* Private data pointer array is not needed any more */
394 kfree(rcar_hw_pci.private_data);
395 rcar_hw_pci.private_data = NULL;
396
397 return retval;
398}
399
400subsys_initcall(rcar_pci_init);
401
402MODULE_LICENSE("GPL v2");
403MODULE_DESCRIPTION("Renesas R-Car Gen2 internal PCI");
404MODULE_AUTHOR("Valentine Barshak <valentine.barshak@cogentembedded.com>");