blob: bfccaceed44ef82f34c7e9df6562975f4322bf5e [file] [log] [blame]
Sujith394cf0a2009-02-09 13:26:54 +05301/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Sujith394cf0a2009-02-09 13:26:54 +05303 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef MAC_H
18#define MAC_H
19
Sujith394cf0a2009-02-09 13:26:54 +053020#define set11nTries(_series, _index) \
21 (SM((_series)[_index].Tries, AR_XmitDataTries##_index))
22
23#define set11nRate(_series, _index) \
24 (SM((_series)[_index].Rate, AR_XmitRate##_index))
25
26#define set11nPktDurRTSCTS(_series, _index) \
27 (SM((_series)[_index].PktDuration, AR_PacketDur##_index) | \
28 ((_series)[_index].RateFlags & ATH9K_RATESERIES_RTS_CTS ? \
29 AR_RTSCTSQual##_index : 0))
30
31#define set11nRateFlags(_series, _index) \
32 (((_series)[_index].RateFlags & ATH9K_RATESERIES_2040 ? \
33 AR_2040_##_index : 0) \
34 |((_series)[_index].RateFlags & ATH9K_RATESERIES_HALFGI ? \
35 AR_GI##_index : 0) \
Felix Fietkau074a8c02010-04-19 19:57:36 +020036 |((_series)[_index].RateFlags & ATH9K_RATESERIES_STBC ? \
37 AR_STBC##_index : 0) \
Sujith394cf0a2009-02-09 13:26:54 +053038 |SM((_series)[_index].ChSel, AR_ChainSel##_index))
39
40#define CCK_SIFS_TIME 10
41#define CCK_PREAMBLE_BITS 144
42#define CCK_PLCP_BITS 48
43
44#define OFDM_SIFS_TIME 16
45#define OFDM_PREAMBLE_TIME 20
46#define OFDM_PLCP_BITS 22
47#define OFDM_SYMBOL_TIME 4
48
49#define OFDM_SIFS_TIME_HALF 32
50#define OFDM_PREAMBLE_TIME_HALF 40
51#define OFDM_PLCP_BITS_HALF 22
52#define OFDM_SYMBOL_TIME_HALF 8
53
54#define OFDM_SIFS_TIME_QUARTER 64
55#define OFDM_PREAMBLE_TIME_QUARTER 80
56#define OFDM_PLCP_BITS_QUARTER 22
57#define OFDM_SYMBOL_TIME_QUARTER 16
58
59#define INIT_AIFS 2
60#define INIT_CWMIN 15
61#define INIT_CWMIN_11B 31
62#define INIT_CWMAX 1023
63#define INIT_SH_RETRY 10
64#define INIT_LG_RETRY 10
65#define INIT_SSH_RETRY 32
66#define INIT_SLG_RETRY 32
67
68#define ATH9K_SLOT_TIME_6 6
69#define ATH9K_SLOT_TIME_9 9
70#define ATH9K_SLOT_TIME_20 20
71
72#define ATH9K_TXERR_XRETRY 0x01
73#define ATH9K_TXERR_FILT 0x02
74#define ATH9K_TXERR_FIFO 0x04
75#define ATH9K_TXERR_XTXOP 0x08
76#define ATH9K_TXERR_TIMER_EXPIRED 0x10
Luis R. Rodrigueze7824a52009-11-24 02:53:25 -050077#define ATH9K_TX_ACKED 0x20
Felix Fietkaudaa5c402011-10-07 02:28:15 +020078#define ATH9K_TX_FLUSH 0x40
Felix Fietkau5b479a02009-12-24 14:04:32 +010079#define ATH9K_TXERR_MASK \
80 (ATH9K_TXERR_XRETRY | ATH9K_TXERR_FILT | ATH9K_TXERR_FIFO | \
Felix Fietkaudaa5c402011-10-07 02:28:15 +020081 ATH9K_TXERR_XTXOP | ATH9K_TXERR_TIMER_EXPIRED | ATH9K_TX_FLUSH)
Sujith394cf0a2009-02-09 13:26:54 +053082
83#define ATH9K_TX_BA 0x01
84#define ATH9K_TX_PWRMGMT 0x02
85#define ATH9K_TX_DESC_CFG_ERR 0x04
86#define ATH9K_TX_DATA_UNDERRUN 0x08
87#define ATH9K_TX_DELIM_UNDERRUN 0x10
Sujith394cf0a2009-02-09 13:26:54 +053088#define ATH9K_TX_SW_FILTERED 0x80
89
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -050090/* 64 bytes */
Sujith394cf0a2009-02-09 13:26:54 +053091#define MIN_TX_FIFO_THRESHOLD 0x1
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -050092
93/*
94 * Single stream device AR9285 and AR9271 require 2 KB
95 * to work around a hardware issue, all other devices
96 * have can use the max 4 KB limit.
97 */
Sujith394cf0a2009-02-09 13:26:54 +053098#define MAX_TX_FIFO_THRESHOLD ((4096 / 64) - 1)
Sujith394cf0a2009-02-09 13:26:54 +053099
100struct ath_tx_status {
101 u32 ts_tstamp;
102 u16 ts_seqnum;
103 u8 ts_status;
Sujith394cf0a2009-02-09 13:26:54 +0530104 u8 ts_rateindex;
105 int8_t ts_rssi;
106 u8 ts_shortretry;
107 u8 ts_longretry;
108 u8 ts_virtcol;
Sujith394cf0a2009-02-09 13:26:54 +0530109 u8 ts_flags;
110 int8_t ts_rssi_ctl0;
111 int8_t ts_rssi_ctl1;
112 int8_t ts_rssi_ctl2;
113 int8_t ts_rssi_ext0;
114 int8_t ts_rssi_ext1;
115 int8_t ts_rssi_ext2;
Vasanthakumar Thiagarajan994089d2010-04-15 17:39:29 -0400116 u8 qid;
117 u16 desc_id;
118 u8 tid;
Sujith394cf0a2009-02-09 13:26:54 +0530119 u32 ba_low;
120 u32 ba_high;
121 u32 evm0;
122 u32 evm1;
123 u32 evm2;
124};
125
126struct ath_rx_status {
127 u32 rs_tstamp;
128 u16 rs_datalen;
129 u8 rs_status;
130 u8 rs_phyerr;
131 int8_t rs_rssi;
132 u8 rs_keyix;
133 u8 rs_rate;
134 u8 rs_antenna;
135 u8 rs_more;
136 int8_t rs_rssi_ctl0;
137 int8_t rs_rssi_ctl1;
138 int8_t rs_rssi_ctl2;
139 int8_t rs_rssi_ext0;
140 int8_t rs_rssi_ext1;
141 int8_t rs_rssi_ext2;
142 u8 rs_isaggr;
Sujith Manoharan009af8f2013-08-14 21:15:55 +0530143 u8 rs_firstaggr;
Sujith394cf0a2009-02-09 13:26:54 +0530144 u8 rs_moreaggr;
145 u8 rs_num_delims;
146 u8 rs_flags;
Rajkumar Manoharancf3af742011-08-27 16:17:47 +0530147 bool is_mybeacon;
Sujith394cf0a2009-02-09 13:26:54 +0530148 u32 evm0;
149 u32 evm1;
150 u32 evm2;
Vasanthakumar Thiagarajanad7b8062010-04-15 17:38:28 -0400151 u32 evm3;
152 u32 evm4;
Oleksij Rempelab276102013-05-24 12:18:30 +0200153 u32 flag; /* see enum mac80211_rx_flags */
Sujith394cf0a2009-02-09 13:26:54 +0530154};
155
Sujithfb9987d2010-03-17 14:25:25 +0530156struct ath_htc_rx_status {
Sujith7f1f5a02010-04-16 11:54:03 +0530157 __be64 rs_tstamp;
158 __be16 rs_datalen;
Sujithfb9987d2010-03-17 14:25:25 +0530159 u8 rs_status;
160 u8 rs_phyerr;
161 int8_t rs_rssi;
162 int8_t rs_rssi_ctl0;
163 int8_t rs_rssi_ctl1;
164 int8_t rs_rssi_ctl2;
165 int8_t rs_rssi_ext0;
166 int8_t rs_rssi_ext1;
167 int8_t rs_rssi_ext2;
168 u8 rs_keyix;
169 u8 rs_rate;
170 u8 rs_antenna;
171 u8 rs_more;
172 u8 rs_isaggr;
173 u8 rs_moreaggr;
174 u8 rs_num_delims;
175 u8 rs_flags;
176 u8 rs_dummy;
Sujith7f1f5a02010-04-16 11:54:03 +0530177 __be32 evm0;
178 __be32 evm1;
179 __be32 evm2;
Sujithfb9987d2010-03-17 14:25:25 +0530180};
181
Sujith394cf0a2009-02-09 13:26:54 +0530182#define ATH9K_RXERR_CRC 0x01
183#define ATH9K_RXERR_PHY 0x02
184#define ATH9K_RXERR_FIFO 0x04
185#define ATH9K_RXERR_DECRYPT 0x08
186#define ATH9K_RXERR_MIC 0x10
Felix Fietkau846d9362011-10-08 22:02:58 +0200187#define ATH9K_RXERR_KEYMISS 0x20
Felix Fietkau3747c3e2013-04-08 00:04:12 +0200188#define ATH9K_RXERR_CORRUPT_DESC 0x40
Sujith394cf0a2009-02-09 13:26:54 +0530189
190#define ATH9K_RX_MORE 0x01
191#define ATH9K_RX_MORE_AGGR 0x02
192#define ATH9K_RX_GI 0x04
193#define ATH9K_RX_2040 0x08
194#define ATH9K_RX_DELIM_CRC_PRE 0x10
195#define ATH9K_RX_DELIM_CRC_POST 0x20
196#define ATH9K_RX_DECRYPT_BUSY 0x40
197
198#define ATH9K_RXKEYIX_INVALID ((u8)-1)
Felix Fietkaua75c0622011-08-28 00:32:21 +0200199#define ATH9K_TXKEYIX_INVALID ((u8)-1)
Sujith394cf0a2009-02-09 13:26:54 +0530200
Sujith1395d3f2010-01-08 10:36:11 +0530201enum ath9k_phyerr {
202 ATH9K_PHYERR_UNDERRUN = 0, /* Transmit underrun */
203 ATH9K_PHYERR_TIMING = 1, /* Timing error */
204 ATH9K_PHYERR_PARITY = 2, /* Illegal parity */
205 ATH9K_PHYERR_RATE = 3, /* Illegal rate */
206 ATH9K_PHYERR_LENGTH = 4, /* Illegal length */
207 ATH9K_PHYERR_RADAR = 5, /* Radar detect */
208 ATH9K_PHYERR_SERVICE = 6, /* Illegal service */
209 ATH9K_PHYERR_TOR = 7, /* Transmit override receive */
210
211 ATH9K_PHYERR_OFDM_TIMING = 17,
212 ATH9K_PHYERR_OFDM_SIGNAL_PARITY = 18,
213 ATH9K_PHYERR_OFDM_RATE_ILLEGAL = 19,
214 ATH9K_PHYERR_OFDM_LENGTH_ILLEGAL = 20,
215 ATH9K_PHYERR_OFDM_POWER_DROP = 21,
216 ATH9K_PHYERR_OFDM_SERVICE = 22,
217 ATH9K_PHYERR_OFDM_RESTART = 23,
218 ATH9K_PHYERR_FALSE_RADAR_EXT = 24,
219
220 ATH9K_PHYERR_CCK_TIMING = 25,
221 ATH9K_PHYERR_CCK_HEADER_CRC = 26,
222 ATH9K_PHYERR_CCK_RATE_ILLEGAL = 27,
223 ATH9K_PHYERR_CCK_SERVICE = 30,
224 ATH9K_PHYERR_CCK_RESTART = 31,
225 ATH9K_PHYERR_CCK_LENGTH_ILLEGAL = 32,
226 ATH9K_PHYERR_CCK_POWER_DROP = 33,
227
228 ATH9K_PHYERR_HT_CRC_ERROR = 34,
229 ATH9K_PHYERR_HT_LENGTH_ILLEGAL = 35,
230 ATH9K_PHYERR_HT_RATE_ILLEGAL = 36,
231
Simon Wunderliche93d0832013-01-08 14:48:58 +0100232 ATH9K_PHYERR_SPECTRAL = 38,
233 ATH9K_PHYERR_MAX = 39,
Sujith1395d3f2010-01-08 10:36:11 +0530234};
235
Sujith394cf0a2009-02-09 13:26:54 +0530236struct ath_desc {
237 u32 ds_link;
238 u32 ds_data;
239 u32 ds_ctl0;
240 u32 ds_ctl1;
241 u32 ds_hw[20];
Sujith394cf0a2009-02-09 13:26:54 +0530242 void *ds_vdata;
Felix Fietkauada9f1c2010-10-16 01:01:48 +0200243} __packed __aligned(4);
Sujith394cf0a2009-02-09 13:26:54 +0530244
Sujith394cf0a2009-02-09 13:26:54 +0530245#define ATH9K_TXDESC_NOACK 0x0002
246#define ATH9K_TXDESC_RTSENA 0x0004
247#define ATH9K_TXDESC_CTSENA 0x0008
248/* ATH9K_TXDESC_INTREQ forces a tx interrupt to be generated for
249 * the descriptor its marked on. We take a tx interrupt to reap
250 * descriptors when the h/w hits an EOL condition or
251 * when the descriptor is specifically marked to generate
252 * an interrupt with this flag. Descriptors should be
253 * marked periodically to insure timely replenishing of the
254 * supply needed for sending frames. Defering interrupts
255 * reduces system load and potentially allows more concurrent
256 * work to be done but if done to aggressively can cause
257 * senders to backup. When the hardware queue is left too
258 * large rate control information may also be too out of
259 * date. An Alternative for this is TX interrupt mitigation
260 * but this needs more testing. */
261#define ATH9K_TXDESC_INTREQ 0x0010
262#define ATH9K_TXDESC_VEOL 0x0020
263#define ATH9K_TXDESC_EXT_ONLY 0x0040
264#define ATH9K_TXDESC_EXT_AND_CTL 0x0080
265#define ATH9K_TXDESC_VMF 0x0100
266#define ATH9K_TXDESC_FRAG_IS_ON 0x0200
Vasanthakumar Thiagarajan994089d2010-04-15 17:39:29 -0400267#define ATH9K_TXDESC_LOWRXCHAIN 0x0400
Felix Fietkau2b63a412011-09-14 21:24:21 +0200268#define ATH9K_TXDESC_LDPC 0x0800
269#define ATH9K_TXDESC_CLRDMASK 0x1000
270
271#define ATH9K_TXDESC_PAPRD 0x70000
272#define ATH9K_TXDESC_PAPRD_S 16
Sujith394cf0a2009-02-09 13:26:54 +0530273
274#define ATH9K_RXDESC_INTREQ 0x0020
275
276struct ar5416_desc {
277 u32 ds_link;
278 u32 ds_data;
279 u32 ds_ctl0;
280 u32 ds_ctl1;
281 union {
282 struct {
283 u32 ctl2;
284 u32 ctl3;
285 u32 ctl4;
286 u32 ctl5;
287 u32 ctl6;
288 u32 ctl7;
289 u32 ctl8;
290 u32 ctl9;
291 u32 ctl10;
292 u32 ctl11;
293 u32 status0;
294 u32 status1;
295 u32 status2;
296 u32 status3;
297 u32 status4;
298 u32 status5;
299 u32 status6;
300 u32 status7;
301 u32 status8;
302 u32 status9;
303 } tx;
304 struct {
305 u32 status0;
306 u32 status1;
307 u32 status2;
308 u32 status3;
309 u32 status4;
310 u32 status5;
311 u32 status6;
312 u32 status7;
313 u32 status8;
314 } rx;
315 } u;
Felix Fietkauada9f1c2010-10-16 01:01:48 +0200316} __packed __aligned(4);
Sujith394cf0a2009-02-09 13:26:54 +0530317
318#define AR5416DESC(_ds) ((struct ar5416_desc *)(_ds))
319#define AR5416DESC_CONST(_ds) ((const struct ar5416_desc *)(_ds))
320
321#define ds_ctl2 u.tx.ctl2
322#define ds_ctl3 u.tx.ctl3
323#define ds_ctl4 u.tx.ctl4
324#define ds_ctl5 u.tx.ctl5
325#define ds_ctl6 u.tx.ctl6
326#define ds_ctl7 u.tx.ctl7
327#define ds_ctl8 u.tx.ctl8
328#define ds_ctl9 u.tx.ctl9
329#define ds_ctl10 u.tx.ctl10
330#define ds_ctl11 u.tx.ctl11
331
332#define ds_txstatus0 u.tx.status0
333#define ds_txstatus1 u.tx.status1
334#define ds_txstatus2 u.tx.status2
335#define ds_txstatus3 u.tx.status3
336#define ds_txstatus4 u.tx.status4
337#define ds_txstatus5 u.tx.status5
338#define ds_txstatus6 u.tx.status6
339#define ds_txstatus7 u.tx.status7
340#define ds_txstatus8 u.tx.status8
341#define ds_txstatus9 u.tx.status9
342
343#define ds_rxstatus0 u.rx.status0
344#define ds_rxstatus1 u.rx.status1
345#define ds_rxstatus2 u.rx.status2
346#define ds_rxstatus3 u.rx.status3
347#define ds_rxstatus4 u.rx.status4
348#define ds_rxstatus5 u.rx.status5
349#define ds_rxstatus6 u.rx.status6
350#define ds_rxstatus7 u.rx.status7
351#define ds_rxstatus8 u.rx.status8
352
353#define AR_FrameLen 0x00000fff
354#define AR_VirtMoreFrag 0x00001000
355#define AR_TxCtlRsvd00 0x0000e000
356#define AR_XmitPower 0x003f0000
357#define AR_XmitPower_S 16
358#define AR_RTSEnable 0x00400000
359#define AR_VEOL 0x00800000
360#define AR_ClrDestMask 0x01000000
361#define AR_TxCtlRsvd01 0x1e000000
362#define AR_TxIntrReq 0x20000000
363#define AR_DestIdxValid 0x40000000
364#define AR_CTSEnable 0x80000000
365
Sujith394cf0a2009-02-09 13:26:54 +0530366#define AR_TxMore 0x00001000
367#define AR_DestIdx 0x000fe000
368#define AR_DestIdx_S 13
369#define AR_FrameType 0x00f00000
370#define AR_FrameType_S 20
371#define AR_NoAck 0x01000000
372#define AR_InsertTS 0x02000000
373#define AR_CorruptFCS 0x04000000
374#define AR_ExtOnly 0x08000000
375#define AR_ExtAndCtl 0x10000000
376#define AR_MoreAggr 0x20000000
377#define AR_IsAggr 0x40000000
378
379#define AR_BurstDur 0x00007fff
380#define AR_BurstDur_S 0
381#define AR_DurUpdateEna 0x00008000
382#define AR_XmitDataTries0 0x000f0000
383#define AR_XmitDataTries0_S 16
384#define AR_XmitDataTries1 0x00f00000
385#define AR_XmitDataTries1_S 20
386#define AR_XmitDataTries2 0x0f000000
387#define AR_XmitDataTries2_S 24
388#define AR_XmitDataTries3 0xf0000000
389#define AR_XmitDataTries3_S 28
390
391#define AR_XmitRate0 0x000000ff
392#define AR_XmitRate0_S 0
393#define AR_XmitRate1 0x0000ff00
394#define AR_XmitRate1_S 8
395#define AR_XmitRate2 0x00ff0000
396#define AR_XmitRate2_S 16
397#define AR_XmitRate3 0xff000000
398#define AR_XmitRate3_S 24
399
400#define AR_PacketDur0 0x00007fff
401#define AR_PacketDur0_S 0
402#define AR_RTSCTSQual0 0x00008000
403#define AR_PacketDur1 0x7fff0000
404#define AR_PacketDur1_S 16
405#define AR_RTSCTSQual1 0x80000000
406
407#define AR_PacketDur2 0x00007fff
408#define AR_PacketDur2_S 0
409#define AR_RTSCTSQual2 0x00008000
410#define AR_PacketDur3 0x7fff0000
411#define AR_PacketDur3_S 16
412#define AR_RTSCTSQual3 0x80000000
413
414#define AR_AggrLen 0x0000ffff
415#define AR_AggrLen_S 0
416#define AR_TxCtlRsvd60 0x00030000
417#define AR_PadDelim 0x03fc0000
418#define AR_PadDelim_S 18
419#define AR_EncrType 0x0c000000
420#define AR_EncrType_S 26
421#define AR_TxCtlRsvd61 0xf0000000
Luis R. Rodriguezce018052010-04-15 17:39:38 -0400422#define AR_LDPC 0x80000000
Sujith394cf0a2009-02-09 13:26:54 +0530423
424#define AR_2040_0 0x00000001
425#define AR_GI0 0x00000002
426#define AR_ChainSel0 0x0000001c
427#define AR_ChainSel0_S 2
428#define AR_2040_1 0x00000020
429#define AR_GI1 0x00000040
430#define AR_ChainSel1 0x00000380
431#define AR_ChainSel1_S 7
432#define AR_2040_2 0x00000400
433#define AR_GI2 0x00000800
434#define AR_ChainSel2 0x00007000
435#define AR_ChainSel2_S 12
436#define AR_2040_3 0x00008000
437#define AR_GI3 0x00010000
438#define AR_ChainSel3 0x000e0000
439#define AR_ChainSel3_S 17
440#define AR_RTSCTSRate 0x0ff00000
441#define AR_RTSCTSRate_S 20
Felix Fietkau074a8c02010-04-19 19:57:36 +0200442#define AR_STBC0 0x10000000
443#define AR_STBC1 0x20000000
444#define AR_STBC2 0x40000000
445#define AR_STBC3 0x80000000
Sujith394cf0a2009-02-09 13:26:54 +0530446
447#define AR_TxRSSIAnt00 0x000000ff
448#define AR_TxRSSIAnt00_S 0
449#define AR_TxRSSIAnt01 0x0000ff00
450#define AR_TxRSSIAnt01_S 8
451#define AR_TxRSSIAnt02 0x00ff0000
452#define AR_TxRSSIAnt02_S 16
453#define AR_TxStatusRsvd00 0x3f000000
454#define AR_TxBaStatus 0x40000000
455#define AR_TxStatusRsvd01 0x80000000
456
Luis R. Rodrigueze7824a52009-11-24 02:53:25 -0500457/*
458 * AR_FrmXmitOK - Frame transmission success flag. If set, the frame was
459 * transmitted successfully. If clear, no ACK or BA was received to indicate
460 * successful transmission when we were expecting an ACK or BA.
461 */
Sujith394cf0a2009-02-09 13:26:54 +0530462#define AR_FrmXmitOK 0x00000001
463#define AR_ExcessiveRetries 0x00000002
464#define AR_FIFOUnderrun 0x00000004
465#define AR_Filtered 0x00000008
466#define AR_RTSFailCnt 0x000000f0
467#define AR_RTSFailCnt_S 4
468#define AR_DataFailCnt 0x00000f00
469#define AR_DataFailCnt_S 8
470#define AR_VirtRetryCnt 0x0000f000
471#define AR_VirtRetryCnt_S 12
472#define AR_TxDelimUnderrun 0x00010000
473#define AR_TxDataUnderrun 0x00020000
474#define AR_DescCfgErr 0x00040000
475#define AR_TxTimerExpired 0x00080000
476#define AR_TxStatusRsvd10 0xfff00000
477
478#define AR_SendTimestamp ds_txstatus2
479#define AR_BaBitmapLow ds_txstatus3
480#define AR_BaBitmapHigh ds_txstatus4
481
482#define AR_TxRSSIAnt10 0x000000ff
483#define AR_TxRSSIAnt10_S 0
484#define AR_TxRSSIAnt11 0x0000ff00
485#define AR_TxRSSIAnt11_S 8
486#define AR_TxRSSIAnt12 0x00ff0000
487#define AR_TxRSSIAnt12_S 16
488#define AR_TxRSSICombined 0xff000000
489#define AR_TxRSSICombined_S 24
490
Felix Fietkaue5cbef92010-07-11 12:48:43 +0200491#define AR_TxTid 0xf0000000
492#define AR_TxTid_S 28
493
Sujith394cf0a2009-02-09 13:26:54 +0530494#define AR_TxEVM0 ds_txstatus5
495#define AR_TxEVM1 ds_txstatus6
496#define AR_TxEVM2 ds_txstatus7
497
498#define AR_TxDone 0x00000001
499#define AR_SeqNum 0x00001ffe
500#define AR_SeqNum_S 1
501#define AR_TxStatusRsvd80 0x0001e000
502#define AR_TxOpExceeded 0x00020000
503#define AR_TxStatusRsvd81 0x001c0000
504#define AR_FinalTxIdx 0x00600000
505#define AR_FinalTxIdx_S 21
506#define AR_TxStatusRsvd82 0x01800000
507#define AR_PowerMgmt 0x02000000
508#define AR_TxStatusRsvd83 0xfc000000
509
510#define AR_RxCTLRsvd00 0xffffffff
511
Sujith394cf0a2009-02-09 13:26:54 +0530512#define AR_RxCtlRsvd00 0x00001000
513#define AR_RxIntrReq 0x00002000
514#define AR_RxCtlRsvd01 0xffffc000
515
516#define AR_RxRSSIAnt00 0x000000ff
517#define AR_RxRSSIAnt00_S 0
518#define AR_RxRSSIAnt01 0x0000ff00
519#define AR_RxRSSIAnt01_S 8
520#define AR_RxRSSIAnt02 0x00ff0000
521#define AR_RxRSSIAnt02_S 16
522#define AR_RxRate 0xff000000
523#define AR_RxRate_S 24
524#define AR_RxStatusRsvd00 0xff000000
525
526#define AR_DataLen 0x00000fff
527#define AR_RxMore 0x00001000
528#define AR_NumDelim 0x003fc000
529#define AR_NumDelim_S 14
530#define AR_RxStatusRsvd10 0xff800000
531
532#define AR_RcvTimestamp ds_rxstatus2
533
534#define AR_GI 0x00000001
535#define AR_2040 0x00000002
536#define AR_Parallel40 0x00000004
537#define AR_Parallel40_S 2
Oleksij Rempelb0a1ae92013-05-24 20:30:59 +0200538#define AR_STBC 0x00000008 /* on ar9280 and later */
539#define AR_RxStatusRsvd30 0x000000f0
Sujith394cf0a2009-02-09 13:26:54 +0530540#define AR_RxAntenna 0xffffff00
541#define AR_RxAntenna_S 8
542
543#define AR_RxRSSIAnt10 0x000000ff
544#define AR_RxRSSIAnt10_S 0
545#define AR_RxRSSIAnt11 0x0000ff00
546#define AR_RxRSSIAnt11_S 8
547#define AR_RxRSSIAnt12 0x00ff0000
548#define AR_RxRSSIAnt12_S 16
549#define AR_RxRSSICombined 0xff000000
550#define AR_RxRSSICombined_S 24
551
552#define AR_RxEVM0 ds_rxstatus4
553#define AR_RxEVM1 ds_rxstatus5
554#define AR_RxEVM2 ds_rxstatus6
555
556#define AR_RxDone 0x00000001
557#define AR_RxFrameOK 0x00000002
558#define AR_CRCErr 0x00000004
559#define AR_DecryptCRCErr 0x00000008
560#define AR_PHYErr 0x00000010
561#define AR_MichaelErr 0x00000020
562#define AR_PreDelimCRCErr 0x00000040
563#define AR_RxStatusRsvd70 0x00000080
564#define AR_RxKeyIdxValid 0x00000100
565#define AR_KeyIdx 0x0000fe00
566#define AR_KeyIdx_S 9
567#define AR_PHYErrCode 0x0000ff00
568#define AR_PHYErrCode_S 8
569#define AR_RxMoreAggr 0x00010000
570#define AR_RxAggr 0x00020000
571#define AR_PostDelimCRCErr 0x00040000
572#define AR_RxStatusRsvd71 0x3ff80000
Sujith Manoharan009af8f2013-08-14 21:15:55 +0530573#define AR_RxFirstAggr 0x20000000
Sujith394cf0a2009-02-09 13:26:54 +0530574#define AR_DecryptBusyErr 0x40000000
575#define AR_KeyMiss 0x80000000
576
577enum ath9k_tx_queue {
578 ATH9K_TX_QUEUE_INACTIVE = 0,
579 ATH9K_TX_QUEUE_DATA,
580 ATH9K_TX_QUEUE_BEACON,
581 ATH9K_TX_QUEUE_CAB,
582 ATH9K_TX_QUEUE_UAPSD,
583 ATH9K_TX_QUEUE_PSPOLL
584};
585
586#define ATH9K_NUM_TX_QUEUES 10
587
Felix Fietkau1d2231e2010-06-12 00:33:51 -0400588/* Used as a queue subtype instead of a WMM AC */
589#define ATH9K_WME_UPSD 4
Sujith394cf0a2009-02-09 13:26:54 +0530590
591enum ath9k_tx_queue_flags {
Felix Fietkauce8fdf62012-03-14 16:40:22 +0100592 TXQ_FLAG_TXINT_ENABLE = 0x0001,
Sujith394cf0a2009-02-09 13:26:54 +0530593 TXQ_FLAG_TXDESCINT_ENABLE = 0x0002,
594 TXQ_FLAG_TXEOLINT_ENABLE = 0x0004,
595 TXQ_FLAG_TXURNINT_ENABLE = 0x0008,
596 TXQ_FLAG_BACKOFF_DISABLE = 0x0010,
597 TXQ_FLAG_COMPRESSION_ENABLE = 0x0020,
598 TXQ_FLAG_RDYTIME_EXP_POLICY_ENABLE = 0x0040,
599 TXQ_FLAG_FRAG_BURST_BACKOFF_ENABLE = 0x0080,
600};
601
602#define ATH9K_TXQ_USEDEFAULT ((u32) -1)
603#define ATH9K_TXQ_USE_LOCKOUT_BKOFF_DIS 0x00000001
604
605#define ATH9K_DECOMP_MASK_SIZE 128
606#define ATH9K_READY_TIME_LO_BOUND 50
607#define ATH9K_READY_TIME_HI_BOUND 96
608
609enum ath9k_pkt_type {
610 ATH9K_PKT_TYPE_NORMAL = 0,
611 ATH9K_PKT_TYPE_ATIM,
612 ATH9K_PKT_TYPE_PSPOLL,
613 ATH9K_PKT_TYPE_BEACON,
614 ATH9K_PKT_TYPE_PROBE_RESP,
615 ATH9K_PKT_TYPE_CHIRP,
616 ATH9K_PKT_TYPE_GRP_POLL,
617};
618
619struct ath9k_tx_queue_info {
620 u32 tqi_ver;
621 enum ath9k_tx_queue tqi_type;
Felix Fietkau1d2231e2010-06-12 00:33:51 -0400622 int tqi_subtype;
Sujith394cf0a2009-02-09 13:26:54 +0530623 enum ath9k_tx_queue_flags tqi_qflags;
624 u32 tqi_priority;
625 u32 tqi_aifs;
626 u32 tqi_cwmin;
627 u32 tqi_cwmax;
628 u16 tqi_shretry;
629 u16 tqi_lgretry;
630 u32 tqi_cbrPeriod;
631 u32 tqi_cbrOverflowLimit;
632 u32 tqi_burstTime;
633 u32 tqi_readyTime;
634 u32 tqi_physCompBuf;
635 u32 tqi_intFlags;
636};
637
638enum ath9k_rx_filter {
639 ATH9K_RX_FILTER_UCAST = 0x00000001,
640 ATH9K_RX_FILTER_MCAST = 0x00000002,
641 ATH9K_RX_FILTER_BCAST = 0x00000004,
642 ATH9K_RX_FILTER_CONTROL = 0x00000008,
643 ATH9K_RX_FILTER_BEACON = 0x00000010,
644 ATH9K_RX_FILTER_PROM = 0x00000020,
645 ATH9K_RX_FILTER_PROBEREQ = 0x00000080,
Sujith394cf0a2009-02-09 13:26:54 +0530646 ATH9K_RX_FILTER_PHYERR = 0x00000100,
Vasanthakumar Thiagarajandbaaa142009-02-19 15:41:52 +0530647 ATH9K_RX_FILTER_MYBEACON = 0x00000200,
Sujith7ea310b2009-09-03 12:08:43 +0530648 ATH9K_RX_FILTER_COMP_BAR = 0x00000400,
Sujith Manoharan74f76352011-01-26 23:49:06 +0530649 ATH9K_RX_FILTER_COMP_BA = 0x00000800,
650 ATH9K_RX_FILTER_UNCOMP_BA_BAR = 0x00001000,
Vasanthakumar Thiagarajandbaaa142009-02-19 15:41:52 +0530651 ATH9K_RX_FILTER_PSPOLL = 0x00004000,
Sujith394cf0a2009-02-09 13:26:54 +0530652 ATH9K_RX_FILTER_PHYRADAR = 0x00002000,
Jouni Malinenb93bce22009-03-03 19:23:30 +0200653 ATH9K_RX_FILTER_MCAST_BCAST_ALL = 0x00008000,
Senthil Balasubramaniance407af2011-09-13 22:38:16 +0530654 ATH9K_RX_FILTER_CONTROL_WRAPPER = 0x00080000,
Gabor Juhosb3d7aa42012-07-03 19:13:33 +0200655 ATH9K_RX_FILTER_4ADDRESS = 0x00100000,
Sujith394cf0a2009-02-09 13:26:54 +0530656};
657
658#define ATH9K_RATESERIES_RTS_CTS 0x0001
659#define ATH9K_RATESERIES_2040 0x0002
660#define ATH9K_RATESERIES_HALFGI 0x0004
Felix Fietkau074a8c02010-04-19 19:57:36 +0200661#define ATH9K_RATESERIES_STBC 0x0008
Sujith394cf0a2009-02-09 13:26:54 +0530662
663struct ath9k_11n_rate_series {
664 u32 Tries;
665 u32 Rate;
666 u32 PktDuration;
667 u32 ChSel;
668 u32 RateFlags;
669};
670
Felix Fietkau2b63a412011-09-14 21:24:21 +0200671enum aggr_type {
672 AGGR_BUF_NONE,
673 AGGR_BUF_FIRST,
674 AGGR_BUF_MIDDLE,
675 AGGR_BUF_LAST,
676};
677
Sujith394cf0a2009-02-09 13:26:54 +0530678enum ath9k_key_type {
679 ATH9K_KEY_TYPE_CLEAR,
680 ATH9K_KEY_TYPE_WEP,
681 ATH9K_KEY_TYPE_AES,
682 ATH9K_KEY_TYPE_TKIP,
683};
684
Felix Fietkau2b63a412011-09-14 21:24:21 +0200685struct ath_tx_info {
686 u8 qcu;
687
688 bool is_first;
689 bool is_last;
690
691 enum aggr_type aggr;
692 u8 ndelim;
693 u16 aggr_len;
694
695 dma_addr_t link;
696 int pkt_len;
697 u32 flags;
698
699 dma_addr_t buf_addr[4];
700 int buf_len[4];
701
702 struct ath9k_11n_rate_series rates[4];
703 u8 rtscts_rate;
704 bool dur_update;
705
706 enum ath9k_pkt_type type;
707 enum ath9k_key_type keytype;
708 u8 keyix;
709 u8 txpower;
710};
711
Sujithcbe61d82009-02-09 13:27:12 +0530712struct ath_hw;
Sujith394cf0a2009-02-09 13:26:54 +0530713struct ath9k_channel;
Felix Fietkau4df30712010-11-08 20:54:47 +0100714enum ath9k_int;
Sujith394cf0a2009-02-09 13:26:54 +0530715
Sujithcbe61d82009-02-09 13:27:12 +0530716u32 ath9k_hw_gettxbuf(struct ath_hw *ah, u32 q);
Sujith54e4cec2009-08-07 09:45:09 +0530717void ath9k_hw_puttxbuf(struct ath_hw *ah, u32 q, u32 txdp);
718void ath9k_hw_txstart(struct ath_hw *ah, u32 q);
Sujithcbe61d82009-02-09 13:27:12 +0530719u32 ath9k_hw_numtxpending(struct ath_hw *ah, u32 q);
720bool ath9k_hw_updatetxtriglevel(struct ath_hw *ah, bool bIncTrigLevel);
Felix Fietkauefff3952011-03-11 21:38:20 +0100721bool ath9k_hw_stop_dma_queue(struct ath_hw *ah, u32 q);
Felix Fietkau0d51ccc2011-03-11 21:38:18 +0100722void ath9k_hw_abort_tx_dma(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530723bool ath9k_hw_set_txq_props(struct ath_hw *ah, int q,
Sujith394cf0a2009-02-09 13:26:54 +0530724 const struct ath9k_tx_queue_info *qinfo);
Sujithcbe61d82009-02-09 13:27:12 +0530725bool ath9k_hw_get_txq_props(struct ath_hw *ah, int q,
Sujith394cf0a2009-02-09 13:26:54 +0530726 struct ath9k_tx_queue_info *qinfo);
Sujithcbe61d82009-02-09 13:27:12 +0530727int ath9k_hw_setuptxqueue(struct ath_hw *ah, enum ath9k_tx_queue type,
Sujith394cf0a2009-02-09 13:26:54 +0530728 const struct ath9k_tx_queue_info *qinfo);
Sujithcbe61d82009-02-09 13:27:12 +0530729bool ath9k_hw_releasetxqueue(struct ath_hw *ah, u32 q);
730bool ath9k_hw_resettxqueue(struct ath_hw *ah, u32 q);
731int ath9k_hw_rxprocdesc(struct ath_hw *ah, struct ath_desc *ds,
Rajkumar Manoharan3de21112011-08-13 10:28:11 +0530732 struct ath_rx_status *rs);
Sujith54e4cec2009-08-07 09:45:09 +0530733void ath9k_hw_setuprxdesc(struct ath_hw *ah, struct ath_desc *ds,
Sujith394cf0a2009-02-09 13:26:54 +0530734 u32 size, u32 flags);
Sujithcbe61d82009-02-09 13:27:12 +0530735bool ath9k_hw_setrxabort(struct ath_hw *ah, bool set);
736void ath9k_hw_putrxbuf(struct ath_hw *ah, u32 rxdp);
Luis R. Rodriguez40346b62010-06-12 00:33:44 -0400737void ath9k_hw_startpcureceive(struct ath_hw *ah, bool is_scanning);
Vasanthakumar Thiagarajan9b9cc612010-04-15 17:39:41 -0400738void ath9k_hw_abortpcurecv(struct ath_hw *ah);
Felix Fietkau5882da022011-04-08 20:13:18 +0200739bool ath9k_hw_stopdmarecv(struct ath_hw *ah, bool *reset);
Luis R. Rodriguez536b3a72009-10-06 21:19:11 -0400740int ath9k_hw_beaconq_setup(struct ath_hw *ah);
Sujith394cf0a2009-02-09 13:26:54 +0530741
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400742/* Interrupt Handling */
743bool ath9k_hw_intrpend(struct ath_hw *ah);
Felix Fietkau72d874c2011-10-08 20:06:19 +0200744void ath9k_hw_set_interrupts(struct ath_hw *ah);
Felix Fietkau4df30712010-11-08 20:54:47 +0100745void ath9k_hw_enable_interrupts(struct ath_hw *ah);
746void ath9k_hw_disable_interrupts(struct ath_hw *ah);
Felix Fietkauf41a9b32012-08-08 16:25:03 +0200747void ath9k_hw_kill_interrupts(struct ath_hw *ah);
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400748
Vasanthakumar Thiagarajancee1f622010-04-15 17:38:26 -0400749void ar9002_hw_attach_mac_ops(struct ath_hw *ah);
750
Sujith394cf0a2009-02-09 13:26:54 +0530751#endif /* MAC_H */