blob: 7255d9bce8689baff0f4db0519ad590120a68874 [file] [log] [blame]
Kevin Hilman8bd22942009-05-28 10:56:16 -07001/*
2 * OMAP3 Power Management Routines
3 *
4 * Copyright (C) 2006-2008 Nokia Corporation
5 * Tony Lindgren <tony@atomide.com>
6 * Jouni Hogander
7 *
Rajendra Nayak2f5939c2008-09-26 17:50:07 +05308 * Copyright (C) 2007 Texas Instruments, Inc.
9 * Rajendra Nayak <rnayak@ti.com>
10 *
Kevin Hilman8bd22942009-05-28 10:56:16 -070011 * Copyright (C) 2005 Texas Instruments, Inc.
12 * Richard Woodruff <r-woodruff2@ti.com>
13 *
14 * Based on pm.c for omap1
15 *
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License version 2 as
18 * published by the Free Software Foundation.
19 */
20
21#include <linux/pm.h>
22#include <linux/suspend.h>
23#include <linux/interrupt.h>
24#include <linux/module.h>
25#include <linux/list.h>
26#include <linux/err.h>
27#include <linux/gpio.h>
Kevin Hilmanc40552b2009-10-06 14:25:09 -070028#include <linux/clk.h>
Tero Kristodccaad82009-11-17 18:34:53 +020029#include <linux/delay.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Paul Walmsley0d8e2d02010-11-24 16:49:05 -070031#include <linux/console.h>
Jean Pihet5e7c58d2011-03-03 11:25:43 +010032#include <trace/events/power.h>
Kevin Hilman8bd22942009-05-28 10:56:16 -070033
Russell King2c74a0c2011-06-22 17:41:48 +010034#include <asm/suspend.h>
35
Tony Lindgrence491cf2009-10-20 09:40:47 -070036#include <plat/sram.h>
Paul Walmsley1540f2142010-12-21 21:05:15 -070037#include "clockdomain.h"
Paul Walmsley72e06d02010-12-21 21:05:16 -070038#include "powerdomain.h"
Tony Lindgrence491cf2009-10-20 09:40:47 -070039#include <plat/serial.h>
Rajendra Nayak61255ab2008-09-26 17:49:56 +053040#include <plat/sdrc.h>
Rajendra Nayak2f5939c2008-09-26 17:50:07 +053041#include <plat/prcm.h>
42#include <plat/gpmc.h>
Tero Kristof2d11852008-08-28 13:13:31 +000043#include <plat/dma.h>
Kevin Hilman8bd22942009-05-28 10:56:16 -070044
Paul Walmsley59fb6592010-12-21 15:30:55 -070045#include "cm2xxx_3xxx.h"
Kevin Hilman8bd22942009-05-28 10:56:16 -070046#include "cm-regbits-34xx.h"
47#include "prm-regbits-34xx.h"
48
Paul Walmsley59fb6592010-12-21 15:30:55 -070049#include "prm2xxx_3xxx.h"
Kevin Hilman8bd22942009-05-28 10:56:16 -070050#include "pm.h"
Tero Kristo13a6fe0f2008-10-13 13:17:06 +030051#include "sdrc.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060052#include "control.h"
Tero Kristo13a6fe0f2008-10-13 13:17:06 +030053
Kevin Hilmane83df172010-12-08 22:40:40 +000054#ifdef CONFIG_SUSPEND
55static suspend_state_t suspend_state = PM_SUSPEND_ON;
56static inline bool is_suspending(void)
57{
58 return (suspend_state != PM_SUSPEND_ON);
59}
60#else
61static inline bool is_suspending(void)
62{
63 return false;
64}
65#endif
66
Nishanth Menon8cdfd832010-12-20 14:05:05 -060067/* pm34xx errata defined in pm.h */
68u16 pm34xx_errata;
69
Kevin Hilman8bd22942009-05-28 10:56:16 -070070struct power_state {
71 struct powerdomain *pwrdm;
72 u32 next_state;
Kevin Hilman10f90ed2009-06-24 11:39:18 -070073#ifdef CONFIG_SUSPEND
Kevin Hilman8bd22942009-05-28 10:56:16 -070074 u32 saved_state;
Kevin Hilman10f90ed2009-06-24 11:39:18 -070075#endif
Kevin Hilman8bd22942009-05-28 10:56:16 -070076 struct list_head node;
77};
78
79static LIST_HEAD(pwrst_list);
80
Tero Kristo27d59a42008-10-13 13:15:00 +030081static int (*_omap_save_secure_sram)(u32 *addr);
Jean Pihet46e130d2011-06-29 18:40:23 +020082void (*omap3_do_wfi_sram)(void);
Tero Kristo27d59a42008-10-13 13:15:00 +030083
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +053084static struct powerdomain *mpu_pwrdm, *neon_pwrdm;
85static struct powerdomain *core_pwrdm, *per_pwrdm;
Tero Kristoc16c3f62008-12-11 16:46:57 +020086static struct powerdomain *cam_pwrdm;
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +053087
Rajendra Nayak2f5939c2008-09-26 17:50:07 +053088static inline void omap3_per_save_context(void)
89{
90 omap_gpio_save_context();
91}
92
93static inline void omap3_per_restore_context(void)
94{
95 omap_gpio_restore_context();
96}
97
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +020098static void omap3_enable_io_chain(void)
99{
100 int timeout = 0;
101
102 if (omap_rev() >= OMAP3430_REV_ES3_1) {
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700103 omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600104 PM_WKEN);
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200105 /* Do a readback to assure write has been done */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700106 omap2_prm_read_mod_reg(WKUP_MOD, PM_WKEN);
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200107
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700108 while (!(omap2_prm_read_mod_reg(WKUP_MOD, PM_WKEN) &
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600109 OMAP3430_ST_IO_CHAIN_MASK)) {
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200110 timeout++;
111 if (timeout > 1000) {
112 printk(KERN_ERR "Wake up daisy chain "
113 "activation failed.\n");
114 return;
115 }
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700116 omap2_prm_set_mod_reg_bits(OMAP3430_ST_IO_CHAIN_MASK,
Kevin Hilman0b96a3a2010-06-09 13:53:09 +0300117 WKUP_MOD, PM_WKEN);
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200118 }
119 }
120}
121
122static void omap3_disable_io_chain(void)
123{
124 if (omap_rev() >= OMAP3430_REV_ES3_1)
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700125 omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600126 PM_WKEN);
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200127}
128
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530129static void omap3_core_save_context(void)
130{
Paul Walmsley596efe42010-12-21 21:05:16 -0700131 omap3_ctrl_save_padconf();
Tero Kristodccaad82009-11-17 18:34:53 +0200132
133 /*
134 * Force write last pad into memory, as this can fail in some
Jean Pihet83521292010-12-18 16:44:46 +0100135 * cases according to errata 1.157, 1.185
Tero Kristodccaad82009-11-17 18:34:53 +0200136 */
137 omap_ctrl_writel(omap_ctrl_readl(OMAP343X_PADCONF_ETK_D14),
138 OMAP343X_CONTROL_MEM_WKUP + 0x2a0);
139
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530140 /* Save the Interrupt controller context */
141 omap_intc_save_context();
142 /* Save the GPMC context */
143 omap3_gpmc_save_context();
144 /* Save the system control module context, padconf already save above*/
145 omap3_control_save_context();
Tero Kristof2d11852008-08-28 13:13:31 +0000146 omap_dma_global_context_save();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530147}
148
149static void omap3_core_restore_context(void)
150{
151 /* Restore the control module context, padconf restored by h/w */
152 omap3_control_restore_context();
153 /* Restore the GPMC context */
154 omap3_gpmc_restore_context();
155 /* Restore the interrupt controller context */
156 omap_intc_restore_context();
Tero Kristof2d11852008-08-28 13:13:31 +0000157 omap_dma_global_context_restore();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530158}
159
Tero Kristo9d971402008-12-12 11:20:05 +0200160/*
161 * FIXME: This function should be called before entering off-mode after
162 * OMAP3 secure services have been accessed. Currently it is only called
163 * once during boot sequence, but this works as we are not using secure
164 * services.
165 */
Kevin Hilman617fcc92011-01-25 16:40:01 -0800166static void omap3_save_secure_ram_context(void)
Tero Kristo27d59a42008-10-13 13:15:00 +0300167{
168 u32 ret;
Kevin Hilman617fcc92011-01-25 16:40:01 -0800169 int mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
Tero Kristo27d59a42008-10-13 13:15:00 +0300170
171 if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
Tero Kristo27d59a42008-10-13 13:15:00 +0300172 /*
173 * MPU next state must be set to POWER_ON temporarily,
174 * otherwise the WFI executed inside the ROM code
175 * will hang the system.
176 */
177 pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_ON);
178 ret = _omap_save_secure_sram((u32 *)
179 __pa(omap3_secure_ram_storage));
Kevin Hilman617fcc92011-01-25 16:40:01 -0800180 pwrdm_set_next_pwrst(mpu_pwrdm, mpu_next_state);
Tero Kristo27d59a42008-10-13 13:15:00 +0300181 /* Following is for error tracking, it should not happen */
182 if (ret) {
183 printk(KERN_ERR "save_secure_sram() returns %08x\n",
184 ret);
185 while (1)
186 ;
187 }
188 }
189}
190
Jon Hunter77da2d92009-06-27 00:07:25 -0500191/*
192 * PRCM Interrupt Handler Helper Function
193 *
194 * The purpose of this function is to clear any wake-up events latched
195 * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
196 * may occur whilst attempting to clear a PM_WKST_x register and thus
197 * set another bit in this register. A while loop is used to ensure
198 * that any peripheral wake-up events occurring while attempting to
199 * clear the PM_WKST_x are detected and cleared.
200 */
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700201static int prcm_clear_mod_irqs(s16 module, u8 regs)
Jon Hunter77da2d92009-06-27 00:07:25 -0500202{
Vikram Pandita71a80772009-07-17 19:33:09 -0500203 u32 wkst, fclk, iclk, clken;
Jon Hunter77da2d92009-06-27 00:07:25 -0500204 u16 wkst_off = (regs == 3) ? OMAP3430ES2_PM_WKST3 : PM_WKST1;
205 u16 fclk_off = (regs == 3) ? OMAP3430ES2_CM_FCLKEN3 : CM_FCLKEN1;
206 u16 iclk_off = (regs == 3) ? CM_ICLKEN3 : CM_ICLKEN1;
Paul Walmsley5d805972009-07-22 10:18:07 -0700207 u16 grpsel_off = (regs == 3) ?
208 OMAP3430ES2_PM_MPUGRPSEL3 : OMAP3430_PM_MPUGRPSEL;
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700209 int c = 0;
Jon Hunter77da2d92009-06-27 00:07:25 -0500210
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700211 wkst = omap2_prm_read_mod_reg(module, wkst_off);
212 wkst &= omap2_prm_read_mod_reg(module, grpsel_off);
Jon Hunter77da2d92009-06-27 00:07:25 -0500213 if (wkst) {
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700214 iclk = omap2_cm_read_mod_reg(module, iclk_off);
215 fclk = omap2_cm_read_mod_reg(module, fclk_off);
Jon Hunter77da2d92009-06-27 00:07:25 -0500216 while (wkst) {
Vikram Pandita71a80772009-07-17 19:33:09 -0500217 clken = wkst;
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700218 omap2_cm_set_mod_reg_bits(clken, module, iclk_off);
Vikram Pandita71a80772009-07-17 19:33:09 -0500219 /*
220 * For USBHOST, we don't know whether HOST1 or
221 * HOST2 woke us up, so enable both f-clocks
222 */
223 if (module == OMAP3430ES2_USBHOST_MOD)
224 clken |= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT;
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700225 omap2_cm_set_mod_reg_bits(clken, module, fclk_off);
226 omap2_prm_write_mod_reg(wkst, module, wkst_off);
227 wkst = omap2_prm_read_mod_reg(module, wkst_off);
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700228 c++;
Jon Hunter77da2d92009-06-27 00:07:25 -0500229 }
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700230 omap2_cm_write_mod_reg(iclk, module, iclk_off);
231 omap2_cm_write_mod_reg(fclk, module, fclk_off);
Jon Hunter77da2d92009-06-27 00:07:25 -0500232 }
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700233
234 return c;
235}
236
237static int _prcm_int_handle_wakeup(void)
238{
239 int c;
240
241 c = prcm_clear_mod_irqs(WKUP_MOD, 1);
242 c += prcm_clear_mod_irqs(CORE_MOD, 1);
243 c += prcm_clear_mod_irqs(OMAP3430_PER_MOD, 1);
244 if (omap_rev() > OMAP3430_REV_ES1_0) {
245 c += prcm_clear_mod_irqs(CORE_MOD, 3);
246 c += prcm_clear_mod_irqs(OMAP3430ES2_USBHOST_MOD, 1);
247 }
248
249 return c;
Jon Hunter77da2d92009-06-27 00:07:25 -0500250}
251
252/*
253 * PRCM Interrupt Handler
254 *
255 * The PRM_IRQSTATUS_MPU register indicates if there are any pending
256 * interrupts from the PRCM for the MPU. These bits must be cleared in
257 * order to clear the PRCM interrupt. The PRCM interrupt handler is
258 * implemented to simply clear the PRM_IRQSTATUS_MPU in order to clear
259 * the PRCM interrupt. Please note that bit 0 of the PRM_IRQSTATUS_MPU
260 * register indicates that a wake-up event is pending for the MPU and
261 * this bit can only be cleared if the all the wake-up events latched
262 * in the various PM_WKST_x registers have been cleared. The interrupt
263 * handler is implemented using a do-while loop so that if a wake-up
264 * event occurred during the processing of the prcm interrupt handler
265 * (setting a bit in the corresponding PM_WKST_x register and thus
266 * preventing us from clearing bit 0 of the PRM_IRQSTATUS_MPU register)
267 * this would be handled.
268 */
Kevin Hilman8bd22942009-05-28 10:56:16 -0700269static irqreturn_t prcm_interrupt_handler (int irq, void *dev_id)
270{
Kevin Hilmand6290a32010-04-26 14:59:09 -0700271 u32 irqenable_mpu, irqstatus_mpu;
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700272 int c = 0;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700273
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700274 irqenable_mpu = omap2_prm_read_mod_reg(OCP_MOD,
Kevin Hilmand6290a32010-04-26 14:59:09 -0700275 OMAP3_PRM_IRQENABLE_MPU_OFFSET);
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700276 irqstatus_mpu = omap2_prm_read_mod_reg(OCP_MOD,
Kevin Hilmand6290a32010-04-26 14:59:09 -0700277 OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
278 irqstatus_mpu &= irqenable_mpu;
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700279
Kevin Hilmand6290a32010-04-26 14:59:09 -0700280 do {
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600281 if (irqstatus_mpu & (OMAP3430_WKUP_ST_MASK |
282 OMAP3430_IO_ST_MASK)) {
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700283 c = _prcm_int_handle_wakeup();
284
285 /*
286 * Is the MPU PRCM interrupt handler racing with the
287 * IVA2 PRCM interrupt handler ?
288 */
289 WARN(c == 0, "prcm: WARNING: PRCM indicated MPU wakeup "
290 "but no wakeup sources are marked\n");
291 } else {
292 /* XXX we need to expand our PRCM interrupt handler */
293 WARN(1, "prcm: WARNING: PRCM interrupt received, but "
294 "no code to handle it (%08x)\n", irqstatus_mpu);
295 }
296
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700297 omap2_prm_write_mod_reg(irqstatus_mpu, OCP_MOD,
Jon Hunter77da2d92009-06-27 00:07:25 -0500298 OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700299
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700300 irqstatus_mpu = omap2_prm_read_mod_reg(OCP_MOD,
Kevin Hilmand6290a32010-04-26 14:59:09 -0700301 OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
302 irqstatus_mpu &= irqenable_mpu;
303
304 } while (irqstatus_mpu);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700305
306 return IRQ_HANDLED;
307}
308
Russell Kingcbe26342011-06-30 08:45:49 +0100309static void omap34xx_save_context(u32 *save)
310{
311 u32 val;
312
313 /* Read Auxiliary Control Register */
314 asm("mrc p15, 0, %0, c1, c0, 1" : "=r" (val));
315 *save++ = 1;
316 *save++ = val;
317
318 /* Read L2 AUX ctrl register */
319 asm("mrc p15, 1, %0, c9, c0, 2" : "=r" (val));
320 *save++ = 1;
321 *save++ = val;
322}
323
Russell King29cb3cd2011-07-02 09:54:01 +0100324static int omap34xx_do_sram_idle(unsigned long save_state)
Rajendra Nayak57f277b2008-09-26 17:49:34 +0530325{
Russell Kingcbe26342011-06-30 08:45:49 +0100326 omap34xx_cpu_suspend(save_state);
Russell King29cb3cd2011-07-02 09:54:01 +0100327 return 0;
Rajendra Nayak57f277b2008-09-26 17:49:34 +0530328}
329
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530330void omap_sram_idle(void)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700331{
332 /* Variable to tell what needs to be saved and restored
333 * in omap_sram_idle*/
334 /* save_state = 0 => Nothing to save and restored */
335 /* save_state = 1 => Only L1 and logic lost */
336 /* save_state = 2 => Only L2 lost */
337 /* save_state = 3 => L1, L2 and logic lost */
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530338 int save_state = 0;
339 int mpu_next_state = PWRDM_POWER_ON;
340 int per_next_state = PWRDM_POWER_ON;
341 int core_next_state = PWRDM_POWER_ON;
Paul Walmsley72e06d02010-12-21 21:05:16 -0700342 int per_going_off;
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530343 int core_prev_state, per_prev_state;
Tero Kristo13a6fe0f2008-10-13 13:17:06 +0300344 u32 sdrc_pwr = 0;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700345
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530346 pwrdm_clear_all_prev_pwrst(mpu_pwrdm);
347 pwrdm_clear_all_prev_pwrst(neon_pwrdm);
348 pwrdm_clear_all_prev_pwrst(core_pwrdm);
349 pwrdm_clear_all_prev_pwrst(per_pwrdm);
350
Kevin Hilman8bd22942009-05-28 10:56:16 -0700351 mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
352 switch (mpu_next_state) {
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530353 case PWRDM_POWER_ON:
Kevin Hilman8bd22942009-05-28 10:56:16 -0700354 case PWRDM_POWER_RET:
355 /* No need to save context */
356 save_state = 0;
357 break;
Rajendra Nayak61255ab2008-09-26 17:49:56 +0530358 case PWRDM_POWER_OFF:
359 save_state = 3;
360 break;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700361 default:
362 /* Invalid state */
363 printk(KERN_ERR "Invalid mpu state in sram_idle\n");
364 return;
365 }
Peter 'p2' De Schrijverfe617af2008-10-15 17:48:44 +0300366 pwrdm_pre_transition();
367
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530368 /* NEON control */
369 if (pwrdm_read_pwrst(neon_pwrdm) == PWRDM_POWER_ON)
Jouni Hogander71391782008-10-28 10:59:05 +0200370 pwrdm_set_next_pwrst(neon_pwrdm, mpu_next_state);
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530371
Mike Chan40742fa2010-05-03 16:04:06 -0700372 /* Enable IO-PAD and IO-CHAIN wakeups */
Kevin Hilman658ce972008-11-04 20:50:52 -0800373 per_next_state = pwrdm_read_next_pwrst(per_pwrdm);
Tero Kristoecf157d2008-12-01 13:17:29 +0200374 core_next_state = pwrdm_read_next_pwrst(core_pwrdm);
Kevin Hilmand5c47d72010-08-10 16:04:35 -0700375 if (omap3_has_io_wakeup() &&
376 (per_next_state < PWRDM_POWER_ON ||
377 core_next_state < PWRDM_POWER_ON)) {
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700378 omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD, PM_WKEN);
Mike Chan40742fa2010-05-03 16:04:06 -0700379 omap3_enable_io_chain();
380 }
381
Paul Walmsley0d8e2d02010-11-24 16:49:05 -0700382 /* Block console output in case it is on one of the OMAP UARTs */
Kevin Hilmane83df172010-12-08 22:40:40 +0000383 if (!is_suspending())
384 if (per_next_state < PWRDM_POWER_ON ||
385 core_next_state < PWRDM_POWER_ON)
Torben Hohnac751ef2011-01-25 15:07:35 -0800386 if (!console_trylock())
Kevin Hilmane83df172010-12-08 22:40:40 +0000387 goto console_still_active;
Paul Walmsley0d8e2d02010-11-24 16:49:05 -0700388
Mike Chan40742fa2010-05-03 16:04:06 -0700389 /* PER */
Kevin Hilman658ce972008-11-04 20:50:52 -0800390 if (per_next_state < PWRDM_POWER_ON) {
Paul Walmsley72e06d02010-12-21 21:05:16 -0700391 per_going_off = (per_next_state == PWRDM_POWER_OFF) ? 1 : 0;
Kevin Hilman658ce972008-11-04 20:50:52 -0800392 omap_uart_prepare_idle(2);
Govindraj.Rcd4f1fa2010-09-27 20:20:32 +0530393 omap_uart_prepare_idle(3);
Paul Walmsley72e06d02010-12-21 21:05:16 -0700394 omap2_gpio_prepare_for_idle(per_going_off);
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700395 if (per_next_state == PWRDM_POWER_OFF)
Tero Kristoecf157d2008-12-01 13:17:29 +0200396 omap3_per_save_context();
Kevin Hilman658ce972008-11-04 20:50:52 -0800397 }
398
399 /* CORE */
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530400 if (core_next_state < PWRDM_POWER_ON) {
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530401 omap_uart_prepare_idle(0);
402 omap_uart_prepare_idle(1);
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530403 if (core_next_state == PWRDM_POWER_OFF) {
404 omap3_core_save_context();
Paul Walmsleyf0611a52010-12-21 15:30:56 -0700405 omap3_cm_save_context();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530406 }
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530407 }
Mike Chan40742fa2010-05-03 16:04:06 -0700408
Tero Kristof18cc2f2009-10-23 19:03:50 +0300409 omap3_intc_prepare_idle();
Kevin Hilman8bd22942009-05-28 10:56:16 -0700410
Rajendra Nayak61255ab2008-09-26 17:49:56 +0530411 /*
Rajendra Nayakf265dc42009-06-09 22:30:41 +0530412 * On EMU/HS devices ROM code restores a SRDC value
413 * from scratchpad which has automatic self refresh on timeout
Jean Pihet83521292010-12-18 16:44:46 +0100414 * of AUTO_CNT = 1 enabled. This takes care of erratum ID i443.
Rajendra Nayakf265dc42009-06-09 22:30:41 +0530415 * Hence store/restore the SDRC_POWER register here.
416 */
Tero Kristo13a6fe0f2008-10-13 13:17:06 +0300417 if (omap_rev() >= OMAP3430_REV_ES3_0 &&
418 omap_type() != OMAP2_DEVICE_TYPE_GP &&
Rajendra Nayakf265dc42009-06-09 22:30:41 +0530419 core_next_state == PWRDM_POWER_OFF)
Tero Kristo13a6fe0f2008-10-13 13:17:06 +0300420 sdrc_pwr = sdrc_read_reg(SDRC_POWER);
Tero Kristo13a6fe0f2008-10-13 13:17:06 +0300421
422 /*
Russell King076f2cc2011-06-22 15:42:54 +0100423 * omap3_arm_context is the location where some ARM context
424 * get saved. The rest is placed on the stack, and restored
425 * from there before resuming.
Rajendra Nayak61255ab2008-09-26 17:49:56 +0530426 */
Russell Kingcbe26342011-06-30 08:45:49 +0100427 if (save_state)
428 omap34xx_save_context(omap3_arm_context);
Russell King076f2cc2011-06-22 15:42:54 +0100429 if (save_state == 1 || save_state == 3)
Russell King2c74a0c2011-06-22 17:41:48 +0100430 cpu_suspend(save_state, omap34xx_do_sram_idle);
Russell King076f2cc2011-06-22 15:42:54 +0100431 else
432 omap34xx_do_sram_idle(save_state);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700433
Rajendra Nayakf265dc42009-06-09 22:30:41 +0530434 /* Restore normal SDRC POWER settings */
Tero Kristo13a6fe0f2008-10-13 13:17:06 +0300435 if (omap_rev() >= OMAP3430_REV_ES3_0 &&
436 omap_type() != OMAP2_DEVICE_TYPE_GP &&
437 core_next_state == PWRDM_POWER_OFF)
438 sdrc_write_reg(sdrc_pwr, SDRC_POWER);
439
Kevin Hilman658ce972008-11-04 20:50:52 -0800440 /* CORE */
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530441 if (core_next_state < PWRDM_POWER_ON) {
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530442 core_prev_state = pwrdm_read_prev_pwrst(core_pwrdm);
443 if (core_prev_state == PWRDM_POWER_OFF) {
444 omap3_core_restore_context();
Paul Walmsleyf0611a52010-12-21 15:30:56 -0700445 omap3_cm_restore_context();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530446 omap3_sram_restore_context();
Kalle Jokiniemi8a917d22009-05-13 13:32:11 +0300447 omap2_sms_restore_context();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530448 }
Kevin Hilman658ce972008-11-04 20:50:52 -0800449 omap_uart_resume_idle(0);
450 omap_uart_resume_idle(1);
451 if (core_next_state == PWRDM_POWER_OFF)
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700452 omap2_prm_clear_mod_reg_bits(OMAP3430_AUTO_OFF_MASK,
Kevin Hilman658ce972008-11-04 20:50:52 -0800453 OMAP3430_GR_MOD,
454 OMAP3_PRM_VOLTCTRL_OFFSET);
455 }
Tero Kristof18cc2f2009-10-23 19:03:50 +0300456 omap3_intc_resume_idle();
Kevin Hilman658ce972008-11-04 20:50:52 -0800457
458 /* PER */
459 if (per_next_state < PWRDM_POWER_ON) {
460 per_prev_state = pwrdm_read_prev_pwrst(per_pwrdm);
Kevin Hilman43ffcd92009-01-27 11:09:24 -0800461 omap2_gpio_resume_after_idle();
462 if (per_prev_state == PWRDM_POWER_OFF)
Kevin Hilman658ce972008-11-04 20:50:52 -0800463 omap3_per_restore_context();
Tero Kristoecf157d2008-12-01 13:17:29 +0200464 omap_uart_resume_idle(2);
Govindraj.Rcd4f1fa2010-09-27 20:20:32 +0530465 omap_uart_resume_idle(3);
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530466 }
Peter 'p2' De Schrijverfe617af2008-10-15 17:48:44 +0300467
Kevin Hilmane83df172010-12-08 22:40:40 +0000468 if (!is_suspending())
Torben Hohnac751ef2011-01-25 15:07:35 -0800469 console_unlock();
Paul Walmsley0d8e2d02010-11-24 16:49:05 -0700470
471console_still_active:
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200472 /* Disable IO-PAD and IO-CHAIN wakeup */
Kevin Hilman58a55592010-08-16 09:21:19 +0300473 if (omap3_has_io_wakeup() &&
474 (per_next_state < PWRDM_POWER_ON ||
475 core_next_state < PWRDM_POWER_ON)) {
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700476 omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD,
477 PM_WKEN);
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200478 omap3_disable_io_chain();
479 }
Kevin Hilman658ce972008-11-04 20:50:52 -0800480
Peter 'p2' De Schrijverfe617af2008-10-15 17:48:44 +0300481 pwrdm_post_transition();
482
Rajendra Nayak5cd19372011-02-25 16:06:48 -0700483 clkdm_allow_idle(mpu_pwrdm->pwrdm_clkdms[0]);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700484}
485
Rajendra Nayak20b01662008-10-08 17:31:22 +0530486int omap3_can_sleep(void)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700487{
Kevin Hilman4af40162009-02-04 10:51:40 -0800488 if (!omap_uart_can_sleep())
489 return 0;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700490 return 1;
491}
492
Kevin Hilman8bd22942009-05-28 10:56:16 -0700493static void omap3_pm_idle(void)
494{
495 local_irq_disable();
496 local_fiq_disable();
497
498 if (!omap3_can_sleep())
499 goto out;
500
Tero Kristocf228542009-03-20 15:21:02 +0200501 if (omap_irq_pending() || need_resched())
Kevin Hilman8bd22942009-05-28 10:56:16 -0700502 goto out;
503
Jean Pihet5e7c58d2011-03-03 11:25:43 +0100504 trace_power_start(POWER_CSTATE, 1, smp_processor_id());
505 trace_cpu_idle(1, smp_processor_id());
506
Kevin Hilman8bd22942009-05-28 10:56:16 -0700507 omap_sram_idle();
508
Jean Pihet5e7c58d2011-03-03 11:25:43 +0100509 trace_power_end(smp_processor_id());
510 trace_cpu_idle(PWR_EVENT_EXIT, smp_processor_id());
511
Kevin Hilman8bd22942009-05-28 10:56:16 -0700512out:
513 local_fiq_enable();
514 local_irq_enable();
515}
516
Kevin Hilman10f90ed2009-06-24 11:39:18 -0700517#ifdef CONFIG_SUSPEND
Kevin Hilman8bd22942009-05-28 10:56:16 -0700518static int omap3_pm_suspend(void)
519{
520 struct power_state *pwrst;
521 int state, ret = 0;
522
523 /* Read current next_pwrsts */
524 list_for_each_entry(pwrst, &pwrst_list, node)
525 pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm);
526 /* Set ones wanted by suspend */
527 list_for_each_entry(pwrst, &pwrst_list, node) {
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530528 if (omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state))
Kevin Hilman8bd22942009-05-28 10:56:16 -0700529 goto restore;
530 if (pwrdm_clear_all_prev_pwrst(pwrst->pwrdm))
531 goto restore;
532 }
533
Kevin Hilman4af40162009-02-04 10:51:40 -0800534 omap_uart_prepare_suspend();
Tero Kristo2bbe3af2009-10-23 19:03:48 +0300535 omap3_intc_suspend();
536
Kevin Hilman8bd22942009-05-28 10:56:16 -0700537 omap_sram_idle();
538
539restore:
540 /* Restore next_pwrsts */
541 list_for_each_entry(pwrst, &pwrst_list, node) {
Kevin Hilman8bd22942009-05-28 10:56:16 -0700542 state = pwrdm_read_prev_pwrst(pwrst->pwrdm);
543 if (state > pwrst->next_state) {
544 printk(KERN_INFO "Powerdomain (%s) didn't enter "
545 "target state %d\n",
546 pwrst->pwrdm->name, pwrst->next_state);
547 ret = -1;
548 }
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530549 omap_set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700550 }
551 if (ret)
552 printk(KERN_ERR "Could not enter target state in pm_suspend\n");
553 else
554 printk(KERN_INFO "Successfully put all powerdomains "
555 "to target state\n");
556
557 return ret;
558}
559
Tero Kristo24662112009-03-05 16:32:23 +0200560static int omap3_pm_enter(suspend_state_t unused)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700561{
562 int ret = 0;
563
Tero Kristo24662112009-03-05 16:32:23 +0200564 switch (suspend_state) {
Kevin Hilman8bd22942009-05-28 10:56:16 -0700565 case PM_SUSPEND_STANDBY:
566 case PM_SUSPEND_MEM:
567 ret = omap3_pm_suspend();
568 break;
569 default:
570 ret = -EINVAL;
571 }
572
573 return ret;
574}
575
Tero Kristo24662112009-03-05 16:32:23 +0200576/* Hooks to enable / disable UART interrupts during suspend */
577static int omap3_pm_begin(suspend_state_t state)
578{
Jean Pihetc1663812010-12-09 18:39:58 +0100579 disable_hlt();
Tero Kristo24662112009-03-05 16:32:23 +0200580 suspend_state = state;
581 omap_uart_enable_irqs(0);
582 return 0;
583}
584
585static void omap3_pm_end(void)
586{
587 suspend_state = PM_SUSPEND_ON;
588 omap_uart_enable_irqs(1);
Jean Pihetc1663812010-12-09 18:39:58 +0100589 enable_hlt();
Tero Kristo24662112009-03-05 16:32:23 +0200590 return;
591}
592
Lionel Debroux2f55ac02010-11-16 14:14:02 +0100593static const struct platform_suspend_ops omap_pm_ops = {
Tero Kristo24662112009-03-05 16:32:23 +0200594 .begin = omap3_pm_begin,
595 .end = omap3_pm_end,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700596 .enter = omap3_pm_enter,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700597 .valid = suspend_valid_only_mem,
598};
Kevin Hilman10f90ed2009-06-24 11:39:18 -0700599#endif /* CONFIG_SUSPEND */
Kevin Hilman8bd22942009-05-28 10:56:16 -0700600
Kevin Hilman1155e422008-11-25 11:48:24 -0800601
602/**
603 * omap3_iva_idle(): ensure IVA is in idle so it can be put into
604 * retention
605 *
606 * In cases where IVA2 is activated by bootcode, it may prevent
607 * full-chip retention or off-mode because it is not idle. This
608 * function forces the IVA2 into idle state so it can go
609 * into retention/off and thus allow full-chip retention/off.
610 *
611 **/
612static void __init omap3_iva_idle(void)
613{
614 /* ensure IVA2 clock is disabled */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700615 omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
Kevin Hilman1155e422008-11-25 11:48:24 -0800616
617 /* if no clock activity, nothing else to do */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700618 if (!(omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSTST) &
Kevin Hilman1155e422008-11-25 11:48:24 -0800619 OMAP3430_CLKACTIVITY_IVA2_MASK))
620 return;
621
622 /* Reset IVA2 */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700623 omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600624 OMAP3430_RST2_IVA2_MASK |
625 OMAP3430_RST3_IVA2_MASK,
Abhijit Pagare37903002010-01-26 20:12:51 -0700626 OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
Kevin Hilman1155e422008-11-25 11:48:24 -0800627
628 /* Enable IVA2 clock */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700629 omap2_cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK,
Kevin Hilman1155e422008-11-25 11:48:24 -0800630 OMAP3430_IVA2_MOD, CM_FCLKEN);
631
632 /* Set IVA2 boot mode to 'idle' */
633 omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE,
634 OMAP343X_CONTROL_IVA2_BOOTMOD);
635
636 /* Un-reset IVA2 */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700637 omap2_prm_write_mod_reg(0, OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
Kevin Hilman1155e422008-11-25 11:48:24 -0800638
639 /* Disable IVA2 clock */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700640 omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
Kevin Hilman1155e422008-11-25 11:48:24 -0800641
642 /* Reset IVA2 */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700643 omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600644 OMAP3430_RST2_IVA2_MASK |
645 OMAP3430_RST3_IVA2_MASK,
Abhijit Pagare37903002010-01-26 20:12:51 -0700646 OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
Kevin Hilman1155e422008-11-25 11:48:24 -0800647}
648
Kevin Hilman8111b222009-04-28 15:27:44 -0700649static void __init omap3_d2d_idle(void)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700650{
Kevin Hilman8111b222009-04-28 15:27:44 -0700651 u16 mask, padconf;
652
653 /* In a stand alone OMAP3430 where there is not a stacked
654 * modem for the D2D Idle Ack and D2D MStandby must be pulled
655 * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
656 * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up. */
657 mask = (1 << 4) | (1 << 3); /* pull-up, enabled */
658 padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY);
659 padconf |= mask;
660 omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_MSTANDBY);
661
662 padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK);
663 padconf |= mask;
664 omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_IDLEACK);
665
Kevin Hilman8bd22942009-05-28 10:56:16 -0700666 /* reset modem */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700667 omap2_prm_write_mod_reg(OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON_MASK |
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600668 OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST_MASK,
Abhijit Pagare37903002010-01-26 20:12:51 -0700669 CORE_MOD, OMAP2_RM_RSTCTRL);
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700670 omap2_prm_write_mod_reg(0, CORE_MOD, OMAP2_RM_RSTCTRL);
Kevin Hilman8111b222009-04-28 15:27:44 -0700671}
Kevin Hilman8bd22942009-05-28 10:56:16 -0700672
Kevin Hilman8111b222009-04-28 15:27:44 -0700673static void __init prcm_setup_regs(void)
674{
Govindraj.Re5863682010-09-27 20:20:25 +0530675 u32 omap3630_en_uart4_mask = cpu_is_omap3630() ?
676 OMAP3630_EN_UART4_MASK : 0;
677 u32 omap3630_grpsel_uart4_mask = cpu_is_omap3630() ?
678 OMAP3630_GRPSEL_UART4_MASK : 0;
679
Paul Walmsley4ef70c02011-02-25 15:39:30 -0700680 /* XXX This should be handled by hwmod code or SCM init code */
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600681 omap_ctrl_writel(OMAP3430_AUTOIDLE_MASK, OMAP2_CONTROL_SYSCONFIG);
Tero Kristob296c812009-10-23 19:03:49 +0300682
Kevin Hilman8bd22942009-05-28 10:56:16 -0700683 /*
Kevin Hilman8bd22942009-05-28 10:56:16 -0700684 * Enable control of expternal oscillator through
685 * sys_clkreq. In the long run clock framework should
686 * take care of this.
687 */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700688 omap2_prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700689 1 << OMAP_AUTOEXTCLKMODE_SHIFT,
690 OMAP3430_GR_MOD,
691 OMAP3_PRM_CLKSRC_CTRL_OFFSET);
692
693 /* setup wakup source */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700694 omap2_prm_write_mod_reg(OMAP3430_EN_IO_MASK | OMAP3430_EN_GPIO1_MASK |
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600695 OMAP3430_EN_GPT1_MASK | OMAP3430_EN_GPT12_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700696 WKUP_MOD, PM_WKEN);
697 /* No need to write EN_IO, that is always enabled */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700698 omap2_prm_write_mod_reg(OMAP3430_GRPSEL_GPIO1_MASK |
Paul Walmsley275f6752010-05-18 18:40:23 -0600699 OMAP3430_GRPSEL_GPT1_MASK |
700 OMAP3430_GRPSEL_GPT12_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700701 WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
702 /* For some reason IO doesn't generate wakeup event even if
703 * it is selected to mpu wakeup goup */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700704 omap2_prm_write_mod_reg(OMAP3430_IO_EN_MASK | OMAP3430_WKUP_EN_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700705 OCP_MOD, OMAP3_PRM_IRQENABLE_MPU_OFFSET);
Kevin Hilman1155e422008-11-25 11:48:24 -0800706
Subramani Venkateshb92c5722009-12-22 15:07:50 +0530707 /* Enable PM_WKEN to support DSS LPR */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700708 omap2_prm_write_mod_reg(OMAP3430_PM_WKEN_DSS_EN_DSS_MASK,
Subramani Venkateshb92c5722009-12-22 15:07:50 +0530709 OMAP3430_DSS_MOD, PM_WKEN);
710
Kevin Hilmanb427f922009-10-22 14:48:13 -0700711 /* Enable wakeups in PER */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700712 omap2_prm_write_mod_reg(omap3630_en_uart4_mask |
Govindraj.Re5863682010-09-27 20:20:25 +0530713 OMAP3430_EN_GPIO2_MASK | OMAP3430_EN_GPIO3_MASK |
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600714 OMAP3430_EN_GPIO4_MASK | OMAP3430_EN_GPIO5_MASK |
715 OMAP3430_EN_GPIO6_MASK | OMAP3430_EN_UART3_MASK |
716 OMAP3430_EN_MCBSP2_MASK | OMAP3430_EN_MCBSP3_MASK |
717 OMAP3430_EN_MCBSP4_MASK,
Kevin Hilmanb427f922009-10-22 14:48:13 -0700718 OMAP3430_PER_MOD, PM_WKEN);
Kevin Hilmaneb350f72009-09-10 15:53:08 +0000719 /* and allow them to wake up MPU */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700720 omap2_prm_write_mod_reg(omap3630_grpsel_uart4_mask |
Govindraj.Re5863682010-09-27 20:20:25 +0530721 OMAP3430_GRPSEL_GPIO2_MASK |
Paul Walmsley275f6752010-05-18 18:40:23 -0600722 OMAP3430_GRPSEL_GPIO3_MASK |
723 OMAP3430_GRPSEL_GPIO4_MASK |
724 OMAP3430_GRPSEL_GPIO5_MASK |
725 OMAP3430_GRPSEL_GPIO6_MASK |
726 OMAP3430_GRPSEL_UART3_MASK |
727 OMAP3430_GRPSEL_MCBSP2_MASK |
728 OMAP3430_GRPSEL_MCBSP3_MASK |
729 OMAP3430_GRPSEL_MCBSP4_MASK,
Kevin Hilmaneb350f72009-09-10 15:53:08 +0000730 OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);
731
Kevin Hilmand3fd3292009-05-05 16:34:25 -0700732 /* Don't attach IVA interrupts */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700733 omap2_prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
734 omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
735 omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
736 omap2_prm_write_mod_reg(0, OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
Kevin Hilmand3fd3292009-05-05 16:34:25 -0700737
Kevin Hilmanb1340d12009-04-27 16:14:54 -0700738 /* Clear any pending 'reset' flags */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700739 omap2_prm_write_mod_reg(0xffffffff, MPU_MOD, OMAP2_RM_RSTST);
740 omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP2_RM_RSTST);
741 omap2_prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, OMAP2_RM_RSTST);
742 omap2_prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, OMAP2_RM_RSTST);
743 omap2_prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, OMAP2_RM_RSTST);
744 omap2_prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, OMAP2_RM_RSTST);
745 omap2_prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD, OMAP2_RM_RSTST);
Kevin Hilmanb1340d12009-04-27 16:14:54 -0700746
Kevin Hilman014c46d2009-04-27 07:50:23 -0700747 /* Clear any pending PRCM interrupts */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700748 omap2_prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
Kevin Hilman014c46d2009-04-27 07:50:23 -0700749
Kevin Hilman1155e422008-11-25 11:48:24 -0800750 omap3_iva_idle();
Kevin Hilman8111b222009-04-28 15:27:44 -0700751 omap3_d2d_idle();
Kevin Hilman8bd22942009-05-28 10:56:16 -0700752}
753
Kevin Hilmanc40552b2009-10-06 14:25:09 -0700754void omap3_pm_off_mode_enable(int enable)
755{
756 struct power_state *pwrst;
757 u32 state;
758
759 if (enable)
760 state = PWRDM_POWER_OFF;
761 else
762 state = PWRDM_POWER_RET;
763
764 list_for_each_entry(pwrst, &pwrst_list, node) {
Eduardo Valentincc1b6022010-12-20 14:05:09 -0600765 if (IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583) &&
766 pwrst->pwrdm == core_pwrdm &&
767 state == PWRDM_POWER_OFF) {
768 pwrst->next_state = PWRDM_POWER_RET;
Ricardo Salveti de Araujoe16b41b2011-01-31 11:35:25 -0200769 pr_warn("%s: Core OFF disabled due to errata i583\n",
Eduardo Valentincc1b6022010-12-20 14:05:09 -0600770 __func__);
771 } else {
772 pwrst->next_state = state;
773 }
774 omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
Kevin Hilmanc40552b2009-10-06 14:25:09 -0700775 }
776}
777
Tero Kristo68d47782008-11-26 12:26:24 +0200778int omap3_pm_get_suspend_state(struct powerdomain *pwrdm)
779{
780 struct power_state *pwrst;
781
782 list_for_each_entry(pwrst, &pwrst_list, node) {
783 if (pwrst->pwrdm == pwrdm)
784 return pwrst->next_state;
785 }
786 return -EINVAL;
787}
788
789int omap3_pm_set_suspend_state(struct powerdomain *pwrdm, int state)
790{
791 struct power_state *pwrst;
792
793 list_for_each_entry(pwrst, &pwrst_list, node) {
794 if (pwrst->pwrdm == pwrdm) {
795 pwrst->next_state = state;
796 return 0;
797 }
798 }
799 return -EINVAL;
800}
801
Peter 'p2' De Schrijvera23456e2008-10-15 18:13:47 +0300802static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700803{
804 struct power_state *pwrst;
805
806 if (!pwrdm->pwrsts)
807 return 0;
808
Ming Leid3d381c2009-08-22 21:20:26 +0800809 pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700810 if (!pwrst)
811 return -ENOMEM;
812 pwrst->pwrdm = pwrdm;
813 pwrst->next_state = PWRDM_POWER_RET;
814 list_add(&pwrst->node, &pwrst_list);
815
816 if (pwrdm_has_hdwr_sar(pwrdm))
817 pwrdm_enable_hdwr_sar(pwrdm);
818
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530819 return omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700820}
821
822/*
823 * Enable hw supervised mode for all clockdomains if it's
824 * supported. Initiate sleep transition for other clockdomains, if
825 * they are not used
826 */
Peter 'p2' De Schrijvera23456e2008-10-15 18:13:47 +0300827static int __init clkdms_setup(struct clockdomain *clkdm, void *unused)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700828{
829 if (clkdm->flags & CLKDM_CAN_ENABLE_AUTO)
Rajendra Nayak5cd19372011-02-25 16:06:48 -0700830 clkdm_allow_idle(clkdm);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700831 else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
832 atomic_read(&clkdm->usecount) == 0)
Rajendra Nayak68b921a2011-02-25 16:06:47 -0700833 clkdm_sleep(clkdm);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700834 return 0;
835}
836
Jean Pihet46e130d2011-06-29 18:40:23 +0200837/*
838 * Push functions to SRAM
839 *
840 * The minimum set of functions is pushed to SRAM for execution:
841 * - omap3_do_wfi for erratum i581 WA,
842 * - save_secure_ram_context for security extensions.
843 */
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530844void omap_push_sram_idle(void)
845{
Jean Pihet46e130d2011-06-29 18:40:23 +0200846 omap3_do_wfi_sram = omap_sram_push(omap3_do_wfi, omap3_do_wfi_sz);
847
Tero Kristo27d59a42008-10-13 13:15:00 +0300848 if (omap_type() != OMAP2_DEVICE_TYPE_GP)
849 _omap_save_secure_sram = omap_sram_push(save_secure_ram_context,
850 save_secure_ram_context_sz);
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530851}
852
Nishanth Menon8cdfd832010-12-20 14:05:05 -0600853static void __init pm_errata_configure(void)
854{
Peter 'p2' De Schrijverc4236d22010-12-20 14:05:07 -0600855 if (cpu_is_omap3630()) {
Nishanth Menon458e9992010-12-20 14:05:06 -0600856 pm34xx_errata |= PM_RTA_ERRATUM_i608;
Peter 'p2' De Schrijverc4236d22010-12-20 14:05:07 -0600857 /* Enable the l2 cache toggling in sleep logic */
858 enable_omap3630_toggle_l2_on_restore();
Eduardo Valentincc1b6022010-12-20 14:05:09 -0600859 if (omap_rev() < OMAP3630_REV_ES1_2)
860 pm34xx_errata |= PM_SDRC_WAKEUP_ERRATUM_i583;
Peter 'p2' De Schrijverc4236d22010-12-20 14:05:07 -0600861 }
Nishanth Menon8cdfd832010-12-20 14:05:05 -0600862}
863
Kevin Hilman7cc515f2009-06-10 09:02:25 -0700864static int __init omap3_pm_init(void)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700865{
866 struct power_state *pwrst, *tmp;
Paul Walmsley55ed9692010-01-26 20:12:59 -0700867 struct clockdomain *neon_clkdm, *per_clkdm, *mpu_clkdm, *core_clkdm;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700868 int ret;
869
870 if (!cpu_is_omap34xx())
871 return -ENODEV;
872
Nishanth Menon8cdfd832010-12-20 14:05:05 -0600873 pm_errata_configure();
874
Kevin Hilman8bd22942009-05-28 10:56:16 -0700875 /* XXX prcm_setup_regs needs to be before enabling hw
876 * supervised mode for powerdomains */
877 prcm_setup_regs();
878
879 ret = request_irq(INT_34XX_PRCM_MPU_IRQ,
880 (irq_handler_t)prcm_interrupt_handler,
881 IRQF_DISABLED, "prcm", NULL);
882 if (ret) {
883 printk(KERN_ERR "request_irq failed to register for 0x%x\n",
884 INT_34XX_PRCM_MPU_IRQ);
885 goto err1;
886 }
887
Peter 'p2' De Schrijvera23456e2008-10-15 18:13:47 +0300888 ret = pwrdm_for_each(pwrdms_setup, NULL);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700889 if (ret) {
890 printk(KERN_ERR "Failed to setup powerdomains\n");
891 goto err2;
892 }
893
Peter 'p2' De Schrijvera23456e2008-10-15 18:13:47 +0300894 (void) clkdm_for_each(clkdms_setup, NULL);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700895
896 mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
897 if (mpu_pwrdm == NULL) {
898 printk(KERN_ERR "Failed to get mpu_pwrdm\n");
899 goto err2;
900 }
901
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530902 neon_pwrdm = pwrdm_lookup("neon_pwrdm");
903 per_pwrdm = pwrdm_lookup("per_pwrdm");
904 core_pwrdm = pwrdm_lookup("core_pwrdm");
Tero Kristoc16c3f62008-12-11 16:46:57 +0200905 cam_pwrdm = pwrdm_lookup("cam_pwrdm");
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530906
Paul Walmsley55ed9692010-01-26 20:12:59 -0700907 neon_clkdm = clkdm_lookup("neon_clkdm");
908 mpu_clkdm = clkdm_lookup("mpu_clkdm");
909 per_clkdm = clkdm_lookup("per_clkdm");
910 core_clkdm = clkdm_lookup("core_clkdm");
911
Kevin Hilman10f90ed2009-06-24 11:39:18 -0700912#ifdef CONFIG_SUSPEND
Kevin Hilman8bd22942009-05-28 10:56:16 -0700913 suspend_set_ops(&omap_pm_ops);
Kevin Hilman10f90ed2009-06-24 11:39:18 -0700914#endif /* CONFIG_SUSPEND */
Kevin Hilman8bd22942009-05-28 10:56:16 -0700915
916 pm_idle = omap3_pm_idle;
Kalle Jokiniemi03433712008-09-26 11:04:20 +0300917 omap3_idle_init();
Kevin Hilman8bd22942009-05-28 10:56:16 -0700918
Nishanth Menon458e9992010-12-20 14:05:06 -0600919 /*
920 * RTA is disabled during initialization as per erratum i608
921 * it is safer to disable RTA by the bootloader, but we would like
922 * to be doubly sure here and prevent any mishaps.
923 */
924 if (IS_PM34XX_ERRATUM(PM_RTA_ERRATUM_i608))
925 omap3630_ctrl_disable_rta();
926
Paul Walmsley55ed9692010-01-26 20:12:59 -0700927 clkdm_add_wkdep(neon_clkdm, mpu_clkdm);
Tero Kristo27d59a42008-10-13 13:15:00 +0300928 if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
929 omap3_secure_ram_storage =
930 kmalloc(0x803F, GFP_KERNEL);
931 if (!omap3_secure_ram_storage)
932 printk(KERN_ERR "Memory allocation failed when"
933 "allocating for secure sram context\n");
Tero Kristo27d59a42008-10-13 13:15:00 +0300934
Tero Kristo9d971402008-12-12 11:20:05 +0200935 local_irq_disable();
936 local_fiq_disable();
937
938 omap_dma_global_context_save();
Kevin Hilman617fcc92011-01-25 16:40:01 -0800939 omap3_save_secure_ram_context();
Tero Kristo9d971402008-12-12 11:20:05 +0200940 omap_dma_global_context_restore();
941
942 local_irq_enable();
943 local_fiq_enable();
944 }
945
946 omap3_save_scratchpad_contents();
Kevin Hilman8bd22942009-05-28 10:56:16 -0700947err1:
948 return ret;
949err2:
950 free_irq(INT_34XX_PRCM_MPU_IRQ, NULL);
951 list_for_each_entry_safe(pwrst, tmp, &pwrst_list, node) {
952 list_del(&pwrst->node);
953 kfree(pwrst);
954 }
955 return ret;
956}
957
958late_initcall(omap3_pm_init);