blob: 1efe7d64efca960dc8768029f3745c48b98a8d66 [file] [log] [blame]
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001/*
2 * SuperH Timer Support - CMT
3 *
4 * Copyright (C) 2008 Magnus Damm
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/init.h>
Magnus Damm3fb1b6a2009-01-22 09:55:59 +000021#include <linux/platform_device.h>
22#include <linux/spinlock.h>
23#include <linux/interrupt.h>
24#include <linux/ioport.h>
25#include <linux/io.h>
26#include <linux/clk.h>
27#include <linux/irq.h>
28#include <linux/err.h>
Magnus Damm3f7e5e22011-07-13 07:59:48 +000029#include <linux/delay.h>
Magnus Damm3fb1b6a2009-01-22 09:55:59 +000030#include <linux/clocksource.h>
31#include <linux/clockchips.h>
Paul Mundt46a12f72009-05-03 17:57:17 +090032#include <linux/sh_timer.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Paul Gortmaker7deeab52011-07-03 13:36:22 -040034#include <linux/module.h>
Rafael J. Wysocki615a4452012-03-13 22:40:06 +010035#include <linux/pm_domain.h>
Rafael J. Wysockibad81382012-08-06 01:48:57 +020036#include <linux/pm_runtime.h>
Magnus Damm3fb1b6a2009-01-22 09:55:59 +000037
Laurent Pinchart2653caf2014-01-27 22:04:17 +010038struct sh_cmt_device;
Laurent Pinchart7269f932014-01-27 15:29:19 +010039
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +010040/*
41 * The CMT comes in 5 different identified flavours, depending not only on the
42 * SoC but also on the particular instance. The following table lists the main
43 * characteristics of those flavours.
44 *
45 * 16B 32B 32B-F 48B 48B-2
46 * -----------------------------------------------------------------------------
47 * Channels 2 1/4 1 6 2/8
48 * Control Width 16 16 16 16 32
49 * Counter Width 16 32 32 32/48 32/48
50 * Shared Start/Stop Y Y Y Y N
51 *
52 * The 48-bit gen2 version has a per-channel start/stop register located in the
53 * channel registers block. All other versions have a shared start/stop register
54 * located in the global space.
55 *
Laurent Pinchart81b3b272014-01-28 12:36:48 +010056 * Channels are indexed from 0 to N-1 in the documentation. The channel index
57 * infers the start/stop bit position in the control register and the channel
58 * registers block address. Some CMT instances have a subset of channels
59 * available, in which case the index in the documentation doesn't match the
60 * "real" index as implemented in hardware. This is for instance the case with
61 * CMT0 on r8a7740, which is a 32-bit variant with a single channel numbered 0
62 * in the documentation but using start/stop bit 5 and having its registers
63 * block at 0x60.
64 *
65 * Similarly CMT0 on r8a73a4, r8a7790 and r8a7791, while implementing 32-bit
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +010066 * channels only, is a 48-bit gen2 CMT with the 48-bit channels unavailable.
67 */
68
69enum sh_cmt_model {
70 SH_CMT_16BIT,
71 SH_CMT_32BIT,
72 SH_CMT_32BIT_FAST,
73 SH_CMT_48BIT,
74 SH_CMT_48BIT_GEN2,
75};
76
77struct sh_cmt_info {
78 enum sh_cmt_model model;
79
80 unsigned long width; /* 16 or 32 bit version of hardware block */
81 unsigned long overflow_bit;
82 unsigned long clear_bits;
83
84 /* callbacks for CMSTR and CMCSR access */
85 unsigned long (*read_control)(void __iomem *base, unsigned long offs);
86 void (*write_control)(void __iomem *base, unsigned long offs,
87 unsigned long value);
88
89 /* callbacks for CMCNT and CMCOR access */
90 unsigned long (*read_count)(void __iomem *base, unsigned long offs);
91 void (*write_count)(void __iomem *base, unsigned long offs,
92 unsigned long value);
93};
94
Laurent Pinchart7269f932014-01-27 15:29:19 +010095struct sh_cmt_channel {
Laurent Pinchart2653caf2014-01-27 22:04:17 +010096 struct sh_cmt_device *cmt;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +000097
Laurent Pinchart81b3b272014-01-28 12:36:48 +010098 unsigned int index; /* Index in the documentation */
99 unsigned int hwidx; /* Real hardware index */
Laurent Pinchartc924d2d2014-01-27 22:04:17 +0100100
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100101 void __iomem *iostart;
102 void __iomem *ioctrl;
103
104 unsigned int timer_bit;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000105 unsigned long flags;
106 unsigned long match_value;
107 unsigned long next_match_value;
108 unsigned long max_match_value;
109 unsigned long rate;
Paul Mundt7d0c3992012-05-25 13:36:43 +0900110 raw_spinlock_t lock;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000111 struct clock_event_device ced;
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000112 struct clocksource cs;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000113 unsigned long total_cycles;
Rafael J. Wysockibad81382012-08-06 01:48:57 +0200114 bool cs_enabled;
Laurent Pinchart7269f932014-01-27 15:29:19 +0100115};
116
Laurent Pinchart2653caf2014-01-27 22:04:17 +0100117struct sh_cmt_device {
Laurent Pinchart7269f932014-01-27 15:29:19 +0100118 struct platform_device *pdev;
119
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100120 const struct sh_cmt_info *info;
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100121 bool legacy;
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100122
Laurent Pinchart36f1ac92014-01-27 22:04:17 +0100123 void __iomem *mapbase_ch;
Laurent Pinchart7269f932014-01-27 15:29:19 +0100124 void __iomem *mapbase;
Laurent Pinchart7269f932014-01-27 15:29:19 +0100125 struct clk *clk;
126
Laurent Pinchartf5ec9b12014-01-27 22:04:17 +0100127 struct sh_cmt_channel *channels;
128 unsigned int num_channels;
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100129
130 bool has_clockevent;
131 bool has_clocksource;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000132};
133
Laurent Pinchartd14be992014-01-29 00:33:08 +0100134#define SH_CMT16_CMCSR_CMF (1 << 7)
135#define SH_CMT16_CMCSR_CMIE (1 << 6)
136#define SH_CMT16_CMCSR_CKS8 (0 << 0)
137#define SH_CMT16_CMCSR_CKS32 (1 << 0)
138#define SH_CMT16_CMCSR_CKS128 (2 << 0)
139#define SH_CMT16_CMCSR_CKS512 (3 << 0)
140#define SH_CMT16_CMCSR_CKS_MASK (3 << 0)
141
142#define SH_CMT32_CMCSR_CMF (1 << 15)
143#define SH_CMT32_CMCSR_OVF (1 << 14)
144#define SH_CMT32_CMCSR_WRFLG (1 << 13)
145#define SH_CMT32_CMCSR_STTF (1 << 12)
146#define SH_CMT32_CMCSR_STPF (1 << 11)
147#define SH_CMT32_CMCSR_SSIE (1 << 10)
148#define SH_CMT32_CMCSR_CMS (1 << 9)
149#define SH_CMT32_CMCSR_CMM (1 << 8)
150#define SH_CMT32_CMCSR_CMTOUT_IE (1 << 7)
151#define SH_CMT32_CMCSR_CMR_NONE (0 << 4)
152#define SH_CMT32_CMCSR_CMR_DMA (1 << 4)
153#define SH_CMT32_CMCSR_CMR_IRQ (2 << 4)
154#define SH_CMT32_CMCSR_CMR_MASK (3 << 4)
155#define SH_CMT32_CMCSR_DBGIVD (1 << 3)
156#define SH_CMT32_CMCSR_CKS_RCLK8 (4 << 0)
157#define SH_CMT32_CMCSR_CKS_RCLK32 (5 << 0)
158#define SH_CMT32_CMCSR_CKS_RCLK128 (6 << 0)
159#define SH_CMT32_CMCSR_CKS_RCLK1 (7 << 0)
160#define SH_CMT32_CMCSR_CKS_MASK (7 << 0)
161
Magnus Damma6a912c2012-12-14 14:54:19 +0900162static unsigned long sh_cmt_read16(void __iomem *base, unsigned long offs)
Magnus Damm587acb32012-12-14 14:54:10 +0900163{
164 return ioread16(base + (offs << 1));
165}
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000166
Magnus Damma6a912c2012-12-14 14:54:19 +0900167static unsigned long sh_cmt_read32(void __iomem *base, unsigned long offs)
168{
169 return ioread32(base + (offs << 2));
170}
171
172static void sh_cmt_write16(void __iomem *base, unsigned long offs,
173 unsigned long value)
Magnus Damm587acb32012-12-14 14:54:10 +0900174{
175 iowrite16(value, base + (offs << 1));
176}
177
Magnus Damma6a912c2012-12-14 14:54:19 +0900178static void sh_cmt_write32(void __iomem *base, unsigned long offs,
179 unsigned long value)
180{
181 iowrite32(value, base + (offs << 2));
182}
183
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100184static const struct sh_cmt_info sh_cmt_info[] = {
185 [SH_CMT_16BIT] = {
186 .model = SH_CMT_16BIT,
187 .width = 16,
Laurent Pinchartd14be992014-01-29 00:33:08 +0100188 .overflow_bit = SH_CMT16_CMCSR_CMF,
189 .clear_bits = ~SH_CMT16_CMCSR_CMF,
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100190 .read_control = sh_cmt_read16,
191 .write_control = sh_cmt_write16,
192 .read_count = sh_cmt_read16,
193 .write_count = sh_cmt_write16,
194 },
195 [SH_CMT_32BIT] = {
196 .model = SH_CMT_32BIT,
197 .width = 32,
Laurent Pinchartd14be992014-01-29 00:33:08 +0100198 .overflow_bit = SH_CMT32_CMCSR_CMF,
199 .clear_bits = ~(SH_CMT32_CMCSR_CMF | SH_CMT32_CMCSR_OVF),
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100200 .read_control = sh_cmt_read16,
201 .write_control = sh_cmt_write16,
202 .read_count = sh_cmt_read32,
203 .write_count = sh_cmt_write32,
204 },
205 [SH_CMT_32BIT_FAST] = {
206 .model = SH_CMT_32BIT_FAST,
207 .width = 32,
Laurent Pinchartd14be992014-01-29 00:33:08 +0100208 .overflow_bit = SH_CMT32_CMCSR_CMF,
209 .clear_bits = ~(SH_CMT32_CMCSR_CMF | SH_CMT32_CMCSR_OVF),
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100210 .read_control = sh_cmt_read16,
211 .write_control = sh_cmt_write16,
212 .read_count = sh_cmt_read32,
213 .write_count = sh_cmt_write32,
214 },
215 [SH_CMT_48BIT] = {
216 .model = SH_CMT_48BIT,
217 .width = 32,
Laurent Pinchartd14be992014-01-29 00:33:08 +0100218 .overflow_bit = SH_CMT32_CMCSR_CMF,
219 .clear_bits = ~(SH_CMT32_CMCSR_CMF | SH_CMT32_CMCSR_OVF),
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100220 .read_control = sh_cmt_read32,
221 .write_control = sh_cmt_write32,
222 .read_count = sh_cmt_read32,
223 .write_count = sh_cmt_write32,
224 },
225 [SH_CMT_48BIT_GEN2] = {
226 .model = SH_CMT_48BIT_GEN2,
227 .width = 32,
Laurent Pinchartd14be992014-01-29 00:33:08 +0100228 .overflow_bit = SH_CMT32_CMCSR_CMF,
229 .clear_bits = ~(SH_CMT32_CMCSR_CMF | SH_CMT32_CMCSR_OVF),
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100230 .read_control = sh_cmt_read32,
231 .write_control = sh_cmt_write32,
232 .read_count = sh_cmt_read32,
233 .write_count = sh_cmt_write32,
234 },
235};
236
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000237#define CMCSR 0 /* channel register */
238#define CMCNT 1 /* channel register */
239#define CMCOR 2 /* channel register */
240
Laurent Pinchart7269f932014-01-27 15:29:19 +0100241static inline unsigned long sh_cmt_read_cmstr(struct sh_cmt_channel *ch)
Magnus Damm1b56b962012-12-14 14:54:00 +0900242{
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100243 if (ch->iostart)
244 return ch->cmt->info->read_control(ch->iostart, 0);
245 else
246 return ch->cmt->info->read_control(ch->cmt->mapbase, 0);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000247}
248
Laurent Pinchart7269f932014-01-27 15:29:19 +0100249static inline void sh_cmt_write_cmstr(struct sh_cmt_channel *ch,
Magnus Damm1b56b962012-12-14 14:54:00 +0900250 unsigned long value)
251{
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100252 if (ch->iostart)
253 ch->cmt->info->write_control(ch->iostart, 0, value);
254 else
255 ch->cmt->info->write_control(ch->cmt->mapbase, 0, value);
256}
257
258static inline unsigned long sh_cmt_read_cmcsr(struct sh_cmt_channel *ch)
259{
260 return ch->cmt->info->read_control(ch->ioctrl, CMCSR);
Magnus Damm1b56b962012-12-14 14:54:00 +0900261}
262
Laurent Pinchart7269f932014-01-27 15:29:19 +0100263static inline void sh_cmt_write_cmcsr(struct sh_cmt_channel *ch,
Magnus Damm1b56b962012-12-14 14:54:00 +0900264 unsigned long value)
265{
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100266 ch->cmt->info->write_control(ch->ioctrl, CMCSR, value);
267}
268
269static inline unsigned long sh_cmt_read_cmcnt(struct sh_cmt_channel *ch)
270{
271 return ch->cmt->info->read_count(ch->ioctrl, CMCNT);
Magnus Damm1b56b962012-12-14 14:54:00 +0900272}
273
Laurent Pinchart7269f932014-01-27 15:29:19 +0100274static inline void sh_cmt_write_cmcnt(struct sh_cmt_channel *ch,
Magnus Damm1b56b962012-12-14 14:54:00 +0900275 unsigned long value)
276{
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100277 ch->cmt->info->write_count(ch->ioctrl, CMCNT, value);
Magnus Damm1b56b962012-12-14 14:54:00 +0900278}
279
Laurent Pinchart7269f932014-01-27 15:29:19 +0100280static inline void sh_cmt_write_cmcor(struct sh_cmt_channel *ch,
Magnus Damm1b56b962012-12-14 14:54:00 +0900281 unsigned long value)
282{
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100283 ch->cmt->info->write_count(ch->ioctrl, CMCOR, value);
Magnus Damm1b56b962012-12-14 14:54:00 +0900284}
285
Laurent Pinchart7269f932014-01-27 15:29:19 +0100286static unsigned long sh_cmt_get_counter(struct sh_cmt_channel *ch,
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000287 int *has_wrapped)
288{
289 unsigned long v1, v2, v3;
Magnus Damm5b644c72009-04-28 08:17:54 +0000290 int o1, o2;
291
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100292 o1 = sh_cmt_read_cmcsr(ch) & ch->cmt->info->overflow_bit;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000293
294 /* Make sure the timer value is stable. Stolen from acpi_pm.c */
295 do {
Magnus Damm5b644c72009-04-28 08:17:54 +0000296 o2 = o1;
Laurent Pinchart7269f932014-01-27 15:29:19 +0100297 v1 = sh_cmt_read_cmcnt(ch);
298 v2 = sh_cmt_read_cmcnt(ch);
299 v3 = sh_cmt_read_cmcnt(ch);
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100300 o1 = sh_cmt_read_cmcsr(ch) & ch->cmt->info->overflow_bit;
Magnus Damm5b644c72009-04-28 08:17:54 +0000301 } while (unlikely((o1 != o2) || (v1 > v2 && v1 < v3)
302 || (v2 > v3 && v2 < v1) || (v3 > v1 && v3 < v2)));
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000303
Magnus Damm5b644c72009-04-28 08:17:54 +0000304 *has_wrapped = o1;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000305 return v2;
306}
307
Magnus Damm587acb32012-12-14 14:54:10 +0900308static DEFINE_RAW_SPINLOCK(sh_cmt_lock);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000309
Laurent Pinchart7269f932014-01-27 15:29:19 +0100310static void sh_cmt_start_stop_ch(struct sh_cmt_channel *ch, int start)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000311{
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000312 unsigned long flags, value;
313
314 /* start stop register shared by multiple timer channels */
Paul Mundt7d0c3992012-05-25 13:36:43 +0900315 raw_spin_lock_irqsave(&sh_cmt_lock, flags);
Laurent Pinchart7269f932014-01-27 15:29:19 +0100316 value = sh_cmt_read_cmstr(ch);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000317
318 if (start)
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100319 value |= 1 << ch->timer_bit;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000320 else
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100321 value &= ~(1 << ch->timer_bit);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000322
Laurent Pinchart7269f932014-01-27 15:29:19 +0100323 sh_cmt_write_cmstr(ch, value);
Paul Mundt7d0c3992012-05-25 13:36:43 +0900324 raw_spin_unlock_irqrestore(&sh_cmt_lock, flags);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000325}
326
Laurent Pinchart7269f932014-01-27 15:29:19 +0100327static int sh_cmt_enable(struct sh_cmt_channel *ch, unsigned long *rate)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000328{
Magnus Damm3f7e5e22011-07-13 07:59:48 +0000329 int k, ret;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000330
Laurent Pinchart7269f932014-01-27 15:29:19 +0100331 pm_runtime_get_sync(&ch->cmt->pdev->dev);
332 dev_pm_syscore_device(&ch->cmt->pdev->dev, true);
Rafael J. Wysockibad81382012-08-06 01:48:57 +0200333
Paul Mundt9436b4a2011-05-31 15:26:42 +0900334 /* enable clock */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100335 ret = clk_enable(ch->cmt->clk);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000336 if (ret) {
Laurent Pinchart740a9512014-01-27 22:04:17 +0100337 dev_err(&ch->cmt->pdev->dev, "ch%u: cannot enable clock\n",
338 ch->index);
Magnus Damm3f7e5e22011-07-13 07:59:48 +0000339 goto err0;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000340 }
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000341
342 /* make sure channel is disabled */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100343 sh_cmt_start_stop_ch(ch, 0);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000344
345 /* configure channel, periodic mode and maximum timeout */
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100346 if (ch->cmt->info->width == 16) {
Laurent Pinchart7269f932014-01-27 15:29:19 +0100347 *rate = clk_get_rate(ch->cmt->clk) / 512;
Laurent Pinchartd14be992014-01-29 00:33:08 +0100348 sh_cmt_write_cmcsr(ch, SH_CMT16_CMCSR_CMIE |
349 SH_CMT16_CMCSR_CKS512);
Magnus Damm3014f472009-04-29 14:50:37 +0000350 } else {
Laurent Pinchart7269f932014-01-27 15:29:19 +0100351 *rate = clk_get_rate(ch->cmt->clk) / 8;
Laurent Pinchartd14be992014-01-29 00:33:08 +0100352 sh_cmt_write_cmcsr(ch, SH_CMT32_CMCSR_CMM |
353 SH_CMT32_CMCSR_CMTOUT_IE |
354 SH_CMT32_CMCSR_CMR_IRQ |
355 SH_CMT32_CMCSR_CKS_RCLK8);
Magnus Damm3014f472009-04-29 14:50:37 +0000356 }
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000357
Laurent Pinchart7269f932014-01-27 15:29:19 +0100358 sh_cmt_write_cmcor(ch, 0xffffffff);
359 sh_cmt_write_cmcnt(ch, 0);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000360
Magnus Damm3f7e5e22011-07-13 07:59:48 +0000361 /*
362 * According to the sh73a0 user's manual, as CMCNT can be operated
363 * only by the RCLK (Pseudo 32 KHz), there's one restriction on
364 * modifying CMCNT register; two RCLK cycles are necessary before
365 * this register is either read or any modification of the value
366 * it holds is reflected in the LSI's actual operation.
367 *
368 * While at it, we're supposed to clear out the CMCNT as of this
369 * moment, so make sure it's processed properly here. This will
370 * take RCLKx2 at maximum.
371 */
372 for (k = 0; k < 100; k++) {
Laurent Pinchart7269f932014-01-27 15:29:19 +0100373 if (!sh_cmt_read_cmcnt(ch))
Magnus Damm3f7e5e22011-07-13 07:59:48 +0000374 break;
375 udelay(1);
376 }
377
Laurent Pinchart7269f932014-01-27 15:29:19 +0100378 if (sh_cmt_read_cmcnt(ch)) {
Laurent Pinchart740a9512014-01-27 22:04:17 +0100379 dev_err(&ch->cmt->pdev->dev, "ch%u: cannot clear CMCNT\n",
380 ch->index);
Magnus Damm3f7e5e22011-07-13 07:59:48 +0000381 ret = -ETIMEDOUT;
382 goto err1;
383 }
384
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000385 /* enable channel */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100386 sh_cmt_start_stop_ch(ch, 1);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000387 return 0;
Magnus Damm3f7e5e22011-07-13 07:59:48 +0000388 err1:
389 /* stop clock */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100390 clk_disable(ch->cmt->clk);
Magnus Damm3f7e5e22011-07-13 07:59:48 +0000391
392 err0:
393 return ret;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000394}
395
Laurent Pinchart7269f932014-01-27 15:29:19 +0100396static void sh_cmt_disable(struct sh_cmt_channel *ch)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000397{
398 /* disable channel */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100399 sh_cmt_start_stop_ch(ch, 0);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000400
Magnus Dammbe890a12009-06-17 05:04:04 +0000401 /* disable interrupts in CMT block */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100402 sh_cmt_write_cmcsr(ch, 0);
Magnus Dammbe890a12009-06-17 05:04:04 +0000403
Paul Mundt9436b4a2011-05-31 15:26:42 +0900404 /* stop clock */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100405 clk_disable(ch->cmt->clk);
Rafael J. Wysockibad81382012-08-06 01:48:57 +0200406
Laurent Pinchart7269f932014-01-27 15:29:19 +0100407 dev_pm_syscore_device(&ch->cmt->pdev->dev, false);
408 pm_runtime_put(&ch->cmt->pdev->dev);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000409}
410
411/* private flags */
412#define FLAG_CLOCKEVENT (1 << 0)
413#define FLAG_CLOCKSOURCE (1 << 1)
414#define FLAG_REPROGRAM (1 << 2)
415#define FLAG_SKIPEVENT (1 << 3)
416#define FLAG_IRQCONTEXT (1 << 4)
417
Laurent Pinchart7269f932014-01-27 15:29:19 +0100418static void sh_cmt_clock_event_program_verify(struct sh_cmt_channel *ch,
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000419 int absolute)
420{
421 unsigned long new_match;
Laurent Pinchart7269f932014-01-27 15:29:19 +0100422 unsigned long value = ch->next_match_value;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000423 unsigned long delay = 0;
424 unsigned long now = 0;
425 int has_wrapped;
426
Laurent Pinchart7269f932014-01-27 15:29:19 +0100427 now = sh_cmt_get_counter(ch, &has_wrapped);
428 ch->flags |= FLAG_REPROGRAM; /* force reprogram */
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000429
430 if (has_wrapped) {
431 /* we're competing with the interrupt handler.
432 * -> let the interrupt handler reprogram the timer.
433 * -> interrupt number two handles the event.
434 */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100435 ch->flags |= FLAG_SKIPEVENT;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000436 return;
437 }
438
439 if (absolute)
440 now = 0;
441
442 do {
443 /* reprogram the timer hardware,
444 * but don't save the new match value yet.
445 */
446 new_match = now + value + delay;
Laurent Pinchart7269f932014-01-27 15:29:19 +0100447 if (new_match > ch->max_match_value)
448 new_match = ch->max_match_value;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000449
Laurent Pinchart7269f932014-01-27 15:29:19 +0100450 sh_cmt_write_cmcor(ch, new_match);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000451
Laurent Pinchart7269f932014-01-27 15:29:19 +0100452 now = sh_cmt_get_counter(ch, &has_wrapped);
453 if (has_wrapped && (new_match > ch->match_value)) {
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000454 /* we are changing to a greater match value,
455 * so this wrap must be caused by the counter
456 * matching the old value.
457 * -> first interrupt reprograms the timer.
458 * -> interrupt number two handles the event.
459 */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100460 ch->flags |= FLAG_SKIPEVENT;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000461 break;
462 }
463
464 if (has_wrapped) {
465 /* we are changing to a smaller match value,
466 * so the wrap must be caused by the counter
467 * matching the new value.
468 * -> save programmed match value.
469 * -> let isr handle the event.
470 */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100471 ch->match_value = new_match;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000472 break;
473 }
474
475 /* be safe: verify hardware settings */
476 if (now < new_match) {
477 /* timer value is below match value, all good.
478 * this makes sure we won't miss any match events.
479 * -> save programmed match value.
480 * -> let isr handle the event.
481 */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100482 ch->match_value = new_match;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000483 break;
484 }
485
486 /* the counter has reached a value greater
487 * than our new match value. and since the
488 * has_wrapped flag isn't set we must have
489 * programmed a too close event.
490 * -> increase delay and retry.
491 */
492 if (delay)
493 delay <<= 1;
494 else
495 delay = 1;
496
497 if (!delay)
Laurent Pinchart740a9512014-01-27 22:04:17 +0100498 dev_warn(&ch->cmt->pdev->dev, "ch%u: too long delay\n",
499 ch->index);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000500
501 } while (delay);
502}
503
Laurent Pinchart7269f932014-01-27 15:29:19 +0100504static void __sh_cmt_set_next(struct sh_cmt_channel *ch, unsigned long delta)
Takashi YOSHII65ada542010-12-17 07:25:09 +0000505{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100506 if (delta > ch->max_match_value)
Laurent Pinchart740a9512014-01-27 22:04:17 +0100507 dev_warn(&ch->cmt->pdev->dev, "ch%u: delta out of range\n",
508 ch->index);
Takashi YOSHII65ada542010-12-17 07:25:09 +0000509
Laurent Pinchart7269f932014-01-27 15:29:19 +0100510 ch->next_match_value = delta;
511 sh_cmt_clock_event_program_verify(ch, 0);
Takashi YOSHII65ada542010-12-17 07:25:09 +0000512}
513
Laurent Pinchart7269f932014-01-27 15:29:19 +0100514static void sh_cmt_set_next(struct sh_cmt_channel *ch, unsigned long delta)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000515{
516 unsigned long flags;
517
Laurent Pinchart7269f932014-01-27 15:29:19 +0100518 raw_spin_lock_irqsave(&ch->lock, flags);
519 __sh_cmt_set_next(ch, delta);
520 raw_spin_unlock_irqrestore(&ch->lock, flags);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000521}
522
523static irqreturn_t sh_cmt_interrupt(int irq, void *dev_id)
524{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100525 struct sh_cmt_channel *ch = dev_id;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000526
527 /* clear flags */
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100528 sh_cmt_write_cmcsr(ch, sh_cmt_read_cmcsr(ch) &
529 ch->cmt->info->clear_bits);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000530
531 /* update clock source counter to begin with if enabled
532 * the wrap flag should be cleared by the timer specific
533 * isr before we end up here.
534 */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100535 if (ch->flags & FLAG_CLOCKSOURCE)
536 ch->total_cycles += ch->match_value + 1;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000537
Laurent Pinchart7269f932014-01-27 15:29:19 +0100538 if (!(ch->flags & FLAG_REPROGRAM))
539 ch->next_match_value = ch->max_match_value;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000540
Laurent Pinchart7269f932014-01-27 15:29:19 +0100541 ch->flags |= FLAG_IRQCONTEXT;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000542
Laurent Pinchart7269f932014-01-27 15:29:19 +0100543 if (ch->flags & FLAG_CLOCKEVENT) {
544 if (!(ch->flags & FLAG_SKIPEVENT)) {
545 if (ch->ced.mode == CLOCK_EVT_MODE_ONESHOT) {
546 ch->next_match_value = ch->max_match_value;
547 ch->flags |= FLAG_REPROGRAM;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000548 }
549
Laurent Pinchart7269f932014-01-27 15:29:19 +0100550 ch->ced.event_handler(&ch->ced);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000551 }
552 }
553
Laurent Pinchart7269f932014-01-27 15:29:19 +0100554 ch->flags &= ~FLAG_SKIPEVENT;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000555
Laurent Pinchart7269f932014-01-27 15:29:19 +0100556 if (ch->flags & FLAG_REPROGRAM) {
557 ch->flags &= ~FLAG_REPROGRAM;
558 sh_cmt_clock_event_program_verify(ch, 1);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000559
Laurent Pinchart7269f932014-01-27 15:29:19 +0100560 if (ch->flags & FLAG_CLOCKEVENT)
561 if ((ch->ced.mode == CLOCK_EVT_MODE_SHUTDOWN)
562 || (ch->match_value == ch->next_match_value))
563 ch->flags &= ~FLAG_REPROGRAM;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000564 }
565
Laurent Pinchart7269f932014-01-27 15:29:19 +0100566 ch->flags &= ~FLAG_IRQCONTEXT;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000567
568 return IRQ_HANDLED;
569}
570
Laurent Pinchart7269f932014-01-27 15:29:19 +0100571static int sh_cmt_start(struct sh_cmt_channel *ch, unsigned long flag)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000572{
573 int ret = 0;
574 unsigned long flags;
575
Laurent Pinchart7269f932014-01-27 15:29:19 +0100576 raw_spin_lock_irqsave(&ch->lock, flags);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000577
Laurent Pinchart7269f932014-01-27 15:29:19 +0100578 if (!(ch->flags & (FLAG_CLOCKEVENT | FLAG_CLOCKSOURCE)))
579 ret = sh_cmt_enable(ch, &ch->rate);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000580
581 if (ret)
582 goto out;
Laurent Pinchart7269f932014-01-27 15:29:19 +0100583 ch->flags |= flag;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000584
585 /* setup timeout if no clockevent */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100586 if ((flag == FLAG_CLOCKSOURCE) && (!(ch->flags & FLAG_CLOCKEVENT)))
587 __sh_cmt_set_next(ch, ch->max_match_value);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000588 out:
Laurent Pinchart7269f932014-01-27 15:29:19 +0100589 raw_spin_unlock_irqrestore(&ch->lock, flags);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000590
591 return ret;
592}
593
Laurent Pinchart7269f932014-01-27 15:29:19 +0100594static void sh_cmt_stop(struct sh_cmt_channel *ch, unsigned long flag)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000595{
596 unsigned long flags;
597 unsigned long f;
598
Laurent Pinchart7269f932014-01-27 15:29:19 +0100599 raw_spin_lock_irqsave(&ch->lock, flags);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000600
Laurent Pinchart7269f932014-01-27 15:29:19 +0100601 f = ch->flags & (FLAG_CLOCKEVENT | FLAG_CLOCKSOURCE);
602 ch->flags &= ~flag;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000603
Laurent Pinchart7269f932014-01-27 15:29:19 +0100604 if (f && !(ch->flags & (FLAG_CLOCKEVENT | FLAG_CLOCKSOURCE)))
605 sh_cmt_disable(ch);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000606
607 /* adjust the timeout to maximum if only clocksource left */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100608 if ((flag == FLAG_CLOCKEVENT) && (ch->flags & FLAG_CLOCKSOURCE))
609 __sh_cmt_set_next(ch, ch->max_match_value);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000610
Laurent Pinchart7269f932014-01-27 15:29:19 +0100611 raw_spin_unlock_irqrestore(&ch->lock, flags);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000612}
613
Laurent Pinchart7269f932014-01-27 15:29:19 +0100614static struct sh_cmt_channel *cs_to_sh_cmt(struct clocksource *cs)
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000615{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100616 return container_of(cs, struct sh_cmt_channel, cs);
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000617}
618
619static cycle_t sh_cmt_clocksource_read(struct clocksource *cs)
620{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100621 struct sh_cmt_channel *ch = cs_to_sh_cmt(cs);
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000622 unsigned long flags, raw;
623 unsigned long value;
624 int has_wrapped;
625
Laurent Pinchart7269f932014-01-27 15:29:19 +0100626 raw_spin_lock_irqsave(&ch->lock, flags);
627 value = ch->total_cycles;
628 raw = sh_cmt_get_counter(ch, &has_wrapped);
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000629
630 if (unlikely(has_wrapped))
Laurent Pinchart7269f932014-01-27 15:29:19 +0100631 raw += ch->match_value + 1;
632 raw_spin_unlock_irqrestore(&ch->lock, flags);
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000633
634 return value + raw;
635}
636
637static int sh_cmt_clocksource_enable(struct clocksource *cs)
638{
Magnus Damm3593f5f2011-04-25 22:32:11 +0900639 int ret;
Laurent Pinchart7269f932014-01-27 15:29:19 +0100640 struct sh_cmt_channel *ch = cs_to_sh_cmt(cs);
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000641
Laurent Pinchart7269f932014-01-27 15:29:19 +0100642 WARN_ON(ch->cs_enabled);
Rafael J. Wysockibad81382012-08-06 01:48:57 +0200643
Laurent Pinchart7269f932014-01-27 15:29:19 +0100644 ch->total_cycles = 0;
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000645
Laurent Pinchart7269f932014-01-27 15:29:19 +0100646 ret = sh_cmt_start(ch, FLAG_CLOCKSOURCE);
Rafael J. Wysockibad81382012-08-06 01:48:57 +0200647 if (!ret) {
Laurent Pinchart7269f932014-01-27 15:29:19 +0100648 __clocksource_updatefreq_hz(cs, ch->rate);
649 ch->cs_enabled = true;
Rafael J. Wysockibad81382012-08-06 01:48:57 +0200650 }
Magnus Damm3593f5f2011-04-25 22:32:11 +0900651 return ret;
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000652}
653
654static void sh_cmt_clocksource_disable(struct clocksource *cs)
655{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100656 struct sh_cmt_channel *ch = cs_to_sh_cmt(cs);
Rafael J. Wysockibad81382012-08-06 01:48:57 +0200657
Laurent Pinchart7269f932014-01-27 15:29:19 +0100658 WARN_ON(!ch->cs_enabled);
Rafael J. Wysockibad81382012-08-06 01:48:57 +0200659
Laurent Pinchart7269f932014-01-27 15:29:19 +0100660 sh_cmt_stop(ch, FLAG_CLOCKSOURCE);
661 ch->cs_enabled = false;
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000662}
663
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200664static void sh_cmt_clocksource_suspend(struct clocksource *cs)
665{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100666 struct sh_cmt_channel *ch = cs_to_sh_cmt(cs);
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200667
Laurent Pinchart7269f932014-01-27 15:29:19 +0100668 sh_cmt_stop(ch, FLAG_CLOCKSOURCE);
669 pm_genpd_syscore_poweroff(&ch->cmt->pdev->dev);
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200670}
671
Magnus Dammc8162882010-02-02 14:41:40 -0800672static void sh_cmt_clocksource_resume(struct clocksource *cs)
673{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100674 struct sh_cmt_channel *ch = cs_to_sh_cmt(cs);
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200675
Laurent Pinchart7269f932014-01-27 15:29:19 +0100676 pm_genpd_syscore_poweron(&ch->cmt->pdev->dev);
677 sh_cmt_start(ch, FLAG_CLOCKSOURCE);
Magnus Dammc8162882010-02-02 14:41:40 -0800678}
679
Laurent Pinchart7269f932014-01-27 15:29:19 +0100680static int sh_cmt_register_clocksource(struct sh_cmt_channel *ch,
Laurent Pinchartfb28a652014-02-19 17:00:31 +0100681 const char *name)
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000682{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100683 struct clocksource *cs = &ch->cs;
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000684
685 cs->name = name;
Laurent Pinchartfb28a652014-02-19 17:00:31 +0100686 cs->rating = 125;
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000687 cs->read = sh_cmt_clocksource_read;
688 cs->enable = sh_cmt_clocksource_enable;
689 cs->disable = sh_cmt_clocksource_disable;
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200690 cs->suspend = sh_cmt_clocksource_suspend;
Magnus Dammc8162882010-02-02 14:41:40 -0800691 cs->resume = sh_cmt_clocksource_resume;
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000692 cs->mask = CLOCKSOURCE_MASK(sizeof(unsigned long) * 8);
693 cs->flags = CLOCK_SOURCE_IS_CONTINUOUS;
Paul Mundtf4d7c352010-06-02 17:10:44 +0900694
Laurent Pinchart740a9512014-01-27 22:04:17 +0100695 dev_info(&ch->cmt->pdev->dev, "ch%u: used as clock source\n",
696 ch->index);
Paul Mundtf4d7c352010-06-02 17:10:44 +0900697
Magnus Damm3593f5f2011-04-25 22:32:11 +0900698 /* Register with dummy 1 Hz value, gets updated in ->enable() */
699 clocksource_register_hz(cs, 1);
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000700 return 0;
701}
702
Laurent Pinchart7269f932014-01-27 15:29:19 +0100703static struct sh_cmt_channel *ced_to_sh_cmt(struct clock_event_device *ced)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000704{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100705 return container_of(ced, struct sh_cmt_channel, ced);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000706}
707
Laurent Pinchart7269f932014-01-27 15:29:19 +0100708static void sh_cmt_clock_event_start(struct sh_cmt_channel *ch, int periodic)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000709{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100710 struct clock_event_device *ced = &ch->ced;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000711
Laurent Pinchart7269f932014-01-27 15:29:19 +0100712 sh_cmt_start(ch, FLAG_CLOCKEVENT);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000713
714 /* TODO: calculate good shift from rate and counter bit width */
715
716 ced->shift = 32;
Laurent Pinchart7269f932014-01-27 15:29:19 +0100717 ced->mult = div_sc(ch->rate, NSEC_PER_SEC, ced->shift);
718 ced->max_delta_ns = clockevent_delta2ns(ch->max_match_value, ced);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000719 ced->min_delta_ns = clockevent_delta2ns(0x1f, ced);
720
721 if (periodic)
Laurent Pinchart7269f932014-01-27 15:29:19 +0100722 sh_cmt_set_next(ch, ((ch->rate + HZ/2) / HZ) - 1);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000723 else
Laurent Pinchart7269f932014-01-27 15:29:19 +0100724 sh_cmt_set_next(ch, ch->max_match_value);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000725}
726
727static void sh_cmt_clock_event_mode(enum clock_event_mode mode,
728 struct clock_event_device *ced)
729{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100730 struct sh_cmt_channel *ch = ced_to_sh_cmt(ced);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000731
732 /* deal with old setting first */
733 switch (ced->mode) {
734 case CLOCK_EVT_MODE_PERIODIC:
735 case CLOCK_EVT_MODE_ONESHOT:
Laurent Pinchart7269f932014-01-27 15:29:19 +0100736 sh_cmt_stop(ch, FLAG_CLOCKEVENT);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000737 break;
738 default:
739 break;
740 }
741
742 switch (mode) {
743 case CLOCK_EVT_MODE_PERIODIC:
Laurent Pinchart7269f932014-01-27 15:29:19 +0100744 dev_info(&ch->cmt->pdev->dev,
Laurent Pinchart740a9512014-01-27 22:04:17 +0100745 "ch%u: used for periodic clock events\n", ch->index);
Laurent Pinchart7269f932014-01-27 15:29:19 +0100746 sh_cmt_clock_event_start(ch, 1);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000747 break;
748 case CLOCK_EVT_MODE_ONESHOT:
Laurent Pinchart7269f932014-01-27 15:29:19 +0100749 dev_info(&ch->cmt->pdev->dev,
Laurent Pinchart740a9512014-01-27 22:04:17 +0100750 "ch%u: used for oneshot clock events\n", ch->index);
Laurent Pinchart7269f932014-01-27 15:29:19 +0100751 sh_cmt_clock_event_start(ch, 0);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000752 break;
753 case CLOCK_EVT_MODE_SHUTDOWN:
754 case CLOCK_EVT_MODE_UNUSED:
Laurent Pinchart7269f932014-01-27 15:29:19 +0100755 sh_cmt_stop(ch, FLAG_CLOCKEVENT);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000756 break;
757 default:
758 break;
759 }
760}
761
762static int sh_cmt_clock_event_next(unsigned long delta,
763 struct clock_event_device *ced)
764{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100765 struct sh_cmt_channel *ch = ced_to_sh_cmt(ced);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000766
767 BUG_ON(ced->mode != CLOCK_EVT_MODE_ONESHOT);
Laurent Pinchart7269f932014-01-27 15:29:19 +0100768 if (likely(ch->flags & FLAG_IRQCONTEXT))
769 ch->next_match_value = delta - 1;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000770 else
Laurent Pinchart7269f932014-01-27 15:29:19 +0100771 sh_cmt_set_next(ch, delta - 1);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000772
773 return 0;
774}
775
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200776static void sh_cmt_clock_event_suspend(struct clock_event_device *ced)
777{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100778 struct sh_cmt_channel *ch = ced_to_sh_cmt(ced);
Laurent Pinchart57dee992013-12-14 15:07:32 +0900779
Laurent Pinchart7269f932014-01-27 15:29:19 +0100780 pm_genpd_syscore_poweroff(&ch->cmt->pdev->dev);
781 clk_unprepare(ch->cmt->clk);
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200782}
783
784static void sh_cmt_clock_event_resume(struct clock_event_device *ced)
785{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100786 struct sh_cmt_channel *ch = ced_to_sh_cmt(ced);
Laurent Pinchart57dee992013-12-14 15:07:32 +0900787
Laurent Pinchart7269f932014-01-27 15:29:19 +0100788 clk_prepare(ch->cmt->clk);
789 pm_genpd_syscore_poweron(&ch->cmt->pdev->dev);
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200790}
791
Laurent Pinchart7269f932014-01-27 15:29:19 +0100792static void sh_cmt_register_clockevent(struct sh_cmt_channel *ch,
Laurent Pinchartb7fcbb02014-02-19 17:00:31 +0100793 const char *name)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000794{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100795 struct clock_event_device *ced = &ch->ced;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000796
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000797 ced->name = name;
798 ced->features = CLOCK_EVT_FEAT_PERIODIC;
799 ced->features |= CLOCK_EVT_FEAT_ONESHOT;
Laurent Pinchartb7fcbb02014-02-19 17:00:31 +0100800 ced->rating = 125;
Laurent Pinchartf1ebe1e2014-02-19 16:19:44 +0100801 ced->cpumask = cpu_possible_mask;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000802 ced->set_next_event = sh_cmt_clock_event_next;
803 ced->set_mode = sh_cmt_clock_event_mode;
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200804 ced->suspend = sh_cmt_clock_event_suspend;
805 ced->resume = sh_cmt_clock_event_resume;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000806
Laurent Pinchart740a9512014-01-27 22:04:17 +0100807 dev_info(&ch->cmt->pdev->dev, "ch%u: used for clock events\n",
808 ch->index);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000809 clockevents_register_device(ced);
810}
811
Laurent Pinchart1d053e12014-02-17 16:04:16 +0100812static int sh_cmt_register(struct sh_cmt_channel *ch, const char *name,
Laurent Pinchartfb28a652014-02-19 17:00:31 +0100813 bool clockevent, bool clocksource)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000814{
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100815 if (clockevent) {
816 ch->cmt->has_clockevent = true;
Laurent Pinchartb7fcbb02014-02-19 17:00:31 +0100817 sh_cmt_register_clockevent(ch, name);
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100818 }
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000819
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100820 if (clocksource) {
821 ch->cmt->has_clocksource = true;
Laurent Pinchartfb28a652014-02-19 17:00:31 +0100822 sh_cmt_register_clocksource(ch, name);
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100823 }
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000824
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000825 return 0;
826}
827
Laurent Pinchart740a9512014-01-27 22:04:17 +0100828static int sh_cmt_setup_channel(struct sh_cmt_channel *ch, unsigned int index,
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100829 unsigned int hwidx, bool clockevent,
830 bool clocksource, struct sh_cmt_device *cmt)
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100831{
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100832 int irq;
833 int ret;
834
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100835 /* Skip unused channels. */
836 if (!clockevent && !clocksource)
837 return 0;
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100838
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100839 ch->cmt = cmt;
840 ch->index = index;
841 ch->hwidx = hwidx;
842
843 /*
844 * Compute the address of the channel control register block. For the
845 * timers with a per-channel start/stop register, compute its address
846 * as well.
847 *
848 * For legacy configuration the address has been mapped explicitly.
849 */
850 if (cmt->legacy) {
851 ch->ioctrl = cmt->mapbase_ch;
852 } else {
853 switch (cmt->info->model) {
854 case SH_CMT_16BIT:
855 ch->ioctrl = cmt->mapbase + 2 + ch->hwidx * 6;
856 break;
857 case SH_CMT_32BIT:
858 case SH_CMT_48BIT:
859 ch->ioctrl = cmt->mapbase + 0x10 + ch->hwidx * 0x10;
860 break;
861 case SH_CMT_32BIT_FAST:
862 /*
863 * The 32-bit "fast" timer has a single channel at hwidx
864 * 5 but is located at offset 0x40 instead of 0x60 for
865 * some reason.
866 */
867 ch->ioctrl = cmt->mapbase + 0x40;
868 break;
869 case SH_CMT_48BIT_GEN2:
870 ch->iostart = cmt->mapbase + ch->hwidx * 0x100;
871 ch->ioctrl = ch->iostart + 0x10;
872 break;
873 }
874 }
875
876 if (cmt->legacy)
877 irq = platform_get_irq(cmt->pdev, 0);
878 else
879 irq = platform_get_irq(cmt->pdev, ch->index);
880
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100881 if (irq < 0) {
Laurent Pinchart740a9512014-01-27 22:04:17 +0100882 dev_err(&cmt->pdev->dev, "ch%u: failed to get irq\n",
883 ch->index);
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100884 return irq;
885 }
886
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100887 if (cmt->info->width == (sizeof(ch->max_match_value) * 8))
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100888 ch->max_match_value = ~0;
889 else
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100890 ch->max_match_value = (1 << cmt->info->width) - 1;
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100891
892 ch->match_value = ch->max_match_value;
893 raw_spin_lock_init(&ch->lock);
894
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100895 if (cmt->legacy) {
896 ch->timer_bit = ch->hwidx;
897 } else {
898 ch->timer_bit = cmt->info->model == SH_CMT_48BIT_GEN2
899 ? 0 : ch->hwidx;
900 }
901
Laurent Pinchart1d053e12014-02-17 16:04:16 +0100902 ret = sh_cmt_register(ch, dev_name(&cmt->pdev->dev),
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100903 clockevent, clocksource);
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100904 if (ret) {
Laurent Pinchart740a9512014-01-27 22:04:17 +0100905 dev_err(&cmt->pdev->dev, "ch%u: registration failed\n",
906 ch->index);
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100907 return ret;
908 }
909 ch->cs_enabled = false;
910
911 ret = request_irq(irq, sh_cmt_interrupt,
912 IRQF_TIMER | IRQF_IRQPOLL | IRQF_NOBALANCING,
913 dev_name(&cmt->pdev->dev), ch);
914 if (ret) {
Laurent Pinchart740a9512014-01-27 22:04:17 +0100915 dev_err(&cmt->pdev->dev, "ch%u: failed to request irq %d\n",
916 ch->index, irq);
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100917 return ret;
918 }
919
920 return 0;
921}
922
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100923static int sh_cmt_map_memory(struct sh_cmt_device *cmt)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000924{
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100925 struct resource *mem;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000926
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100927 mem = platform_get_resource(cmt->pdev, IORESOURCE_MEM, 0);
928 if (!mem) {
929 dev_err(&cmt->pdev->dev, "failed to get I/O memory\n");
930 return -ENXIO;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000931 }
932
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100933 cmt->mapbase = ioremap_nocache(mem->start, resource_size(mem));
934 if (cmt->mapbase == NULL) {
935 dev_err(&cmt->pdev->dev, "failed to remap I/O memory\n");
936 return -ENXIO;
937 }
938
939 return 0;
940}
941
942static int sh_cmt_map_memory_legacy(struct sh_cmt_device *cmt)
943{
944 struct sh_timer_config *cfg = cmt->pdev->dev.platform_data;
945 struct resource *res, *res2;
946
947 /* map memory, let mapbase_ch point to our channel */
Laurent Pinchart2653caf2014-01-27 22:04:17 +0100948 res = platform_get_resource(cmt->pdev, IORESOURCE_MEM, 0);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000949 if (!res) {
Laurent Pinchart2653caf2014-01-27 22:04:17 +0100950 dev_err(&cmt->pdev->dev, "failed to get I/O memory\n");
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100951 return -ENXIO;
952 }
953
954 cmt->mapbase_ch = ioremap_nocache(res->start, resource_size(res));
955 if (cmt->mapbase_ch == NULL) {
956 dev_err(&cmt->pdev->dev, "failed to remap I/O memory\n");
957 return -ENXIO;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000958 }
959
Magnus Damm8874c5e2013-06-17 15:40:52 +0900960 /* optional resource for the shared timer start/stop register */
Laurent Pinchart2653caf2014-01-27 22:04:17 +0100961 res2 = platform_get_resource(cmt->pdev, IORESOURCE_MEM, 1);
Magnus Damm8874c5e2013-06-17 15:40:52 +0900962
Magnus Damm8874c5e2013-06-17 15:40:52 +0900963 /* map second resource for CMSTR */
Laurent Pinchart36f1ac92014-01-27 22:04:17 +0100964 cmt->mapbase = ioremap_nocache(res2 ? res2->start :
965 res->start - cfg->channel_offset,
966 res2 ? resource_size(res2) : 2);
967 if (cmt->mapbase == NULL) {
Laurent Pinchart2653caf2014-01-27 22:04:17 +0100968 dev_err(&cmt->pdev->dev, "failed to remap I/O second memory\n");
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100969 iounmap(cmt->mapbase_ch);
970 return -ENXIO;
Magnus Damm8874c5e2013-06-17 15:40:52 +0900971 }
972
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100973 /* identify the model based on the resources */
974 if (resource_size(res) == 6)
975 cmt->info = &sh_cmt_info[SH_CMT_16BIT];
976 else if (res2 && (resource_size(res2) == 4))
977 cmt->info = &sh_cmt_info[SH_CMT_48BIT_GEN2];
978 else
979 cmt->info = &sh_cmt_info[SH_CMT_32BIT];
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000980
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100981 return 0;
982}
983
984static void sh_cmt_unmap_memory(struct sh_cmt_device *cmt)
985{
986 iounmap(cmt->mapbase);
987 if (cmt->mapbase_ch)
988 iounmap(cmt->mapbase_ch);
989}
990
991static int sh_cmt_setup(struct sh_cmt_device *cmt, struct platform_device *pdev)
992{
993 struct sh_timer_config *cfg = pdev->dev.platform_data;
994 const struct platform_device_id *id = pdev->id_entry;
995 unsigned int hw_channels;
996 int ret;
997
998 memset(cmt, 0, sizeof(*cmt));
999 cmt->pdev = pdev;
1000
1001 if (!cfg) {
1002 dev_err(&cmt->pdev->dev, "missing platform data\n");
1003 return -ENXIO;
Laurent Pinchartf5ec9b12014-01-27 22:04:17 +01001004 }
1005
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001006 cmt->info = (const struct sh_cmt_info *)id->driver_data;
1007 cmt->legacy = cmt->info ? false : true;
Laurent Pinchartf5ec9b12014-01-27 22:04:17 +01001008
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001009 /* Get hold of clock. */
1010 cmt->clk = clk_get(&cmt->pdev->dev, "cmt_fck");
1011 if (IS_ERR(cmt->clk)) {
1012 dev_err(&cmt->pdev->dev, "cannot get clock\n");
1013 return PTR_ERR(cmt->clk);
1014 }
1015
1016 ret = clk_prepare(cmt->clk);
Laurent Pinchartb882e7b2014-01-27 22:04:17 +01001017 if (ret < 0)
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001018 goto err_clk_put;
1019
1020 /*
1021 * Map the memory resource(s). We need to support both the legacy
1022 * platform device configuration (with one device per channel) and the
1023 * new version (with multiple channels per device).
1024 */
1025 if (cmt->legacy)
1026 ret = sh_cmt_map_memory_legacy(cmt);
1027 else
1028 ret = sh_cmt_map_memory(cmt);
1029
1030 if (ret < 0)
1031 goto err_clk_unprepare;
1032
1033 /* Allocate and setup the channels. */
1034 if (cmt->legacy) {
1035 cmt->num_channels = 1;
1036 hw_channels = 0;
1037 } else {
1038 cmt->num_channels = hweight8(cfg->channels_mask);
1039 hw_channels = cfg->channels_mask;
1040 }
1041
1042 cmt->channels = kzalloc(cmt->num_channels * sizeof(*cmt->channels),
1043 GFP_KERNEL);
1044 if (cmt->channels == NULL) {
1045 ret = -ENOMEM;
1046 goto err_unmap;
1047 }
1048
1049 if (cmt->legacy) {
1050 ret = sh_cmt_setup_channel(&cmt->channels[0],
1051 cfg->timer_bit, cfg->timer_bit,
1052 cfg->clockevent_rating != 0,
1053 cfg->clocksource_rating != 0, cmt);
1054 if (ret < 0)
1055 goto err_unmap;
1056 } else {
1057 unsigned int mask = hw_channels;
1058 unsigned int i;
1059
1060 /*
1061 * Use the first channel as a clock event device and the second
1062 * channel as a clock source. If only one channel is available
1063 * use it for both.
1064 */
1065 for (i = 0; i < cmt->num_channels; ++i) {
1066 unsigned int hwidx = ffs(mask) - 1;
1067 bool clocksource = i == 1 || cmt->num_channels == 1;
1068 bool clockevent = i == 0;
1069
1070 ret = sh_cmt_setup_channel(&cmt->channels[i], i, hwidx,
1071 clockevent, clocksource,
1072 cmt);
1073 if (ret < 0)
1074 goto err_unmap;
1075
1076 mask &= ~(1 << hwidx);
1077 }
1078 }
Paul Mundtda64c2a2010-02-25 16:37:46 +09001079
Laurent Pinchart2653caf2014-01-27 22:04:17 +01001080 platform_set_drvdata(pdev, cmt);
Magnus Dammadccc692012-12-14 14:53:51 +09001081
Paul Mundtda64c2a2010-02-25 16:37:46 +09001082 return 0;
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001083
1084err_unmap:
Laurent Pinchartf5ec9b12014-01-27 22:04:17 +01001085 kfree(cmt->channels);
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001086 sh_cmt_unmap_memory(cmt);
1087err_clk_unprepare:
Laurent Pinchart2653caf2014-01-27 22:04:17 +01001088 clk_unprepare(cmt->clk);
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001089err_clk_put:
Laurent Pinchart2653caf2014-01-27 22:04:17 +01001090 clk_put(cmt->clk);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001091 return ret;
1092}
1093
Greg Kroah-Hartman18505142012-12-21 15:11:38 -08001094static int sh_cmt_probe(struct platform_device *pdev)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001095{
Laurent Pinchart2653caf2014-01-27 22:04:17 +01001096 struct sh_cmt_device *cmt = platform_get_drvdata(pdev);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001097 int ret;
1098
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +02001099 if (!is_early_platform_device(pdev)) {
Rafael J. Wysockibad81382012-08-06 01:48:57 +02001100 pm_runtime_set_active(&pdev->dev);
1101 pm_runtime_enable(&pdev->dev);
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +02001102 }
Rafael J. Wysocki615a4452012-03-13 22:40:06 +01001103
Laurent Pinchart2653caf2014-01-27 22:04:17 +01001104 if (cmt) {
Paul Mundt214a6072010-03-10 16:26:25 +09001105 dev_info(&pdev->dev, "kept as earlytimer\n");
Rafael J. Wysockibad81382012-08-06 01:48:57 +02001106 goto out;
Magnus Damme475eed2009-04-15 10:50:04 +00001107 }
1108
Laurent Pinchartb262bc72014-01-27 22:04:17 +01001109 cmt = kzalloc(sizeof(*cmt), GFP_KERNEL);
Laurent Pinchart2653caf2014-01-27 22:04:17 +01001110 if (cmt == NULL) {
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001111 dev_err(&pdev->dev, "failed to allocate driver data\n");
1112 return -ENOMEM;
1113 }
1114
Laurent Pinchart2653caf2014-01-27 22:04:17 +01001115 ret = sh_cmt_setup(cmt, pdev);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001116 if (ret) {
Laurent Pinchart2653caf2014-01-27 22:04:17 +01001117 kfree(cmt);
Rafael J. Wysockibad81382012-08-06 01:48:57 +02001118 pm_runtime_idle(&pdev->dev);
1119 return ret;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001120 }
Rafael J. Wysockibad81382012-08-06 01:48:57 +02001121 if (is_early_platform_device(pdev))
1122 return 0;
1123
1124 out:
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001125 if (cmt->has_clockevent || cmt->has_clocksource)
Rafael J. Wysockibad81382012-08-06 01:48:57 +02001126 pm_runtime_irq_safe(&pdev->dev);
1127 else
1128 pm_runtime_idle(&pdev->dev);
1129
1130 return 0;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001131}
1132
Greg Kroah-Hartman18505142012-12-21 15:11:38 -08001133static int sh_cmt_remove(struct platform_device *pdev)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001134{
1135 return -EBUSY; /* cannot unregister clockevent and clocksource */
1136}
1137
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001138static const struct platform_device_id sh_cmt_id_table[] = {
1139 { "sh_cmt", 0 },
1140 { "sh-cmt-16", (kernel_ulong_t)&sh_cmt_info[SH_CMT_16BIT] },
1141 { "sh-cmt-32", (kernel_ulong_t)&sh_cmt_info[SH_CMT_32BIT] },
1142 { "sh-cmt-32-fast", (kernel_ulong_t)&sh_cmt_info[SH_CMT_32BIT_FAST] },
1143 { "sh-cmt-48", (kernel_ulong_t)&sh_cmt_info[SH_CMT_48BIT] },
1144 { "sh-cmt-48-gen2", (kernel_ulong_t)&sh_cmt_info[SH_CMT_48BIT_GEN2] },
1145 { }
1146};
1147MODULE_DEVICE_TABLE(platform, sh_cmt_id_table);
1148
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001149static struct platform_driver sh_cmt_device_driver = {
1150 .probe = sh_cmt_probe,
Greg Kroah-Hartman18505142012-12-21 15:11:38 -08001151 .remove = sh_cmt_remove,
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001152 .driver = {
1153 .name = "sh_cmt",
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001154 },
1155 .id_table = sh_cmt_id_table,
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001156};
1157
1158static int __init sh_cmt_init(void)
1159{
1160 return platform_driver_register(&sh_cmt_device_driver);
1161}
1162
1163static void __exit sh_cmt_exit(void)
1164{
1165 platform_driver_unregister(&sh_cmt_device_driver);
1166}
1167
Magnus Damme475eed2009-04-15 10:50:04 +00001168early_platform_init("earlytimer", &sh_cmt_device_driver);
Simon Hormane903a032013-03-05 15:40:42 +09001169subsys_initcall(sh_cmt_init);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001170module_exit(sh_cmt_exit);
1171
1172MODULE_AUTHOR("Magnus Damm");
1173MODULE_DESCRIPTION("SuperH CMT Timer Driver");
1174MODULE_LICENSE("GPL v2");