blob: f36d56bd76324543f6f0c208bea569ea96e6e802 [file] [log] [blame]
H. Peter Anvine08cae42010-05-07 16:57:28 -07001#ifndef _ASM_X86_HYPERV_H
2#define _ASM_X86_HYPERV_H
Gleb Natapov1d5103c2010-01-17 15:51:21 +02003
4#include <linux/types.h>
5
6/*
7 * The below CPUID leaves are present if VersionAndFeatures.HypervisorPresent
8 * is set by CPUID(HvCpuIdFunctionVersionAndFeatures).
9 */
10#define HYPERV_CPUID_VENDOR_AND_MAX_FUNCTIONS 0x40000000
11#define HYPERV_CPUID_INTERFACE 0x40000001
12#define HYPERV_CPUID_VERSION 0x40000002
13#define HYPERV_CPUID_FEATURES 0x40000003
14#define HYPERV_CPUID_ENLIGHTMENT_INFO 0x40000004
15#define HYPERV_CPUID_IMPLEMENT_LIMITS 0x40000005
16
Ky Srinivasana2a47c62010-05-06 12:08:41 -070017#define HYPERV_HYPERVISOR_PRESENT_BIT 0x80000000
18#define HYPERV_CPUID_MIN 0x40000005
H. Peter Anvine08cae42010-05-07 16:57:28 -070019#define HYPERV_CPUID_MAX 0x4000ffff
Ky Srinivasana2a47c62010-05-06 12:08:41 -070020
Gleb Natapov1d5103c2010-01-17 15:51:21 +020021/*
22 * Feature identification. EAX indicates which features are available
23 * to the partition based upon the current partition privileges.
24 */
25
26/* VP Runtime (HV_X64_MSR_VP_RUNTIME) available */
27#define HV_X64_MSR_VP_RUNTIME_AVAILABLE (1 << 0)
28/* Partition Reference Counter (HV_X64_MSR_TIME_REF_COUNT) available*/
29#define HV_X64_MSR_TIME_REF_COUNT_AVAILABLE (1 << 1)
K. Y. Srinivasan9e7827b2013-09-30 17:28:52 +020030
Vadim Rozenfelde9840972014-01-16 20:18:37 +110031/* A partition's reference time stamp counter (TSC) page */
32#define HV_X64_MSR_REFERENCE_TSC 0x40000021
33
K. Y. Srinivasan9e7827b2013-09-30 17:28:52 +020034/*
35 * There is a single feature flag that signifies the presence of the MSR
36 * that can be used to retrieve both the local APIC Timer frequency as
37 * well as the TSC frequency.
38 */
39
40/* Local APIC timer frequency MSR (HV_X64_MSR_APIC_FREQUENCY) is available */
41#define HV_X64_MSR_APIC_FREQUENCY_AVAILABLE (1 << 11)
42
43/* TSC frequency MSR (HV_X64_MSR_TSC_FREQUENCY) is available */
44#define HV_X64_MSR_TSC_FREQUENCY_AVAILABLE (1 << 11)
45
Gleb Natapov1d5103c2010-01-17 15:51:21 +020046/*
47 * Basic SynIC MSRs (HV_X64_MSR_SCONTROL through HV_X64_MSR_EOM
48 * and HV_X64_MSR_SINT0 through HV_X64_MSR_SINT15) available
49 */
50#define HV_X64_MSR_SYNIC_AVAILABLE (1 << 2)
51/*
52 * Synthetic Timer MSRs (HV_X64_MSR_STIMER0_CONFIG through
53 * HV_X64_MSR_STIMER3_COUNT) available
54 */
55#define HV_X64_MSR_SYNTIMER_AVAILABLE (1 << 3)
56/*
57 * APIC access MSRs (HV_X64_MSR_EOI, HV_X64_MSR_ICR and HV_X64_MSR_TPR)
58 * are available
59 */
60#define HV_X64_MSR_APIC_ACCESS_AVAILABLE (1 << 4)
61/* Hypercall MSRs (HV_X64_MSR_GUEST_OS_ID and HV_X64_MSR_HYPERCALL) available*/
62#define HV_X64_MSR_HYPERCALL_AVAILABLE (1 << 5)
63/* Access virtual processor index MSR (HV_X64_MSR_VP_INDEX) available*/
64#define HV_X64_MSR_VP_INDEX_AVAILABLE (1 << 6)
65/* Virtual system reset MSR (HV_X64_MSR_RESET) is available*/
66#define HV_X64_MSR_RESET_AVAILABLE (1 << 7)
67 /*
68 * Access statistics pages MSRs (HV_X64_MSR_STATS_PARTITION_RETAIL_PAGE,
69 * HV_X64_MSR_STATS_PARTITION_INTERNAL_PAGE, HV_X64_MSR_STATS_VP_RETAIL_PAGE,
70 * HV_X64_MSR_STATS_VP_INTERNAL_PAGE) available
71 */
72#define HV_X64_MSR_STAT_PAGES_AVAILABLE (1 << 8)
73
74/*
75 * Feature identification: EBX indicates which flags were specified at
76 * partition creation. The format is the same as the partition creation
77 * flag structure defined in section Partition Creation Flags.
78 */
79#define HV_X64_CREATE_PARTITIONS (1 << 0)
80#define HV_X64_ACCESS_PARTITION_ID (1 << 1)
81#define HV_X64_ACCESS_MEMORY_POOL (1 << 2)
82#define HV_X64_ADJUST_MESSAGE_BUFFERS (1 << 3)
83#define HV_X64_POST_MESSAGES (1 << 4)
84#define HV_X64_SIGNAL_EVENTS (1 << 5)
85#define HV_X64_CREATE_PORT (1 << 6)
86#define HV_X64_CONNECT_PORT (1 << 7)
87#define HV_X64_ACCESS_STATS (1 << 8)
88#define HV_X64_DEBUGGING (1 << 11)
89#define HV_X64_CPU_POWER_MANAGEMENT (1 << 12)
90#define HV_X64_CONFIGURE_PROFILER (1 << 13)
91
92/*
93 * Feature identification. EDX indicates which miscellaneous features
94 * are available to the partition.
95 */
96/* The MWAIT instruction is available (per section MONITOR / MWAIT) */
97#define HV_X64_MWAIT_AVAILABLE (1 << 0)
98/* Guest debugging support is available */
99#define HV_X64_GUEST_DEBUGGING_AVAILABLE (1 << 1)
100/* Performance Monitor support is available*/
101#define HV_X64_PERF_MONITOR_AVAILABLE (1 << 2)
102/* Support for physical CPU dynamic partitioning events is available*/
103#define HV_X64_CPU_DYNAMIC_PARTITIONING_AVAILABLE (1 << 3)
104/*
105 * Support for passing hypercall input parameter block via XMM
106 * registers is available
107 */
108#define HV_X64_HYPERCALL_PARAMS_XMM_AVAILABLE (1 << 4)
109/* Support for a virtual guest idle state is available */
110#define HV_X64_GUEST_IDLE_STATE_AVAILABLE (1 << 5)
Paolo Bonzini5d75a742015-07-07 12:17:36 +0200111/* Guest crash data handler available */
112#define HV_X64_GUEST_CRASH_MSR_AVAILABLE (1 << 10)
Gleb Natapov1d5103c2010-01-17 15:51:21 +0200113
114/*
115 * Implementation recommendations. Indicates which behaviors the hypervisor
116 * recommends the OS implement for optimal performance.
117 */
118 /*
119 * Recommend using hypercall for address space switches rather
120 * than MOV to CR3 instruction
121 */
122#define HV_X64_MWAIT_RECOMMENDED (1 << 0)
123/* Recommend using hypercall for local TLB flushes rather
124 * than INVLPG or MOV to CR3 instructions */
125#define HV_X64_LOCAL_TLB_FLUSH_RECOMMENDED (1 << 1)
126/*
127 * Recommend using hypercall for remote TLB flushes rather
128 * than inter-processor interrupts
129 */
130#define HV_X64_REMOTE_TLB_FLUSH_RECOMMENDED (1 << 2)
131/*
132 * Recommend using MSRs for accessing APIC registers
133 * EOI, ICR and TPR rather than their memory-mapped counterparts
134 */
135#define HV_X64_APIC_ACCESS_RECOMMENDED (1 << 3)
136/* Recommend using the hypervisor-provided MSR to initiate a system RESET */
137#define HV_X64_SYSTEM_RESET_RECOMMENDED (1 << 4)
138/*
139 * Recommend using relaxed timing for this partition. If used,
140 * the VM should disable any watchdog timeouts that rely on the
141 * timely delivery of external interrupts
142 */
143#define HV_X64_RELAXED_TIMING_RECOMMENDED (1 << 5)
144
145/* MSR used to identify the guest OS. */
146#define HV_X64_MSR_GUEST_OS_ID 0x40000000
147
148/* MSR used to setup pages used to communicate with the hypervisor. */
149#define HV_X64_MSR_HYPERCALL 0x40000001
150
151/* MSR used to provide vcpu index */
152#define HV_X64_MSR_VP_INDEX 0x40000002
153
Ky Srinivasana2a47c62010-05-06 12:08:41 -0700154/* MSR used to read the per-partition time reference counter */
155#define HV_X64_MSR_TIME_REF_COUNT 0x40000020
156
K. Y. Srinivasan9e7827b2013-09-30 17:28:52 +0200157/* MSR used to retrieve the TSC frequency */
158#define HV_X64_MSR_TSC_FREQUENCY 0x40000022
159
160/* MSR used to retrieve the local APIC timer frequency */
161#define HV_X64_MSR_APIC_FREQUENCY 0x40000023
162
Gleb Natapov1d5103c2010-01-17 15:51:21 +0200163/* Define the virtual APIC registers */
164#define HV_X64_MSR_EOI 0x40000070
165#define HV_X64_MSR_ICR 0x40000071
166#define HV_X64_MSR_TPR 0x40000072
167#define HV_X64_MSR_APIC_ASSIST_PAGE 0x40000073
168
169/* Define synthetic interrupt controller model specific registers. */
170#define HV_X64_MSR_SCONTROL 0x40000080
171#define HV_X64_MSR_SVERSION 0x40000081
172#define HV_X64_MSR_SIEFP 0x40000082
173#define HV_X64_MSR_SIMP 0x40000083
174#define HV_X64_MSR_EOM 0x40000084
175#define HV_X64_MSR_SINT0 0x40000090
176#define HV_X64_MSR_SINT1 0x40000091
177#define HV_X64_MSR_SINT2 0x40000092
178#define HV_X64_MSR_SINT3 0x40000093
179#define HV_X64_MSR_SINT4 0x40000094
180#define HV_X64_MSR_SINT5 0x40000095
181#define HV_X64_MSR_SINT6 0x40000096
182#define HV_X64_MSR_SINT7 0x40000097
183#define HV_X64_MSR_SINT8 0x40000098
184#define HV_X64_MSR_SINT9 0x40000099
185#define HV_X64_MSR_SINT10 0x4000009A
186#define HV_X64_MSR_SINT11 0x4000009B
187#define HV_X64_MSR_SINT12 0x4000009C
188#define HV_X64_MSR_SINT13 0x4000009D
189#define HV_X64_MSR_SINT14 0x4000009E
190#define HV_X64_MSR_SINT15 0x4000009F
191
K. Y. Srinivasan4061ed92015-01-09 23:54:32 -0800192/*
193 * Synthetic Timer MSRs. Four timers per vcpu.
194 */
195#define HV_X64_MSR_STIMER0_CONFIG 0x400000B0
196#define HV_X64_MSR_STIMER0_COUNT 0x400000B1
197#define HV_X64_MSR_STIMER1_CONFIG 0x400000B2
198#define HV_X64_MSR_STIMER1_COUNT 0x400000B3
199#define HV_X64_MSR_STIMER2_CONFIG 0x400000B4
200#define HV_X64_MSR_STIMER2_COUNT 0x400000B5
201#define HV_X64_MSR_STIMER3_CONFIG 0x400000B6
202#define HV_X64_MSR_STIMER3_COUNT 0x400000B7
Gleb Natapov1d5103c2010-01-17 15:51:21 +0200203
Andrey Smetanina88464a2015-07-02 19:07:46 +0300204/* Hyper-V guest crash notification MSR's */
205#define HV_X64_MSR_CRASH_P0 0x40000100
206#define HV_X64_MSR_CRASH_P1 0x40000101
207#define HV_X64_MSR_CRASH_P2 0x40000102
208#define HV_X64_MSR_CRASH_P3 0x40000103
209#define HV_X64_MSR_CRASH_P4 0x40000104
210#define HV_X64_MSR_CRASH_CTL 0x40000105
211#define HV_X64_MSR_CRASH_CTL_NOTIFY (1ULL << 63)
212#define HV_X64_MSR_CRASH_PARAMS \
213 (1 + (HV_X64_MSR_CRASH_P4 - HV_X64_MSR_CRASH_P0))
214
Gleb Natapov1d5103c2010-01-17 15:51:21 +0200215#define HV_X64_MSR_HYPERCALL_ENABLE 0x00000001
216#define HV_X64_MSR_HYPERCALL_PAGE_ADDRESS_SHIFT 12
217#define HV_X64_MSR_HYPERCALL_PAGE_ADDRESS_MASK \
218 (~((1ull << HV_X64_MSR_HYPERCALL_PAGE_ADDRESS_SHIFT) - 1))
219
220/* Declare the various hypercall operations. */
221#define HV_X64_HV_NOTIFY_LONG_SPIN_WAIT 0x0008
222
223#define HV_X64_MSR_APIC_ASSIST_PAGE_ENABLE 0x00000001
224#define HV_X64_MSR_APIC_ASSIST_PAGE_ADDRESS_SHIFT 12
225#define HV_X64_MSR_APIC_ASSIST_PAGE_ADDRESS_MASK \
226 (~((1ull << HV_X64_MSR_APIC_ASSIST_PAGE_ADDRESS_SHIFT) - 1))
227
Vadim Rozenfelde9840972014-01-16 20:18:37 +1100228#define HV_X64_MSR_TSC_REFERENCE_ENABLE 0x00000001
229#define HV_X64_MSR_TSC_REFERENCE_ADDRESS_SHIFT 12
230
Gleb Natapov1d5103c2010-01-17 15:51:21 +0200231#define HV_PROCESSOR_POWER_STATE_C0 0
232#define HV_PROCESSOR_POWER_STATE_C1 1
233#define HV_PROCESSOR_POWER_STATE_C2 2
234#define HV_PROCESSOR_POWER_STATE_C3 3
235
236/* hypercall status code */
237#define HV_STATUS_SUCCESS 0
238#define HV_STATUS_INVALID_HYPERCALL_CODE 2
239#define HV_STATUS_INVALID_HYPERCALL_INPUT 3
240#define HV_STATUS_INVALID_ALIGNMENT 4
Dexuan Cui89f9f672015-02-27 11:25:59 -0800241#define HV_STATUS_INSUFFICIENT_MEMORY 11
242#define HV_STATUS_INVALID_CONNECTION_ID 18
K. Y. Srinivasan5289d3d2011-08-25 09:49:01 -0700243#define HV_STATUS_INSUFFICIENT_BUFFERS 19
Gleb Natapov1d5103c2010-01-17 15:51:21 +0200244
Vadim Rozenfelde9840972014-01-16 20:18:37 +1100245typedef struct _HV_REFERENCE_TSC_PAGE {
246 __u32 tsc_sequence;
247 __u32 res1;
248 __u64 tsc_scale;
249 __s64 tsc_offset;
250} HV_REFERENCE_TSC_PAGE, *PHV_REFERENCE_TSC_PAGE;
251
Gleb Natapov1d5103c2010-01-17 15:51:21 +0200252#endif