blob: c3c24fd8b3062ce32921275bb0434a549b8749d1 [file] [log] [blame]
Michal Simek64b889b2013-03-27 12:37:53 +01001/*
2 * Xilinx SLCR driver
3 *
4 * Copyright (c) 2011-2013 Xilinx Inc.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 *
11 * You should have received a copy of the GNU General Public
12 * License along with this program; if not, write to the Free
13 * Software Foundation, Inc., 675 Mass Ave, Cambridge, MA
14 * 02139, USA.
15 */
16
Michal Simek64b889b2013-03-27 12:37:53 +010017#include <linux/io.h>
Michal Simek016f4dc2013-11-26 15:41:31 +010018#include <linux/mfd/syscon.h>
Michal Simek64b889b2013-03-27 12:37:53 +010019#include <linux/of_address.h>
Michal Simek016f4dc2013-11-26 15:41:31 +010020#include <linux/regmap.h>
Michal Simek64b889b2013-03-27 12:37:53 +010021#include <linux/clk/zynq.h>
22#include "common.h"
23
Soren Brinkmannb5f177f2013-07-17 10:10:14 -070024/* register offsets */
25#define SLCR_UNLOCK_OFFSET 0x8 /* SCLR unlock register */
Michal Simek96790f02013-03-20 11:42:15 +010026#define SLCR_PS_RST_CTRL_OFFSET 0x200 /* PS Software Reset Control */
Soren Brinkmannb5f177f2013-07-17 10:10:14 -070027#define SLCR_A9_CPU_RST_CTRL_OFFSET 0x244 /* CPU Software Reset Control */
28#define SLCR_REBOOT_STATUS_OFFSET 0x258 /* PS Reboot Status */
Michal Simek00f7dc62013-07-31 09:19:59 +020029#define SLCR_PSS_IDCODE 0x530 /* PS IDCODE */
Michal Simekaa7eb2b2013-03-20 13:50:12 +010030
Soren Brinkmannb5f177f2013-07-17 10:10:14 -070031#define SLCR_UNLOCK_MAGIC 0xDF0D
Michal Simekaa7eb2b2013-03-20 13:50:12 +010032#define SLCR_A9_CPU_CLKSTOP 0x10
33#define SLCR_A9_CPU_RST 0x1
Michal Simek00f7dc62013-07-31 09:19:59 +020034#define SLCR_PSS_IDCODE_DEVICE_SHIFT 12
35#define SLCR_PSS_IDCODE_DEVICE_MASK 0x1F
Michal Simekaa7eb2b2013-03-20 13:50:12 +010036
Steffen Trumtrar7b274ef2013-06-29 09:20:17 +020037static void __iomem *zynq_slcr_base;
Michal Simek016f4dc2013-11-26 15:41:31 +010038static struct regmap *zynq_slcr_regmap;
Michal Simek64b889b2013-03-27 12:37:53 +010039
40/**
Michal Simek871c6972014-01-06 14:52:02 +010041 * zynq_slcr_write - Write to a register in SLCR block
42 *
43 * @val: Value to write to the register
44 * @offset: Register offset in SLCR block
45 *
46 * Return: a negative value on error, 0 on success
47 */
48static int zynq_slcr_write(u32 val, u32 offset)
49{
Michal Simek871c6972014-01-06 14:52:02 +010050 return regmap_write(zynq_slcr_regmap, offset, val);
51}
52
53/**
54 * zynq_slcr_read - Read a register in SLCR block
55 *
56 * @val: Pointer to value to be read from SLCR
57 * @offset: Register offset in SLCR block
58 *
59 * Return: a negative value on error, 0 on success
60 */
61static int zynq_slcr_read(u32 *val, u32 offset)
62{
Michal Simek33296592014-12-11 11:31:30 +010063 return regmap_read(zynq_slcr_regmap, offset, val);
Michal Simek871c6972014-01-06 14:52:02 +010064}
65
66/**
Michal Simek56880072013-11-26 14:46:58 +010067 * zynq_slcr_unlock - Unlock SLCR registers
68 *
69 * Return: a negative value on error, 0 on success
70 */
71static inline int zynq_slcr_unlock(void)
72{
73 zynq_slcr_write(SLCR_UNLOCK_MAGIC, SLCR_UNLOCK_OFFSET);
74
75 return 0;
76}
77
78/**
Michal Simek00f7dc62013-07-31 09:19:59 +020079 * zynq_slcr_get_device_id - Read device code id
80 *
81 * Return: Device code id
82 */
83u32 zynq_slcr_get_device_id(void)
84{
85 u32 val;
86
87 zynq_slcr_read(&val, SLCR_PSS_IDCODE);
88 val >>= SLCR_PSS_IDCODE_DEVICE_SHIFT;
89 val &= SLCR_PSS_IDCODE_DEVICE_MASK;
90
91 return val;
92}
93
94/**
Michal Simek96790f02013-03-20 11:42:15 +010095 * zynq_slcr_system_reset - Reset the entire system.
96 */
97void zynq_slcr_system_reset(void)
98{
99 u32 reboot;
100
101 /*
102 * Unlock the SLCR then reset the system.
103 * Note that this seems to require raw i/o
104 * functions or there's a lockup?
105 */
Michal Simek56880072013-11-26 14:46:58 +0100106 zynq_slcr_unlock();
Michal Simek96790f02013-03-20 11:42:15 +0100107
108 /*
109 * Clear 0x0F000000 bits of reboot status register to workaround
110 * the FSBL not loading the bitstream after soft-reboot
111 * This is a temporary solution until we know more.
112 */
Michal Simek871c6972014-01-06 14:52:02 +0100113 zynq_slcr_read(&reboot, SLCR_REBOOT_STATUS_OFFSET);
114 zynq_slcr_write(reboot & 0xF0FFFFFF, SLCR_REBOOT_STATUS_OFFSET);
115 zynq_slcr_write(1, SLCR_PS_RST_CTRL_OFFSET);
Michal Simek96790f02013-03-20 11:42:15 +0100116}
117
118/**
Michal Simekaa7eb2b2013-03-20 13:50:12 +0100119 * zynq_slcr_cpu_start - Start cpu
120 * @cpu: cpu number
121 */
122void zynq_slcr_cpu_start(int cpu)
123{
Michal Simek871c6972014-01-06 14:52:02 +0100124 u32 reg;
125
126 zynq_slcr_read(&reg, SLCR_A9_CPU_RST_CTRL_OFFSET);
Soren Brinkmann3db9e862013-07-17 10:10:15 -0700127 reg &= ~(SLCR_A9_CPU_RST << cpu);
Michal Simek871c6972014-01-06 14:52:02 +0100128 zynq_slcr_write(reg, SLCR_A9_CPU_RST_CTRL_OFFSET);
Soren Brinkmann3db9e862013-07-17 10:10:15 -0700129 reg &= ~(SLCR_A9_CPU_CLKSTOP << cpu);
Michal Simek871c6972014-01-06 14:52:02 +0100130 zynq_slcr_write(reg, SLCR_A9_CPU_RST_CTRL_OFFSET);
Soren Brinkmann50c79602014-09-02 14:19:12 -0700131
132 zynq_slcr_cpu_state_write(cpu, false);
Michal Simekaa7eb2b2013-03-20 13:50:12 +0100133}
134
135/**
136 * zynq_slcr_cpu_stop - Stop cpu
137 * @cpu: cpu number
138 */
139void zynq_slcr_cpu_stop(int cpu)
140{
Michal Simek871c6972014-01-06 14:52:02 +0100141 u32 reg;
142
143 zynq_slcr_read(&reg, SLCR_A9_CPU_RST_CTRL_OFFSET);
Soren Brinkmann3db9e862013-07-17 10:10:15 -0700144 reg |= (SLCR_A9_CPU_CLKSTOP | SLCR_A9_CPU_RST) << cpu;
Michal Simek871c6972014-01-06 14:52:02 +0100145 zynq_slcr_write(reg, SLCR_A9_CPU_RST_CTRL_OFFSET);
Michal Simekaa7eb2b2013-03-20 13:50:12 +0100146}
147
148/**
Soren Brinkmann50c79602014-09-02 14:19:12 -0700149 * zynq_slcr_cpu_state - Read/write cpu state
150 * @cpu: cpu number
Michal Simek016f4dc2013-11-26 15:41:31 +0100151 *
Soren Brinkmann50c79602014-09-02 14:19:12 -0700152 * SLCR_REBOOT_STATUS save upper 2 bits (31/30 cpu states for cpu0 and cpu1)
153 * 0 means cpu is running, 1 cpu is going to die.
154 *
155 * Return: true if cpu is running, false if cpu is going to die
156 */
157bool zynq_slcr_cpu_state_read(int cpu)
158{
159 u32 state;
160
161 state = readl(zynq_slcr_base + SLCR_REBOOT_STATUS_OFFSET);
162 state &= 1 << (31 - cpu);
163
164 return !state;
165}
166
167/**
168 * zynq_slcr_cpu_state - Read/write cpu state
169 * @cpu: cpu number
170 * @die: cpu state - true if cpu is going to die
171 *
172 * SLCR_REBOOT_STATUS save upper 2 bits (31/30 cpu states for cpu0 and cpu1)
173 * 0 means cpu is running, 1 cpu is going to die.
174 */
175void zynq_slcr_cpu_state_write(int cpu, bool die)
176{
177 u32 state, mask;
178
179 state = readl(zynq_slcr_base + SLCR_REBOOT_STATUS_OFFSET);
180 mask = 1 << (31 - cpu);
181 if (die)
182 state |= mask;
183 else
184 state &= ~mask;
185 writel(state, zynq_slcr_base + SLCR_REBOOT_STATUS_OFFSET);
186}
187
188/**
Michal Simek016f4dc2013-11-26 15:41:31 +0100189 * zynq_early_slcr_init - Early slcr init function
190 *
191 * Return: 0 on success, negative errno otherwise.
192 *
193 * Called very early during boot from platform code to unlock SLCR.
194 */
195int __init zynq_early_slcr_init(void)
196{
Michal Simek64b889b2013-03-27 12:37:53 +0100197 struct device_node *np;
198
199 np = of_find_compatible_node(NULL, NULL, "xlnx,zynq-slcr");
200 if (!np) {
201 pr_err("%s: no slcr node found\n", __func__);
202 BUG();
203 }
204
205 zynq_slcr_base = of_iomap(np, 0);
206 if (!zynq_slcr_base) {
207 pr_err("%s: Unable to map I/O memory\n", __func__);
208 BUG();
209 }
210
Steffen Trumtrar5e218282013-11-26 14:02:44 +0100211 np->data = (__force void *)zynq_slcr_base;
212
Michal Simek33296592014-12-11 11:31:30 +0100213 zynq_slcr_regmap = syscon_regmap_lookup_by_compatible("xlnx,zynq-slcr");
214 if (IS_ERR(zynq_slcr_regmap)) {
215 pr_err("%s: failed to find zynq-slcr\n", __func__);
216 return -ENODEV;
217 }
218
Michal Simek64b889b2013-03-27 12:37:53 +0100219 /* unlock the SLCR so that registers can be changed */
Michal Simek56880072013-11-26 14:46:58 +0100220 zynq_slcr_unlock();
Michal Simek64b889b2013-03-27 12:37:53 +0100221
222 pr_info("%s mapped to %p\n", np->name, zynq_slcr_base);
223
Michal Simek64b889b2013-03-27 12:37:53 +0100224 of_node_put(np);
225
226 return 0;
227}