blob: a4336995a4108675d4a2f73a9af6dcde1838be04 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Version 2.13
3 *
4 * AMD 755/756/766/8111 and nVidia nForce/2/2s/3/3s/CK804/MCP04
5 * IDE driver for Linux.
6 *
7 * Copyright (c) 2000-2002 Vojtech Pavlik
8 *
9 * Based on the work of:
10 * Andre Hedrick
11 */
12
13/*
14 * This program is free software; you can redistribute it and/or modify it
15 * under the terms of the GNU General Public License version 2 as published by
16 * the Free Software Foundation.
17 */
18
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <linux/module.h>
20#include <linux/kernel.h>
21#include <linux/ioport.h>
22#include <linux/blkdev.h>
23#include <linux/pci.h>
24#include <linux/init.h>
25#include <linux/ide.h>
26#include <asm/io.h>
27
28#include "ide-timing.h"
29
30#define DISPLAY_AMD_TIMINGS
31
32#define AMD_IDE_ENABLE (0x00 + amd_config->base)
33#define AMD_IDE_CONFIG (0x01 + amd_config->base)
34#define AMD_CABLE_DETECT (0x02 + amd_config->base)
35#define AMD_DRIVE_TIMING (0x08 + amd_config->base)
36#define AMD_8BIT_TIMING (0x0e + amd_config->base)
37#define AMD_ADDRESS_SETUP (0x0c + amd_config->base)
38#define AMD_UDMA_TIMING (0x10 + amd_config->base)
39
40#define AMD_UDMA 0x07
41#define AMD_UDMA_33 0x01
42#define AMD_UDMA_66 0x02
43#define AMD_UDMA_100 0x03
44#define AMD_UDMA_133 0x04
45#define AMD_CHECK_SWDMA 0x08
46#define AMD_BAD_SWDMA 0x10
47#define AMD_BAD_FIFO 0x20
48#define AMD_CHECK_SERENADE 0x40
49
50/*
51 * AMD SouthBridge chips.
52 */
53
54static struct amd_ide_chip {
55 unsigned short id;
56 unsigned long base;
57 unsigned char flags;
58} amd_ide_chips[] = {
59 { PCI_DEVICE_ID_AMD_COBRA_7401, 0x40, AMD_UDMA_33 | AMD_BAD_SWDMA },
60 { PCI_DEVICE_ID_AMD_VIPER_7409, 0x40, AMD_UDMA_66 | AMD_CHECK_SWDMA },
61 { PCI_DEVICE_ID_AMD_VIPER_7411, 0x40, AMD_UDMA_100 | AMD_BAD_FIFO },
62 { PCI_DEVICE_ID_AMD_OPUS_7441, 0x40, AMD_UDMA_100 },
63 { PCI_DEVICE_ID_AMD_8111_IDE, 0x40, AMD_UDMA_133 | AMD_CHECK_SERENADE },
64 { PCI_DEVICE_ID_NVIDIA_NFORCE_IDE, 0x50, AMD_UDMA_100 },
65 { PCI_DEVICE_ID_NVIDIA_NFORCE2_IDE, 0x50, AMD_UDMA_133 },
66 { PCI_DEVICE_ID_NVIDIA_NFORCE2S_IDE, 0x50, AMD_UDMA_133 },
67 { PCI_DEVICE_ID_NVIDIA_NFORCE2S_SATA, 0x50, AMD_UDMA_133 },
68 { PCI_DEVICE_ID_NVIDIA_NFORCE3_IDE, 0x50, AMD_UDMA_133 },
69 { PCI_DEVICE_ID_NVIDIA_NFORCE3S_IDE, 0x50, AMD_UDMA_133 },
70 { PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA, 0x50, AMD_UDMA_133 },
71 { PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA2, 0x50, AMD_UDMA_133 },
72 { PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_IDE, 0x50, AMD_UDMA_133 },
73 { PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_IDE, 0x50, AMD_UDMA_133 },
Andy Curridaf00f982005-05-23 08:55:45 -070074 { PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_IDE, 0x50, AMD_UDMA_133 },
Rob Punkunus21e2c012005-07-03 17:37:18 +020075 { PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_IDE, 0x50, AMD_UDMA_133 },
Andrew Chew4c5c8162006-04-20 15:54:26 -070076 { PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_IDE, 0x50, AMD_UDMA_133 },
Randy Dunlap353dcf72006-06-25 01:36:55 -070077 { PCI_DEVICE_ID_NVIDIA_NFORCE_MCP65_IDE, 0x50, AMD_UDMA_133 },
Peer Chencda5e612006-11-02 22:07:27 -080078 { PCI_DEVICE_ID_NVIDIA_NFORCE_MCP67_IDE, 0x50, AMD_UDMA_133 },
Jordan Crouse7fab7732005-11-09 23:26:09 +010079 { PCI_DEVICE_ID_AMD_CS5536_IDE, 0x40, AMD_UDMA_100 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070080 { 0 }
81};
82
83static struct amd_ide_chip *amd_config;
84static ide_pci_device_t *amd_chipset;
85static unsigned int amd_80w;
86static unsigned int amd_clock;
87
88static char *amd_dma[] = { "MWDMA16", "UDMA33", "UDMA66", "UDMA100", "UDMA133" };
89static unsigned char amd_cyc2udma[] = { 6, 6, 5, 4, 0, 1, 1, 2, 2, 3, 3, 3, 3, 3, 3, 7 };
90
91/*
92 * AMD /proc entry.
93 */
94
95#ifdef CONFIG_PROC_FS
96
97#include <linux/stat.h>
98#include <linux/proc_fs.h>
99
100static u8 amd74xx_proc;
101
102static unsigned char amd_udma2cyc[] = { 4, 6, 8, 10, 3, 2, 1, 15 };
103static unsigned long amd_base;
104static struct pci_dev *bmide_dev;
105extern int (*amd74xx_display_info)(char *, char **, off_t, int); /* ide-proc.c */
106
107#define amd_print(format, arg...) p += sprintf(p, format "\n" , ## arg)
108#define amd_print_drive(name, format, arg...)\
109 p += sprintf(p, name); for (i = 0; i < 4; i++) p += sprintf(p, format, ## arg); p += sprintf(p, "\n");
110
111static int amd74xx_get_info(char *buffer, char **addr, off_t offset, int count)
112{
113 int speed[4], cycle[4], setup[4], active[4], recover[4], den[4],
114 uen[4], udma[4], active8b[4], recover8b[4];
115 struct pci_dev *dev = bmide_dev;
116 unsigned int v, u, i;
117 unsigned short c, w;
118 unsigned char t;
119 int len;
120 char *p = buffer;
121
122 amd_print("----------AMD BusMastering IDE Configuration----------------");
123
124 amd_print("Driver Version: 2.13");
125 amd_print("South Bridge: %s", pci_name(bmide_dev));
126
127 pci_read_config_byte(dev, PCI_REVISION_ID, &t);
128 amd_print("Revision: IDE %#x", t);
129 amd_print("Highest DMA rate: %s", amd_dma[amd_config->flags & AMD_UDMA]);
130
131 amd_print("BM-DMA base: %#lx", amd_base);
132 amd_print("PCI clock: %d.%dMHz", amd_clock / 1000, amd_clock / 100 % 10);
133
134 amd_print("-----------------------Primary IDE-------Secondary IDE------");
135
136 pci_read_config_byte(dev, AMD_IDE_CONFIG, &t);
137 amd_print("Prefetch Buffer: %10s%20s", (t & 0x80) ? "yes" : "no", (t & 0x20) ? "yes" : "no");
138 amd_print("Post Write Buffer: %10s%20s", (t & 0x40) ? "yes" : "no", (t & 0x10) ? "yes" : "no");
139
140 pci_read_config_byte(dev, AMD_IDE_ENABLE, &t);
141 amd_print("Enabled: %10s%20s", (t & 0x02) ? "yes" : "no", (t & 0x01) ? "yes" : "no");
142
143 c = inb(amd_base + 0x02) | (inb(amd_base + 0x0a) << 8);
144 amd_print("Simplex only: %10s%20s", (c & 0x80) ? "yes" : "no", (c & 0x8000) ? "yes" : "no");
145
146 amd_print("Cable Type: %10s%20s", (amd_80w & 1) ? "80w" : "40w", (amd_80w & 2) ? "80w" : "40w");
147
148 if (!amd_clock)
149 return p - buffer;
150
151 amd_print("-------------------drive0----drive1----drive2----drive3-----");
152
153 pci_read_config_byte(dev, AMD_ADDRESS_SETUP, &t);
154 pci_read_config_dword(dev, AMD_DRIVE_TIMING, &v);
155 pci_read_config_word(dev, AMD_8BIT_TIMING, &w);
156 pci_read_config_dword(dev, AMD_UDMA_TIMING, &u);
157
158 for (i = 0; i < 4; i++) {
159 setup[i] = ((t >> ((3 - i) << 1)) & 0x3) + 1;
160 recover8b[i] = ((w >> ((1 - (i >> 1)) << 3)) & 0xf) + 1;
161 active8b[i] = ((w >> (((1 - (i >> 1)) << 3) + 4)) & 0xf) + 1;
162 active[i] = ((v >> (((3 - i) << 3) + 4)) & 0xf) + 1;
163 recover[i] = ((v >> ((3 - i) << 3)) & 0xf) + 1;
164
165 udma[i] = amd_udma2cyc[((u >> ((3 - i) << 3)) & 0x7)];
166 uen[i] = ((u >> ((3 - i) << 3)) & 0x40) ? 1 : 0;
167 den[i] = (c & ((i & 1) ? 0x40 : 0x20) << ((i & 2) << 2));
168
169 if (den[i] && uen[i] && udma[i] == 1) {
170 speed[i] = amd_clock * 3;
171 cycle[i] = 666666 / amd_clock;
172 continue;
173 }
174
175 if (den[i] && uen[i] && udma[i] == 15) {
176 speed[i] = amd_clock * 4;
177 cycle[i] = 500000 / amd_clock;
178 continue;
179 }
180
181 speed[i] = 4 * amd_clock / ((den[i] && uen[i]) ? udma[i] : (active[i] + recover[i]) * 2);
182 cycle[i] = 1000000 * ((den[i] && uen[i]) ? udma[i] : (active[i] + recover[i]) * 2) / amd_clock / 2;
183 }
184
185 amd_print_drive("Transfer Mode: ", "%10s", den[i] ? (uen[i] ? "UDMA" : "DMA") : "PIO");
186
187 amd_print_drive("Address Setup: ", "%8dns", 1000000 * setup[i] / amd_clock);
188 amd_print_drive("Cmd Active: ", "%8dns", 1000000 * active8b[i] / amd_clock);
189 amd_print_drive("Cmd Recovery: ", "%8dns", 1000000 * recover8b[i] / amd_clock);
190 amd_print_drive("Data Active: ", "%8dns", 1000000 * active[i] / amd_clock);
191 amd_print_drive("Data Recovery: ", "%8dns", 1000000 * recover[i] / amd_clock);
192 amd_print_drive("Cycle Time: ", "%8dns", cycle[i]);
193 amd_print_drive("Transfer Rate: ", "%4d.%dMB/s", speed[i] / 1000, speed[i] / 100 % 10);
194
195 /* hoping p - buffer is less than 4K... */
196 len = (p - buffer) - offset;
197 *addr = buffer + offset;
198
199 return len > count ? count : len;
200}
201
202#endif
203
204/*
205 * amd_set_speed() writes timing values to the chipset registers
206 */
207
208static void amd_set_speed(struct pci_dev *dev, unsigned char dn, struct ide_timing *timing)
209{
210 unsigned char t;
211
212 pci_read_config_byte(dev, AMD_ADDRESS_SETUP, &t);
213 t = (t & ~(3 << ((3 - dn) << 1))) | ((FIT(timing->setup, 1, 4) - 1) << ((3 - dn) << 1));
214 pci_write_config_byte(dev, AMD_ADDRESS_SETUP, t);
215
216 pci_write_config_byte(dev, AMD_8BIT_TIMING + (1 - (dn >> 1)),
217 ((FIT(timing->act8b, 1, 16) - 1) << 4) | (FIT(timing->rec8b, 1, 16) - 1));
218
219 pci_write_config_byte(dev, AMD_DRIVE_TIMING + (3 - dn),
220 ((FIT(timing->active, 1, 16) - 1) << 4) | (FIT(timing->recover, 1, 16) - 1));
221
222 switch (amd_config->flags & AMD_UDMA) {
223 case AMD_UDMA_33: t = timing->udma ? (0xc0 | (FIT(timing->udma, 2, 5) - 2)) : 0x03; break;
224 case AMD_UDMA_66: t = timing->udma ? (0xc0 | amd_cyc2udma[FIT(timing->udma, 2, 10)]) : 0x03; break;
225 case AMD_UDMA_100: t = timing->udma ? (0xc0 | amd_cyc2udma[FIT(timing->udma, 1, 10)]) : 0x03; break;
226 case AMD_UDMA_133: t = timing->udma ? (0xc0 | amd_cyc2udma[FIT(timing->udma, 1, 15)]) : 0x03; break;
227 default: return;
228 }
229
230 pci_write_config_byte(dev, AMD_UDMA_TIMING + (3 - dn), t);
231}
232
233/*
234 * amd_set_drive() computes timing values configures the drive and
235 * the chipset to a desired transfer mode. It also can be called
236 * by upper layers.
237 */
238
239static int amd_set_drive(ide_drive_t *drive, u8 speed)
240{
241 ide_drive_t *peer = HWIF(drive)->drives + (~drive->dn & 1);
242 struct ide_timing t, p;
243 int T, UT;
244
245 if (speed != XFER_PIO_SLOW && speed != drive->current_speed)
246 if (ide_config_drive_speed(drive, speed))
247 printk(KERN_WARNING "ide%d: Drive %d didn't accept speed setting. Oh, well.\n",
248 drive->dn >> 1, drive->dn & 1);
249
250 T = 1000000000 / amd_clock;
251 UT = T / min_t(int, max_t(int, amd_config->flags & AMD_UDMA, 1), 2);
252
253 ide_timing_compute(drive, speed, &t, T, UT);
254
255 if (peer->present) {
256 ide_timing_compute(peer, peer->current_speed, &p, T, UT);
257 ide_timing_merge(&p, &t, &t, IDE_TIMING_8BIT);
258 }
259
260 if (speed == XFER_UDMA_5 && amd_clock <= 33333) t.udma = 1;
261 if (speed == XFER_UDMA_6 && amd_clock <= 33333) t.udma = 15;
262
263 amd_set_speed(HWIF(drive)->pci_dev, drive->dn, &t);
264
265 if (!drive->init_speed)
266 drive->init_speed = speed;
267 drive->current_speed = speed;
268
269 return 0;
270}
271
272/*
273 * amd74xx_tune_drive() is a callback from upper layers for
274 * PIO-only tuning.
275 */
276
277static void amd74xx_tune_drive(ide_drive_t *drive, u8 pio)
278{
279 if (pio == 255) {
280 amd_set_drive(drive, ide_find_best_mode(drive, XFER_PIO | XFER_EPIO));
281 return;
282 }
283
284 amd_set_drive(drive, XFER_PIO_0 + min_t(byte, pio, 5));
285}
286
287/*
288 * amd74xx_dmaproc() is a callback from upper layers that can do
289 * a lot, but we use it for DMA/PIO tuning only, delegating everything
290 * else to the default ide_dmaproc().
291 */
292
293static int amd74xx_ide_dma_check(ide_drive_t *drive)
294{
295 int w80 = HWIF(drive)->udma_four;
296
297 u8 speed = ide_find_best_mode(drive,
298 XFER_PIO | XFER_EPIO | XFER_MWDMA | XFER_UDMA |
299 ((amd_config->flags & AMD_BAD_SWDMA) ? 0 : XFER_SWDMA) |
300 (w80 && (amd_config->flags & AMD_UDMA) >= AMD_UDMA_66 ? XFER_UDMA_66 : 0) |
301 (w80 && (amd_config->flags & AMD_UDMA) >= AMD_UDMA_100 ? XFER_UDMA_100 : 0) |
302 (w80 && (amd_config->flags & AMD_UDMA) >= AMD_UDMA_133 ? XFER_UDMA_133 : 0));
303
304 amd_set_drive(drive, speed);
305
306 if (drive->autodma && (speed & XFER_MODE) != XFER_PIO)
307 return HWIF(drive)->ide_dma_on(drive);
308 return HWIF(drive)->ide_dma_off_quietly(drive);
309}
310
311/*
312 * The initialization callback. Here we determine the IDE chip type
313 * and initialize its drive independent registers.
314 */
315
Herbert Xue895f922005-07-03 16:15:41 +0200316static unsigned int __devinit init_chipset_amd74xx(struct pci_dev *dev, const char *name)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317{
318 unsigned char t;
319 unsigned int u;
320 int i;
321
322/*
323 * Check for bad SWDMA.
324 */
325
326 if (amd_config->flags & AMD_CHECK_SWDMA) {
327 pci_read_config_byte(dev, PCI_REVISION_ID, &t);
328 if (t <= 7)
329 amd_config->flags |= AMD_BAD_SWDMA;
330 }
331
332/*
333 * Check 80-wire cable presence.
334 */
335
336 switch (amd_config->flags & AMD_UDMA) {
337
338 case AMD_UDMA_133:
339 case AMD_UDMA_100:
340 pci_read_config_byte(dev, AMD_CABLE_DETECT, &t);
341 pci_read_config_dword(dev, AMD_UDMA_TIMING, &u);
342 amd_80w = ((t & 0x3) ? 1 : 0) | ((t & 0xc) ? 2 : 0);
343 for (i = 24; i >= 0; i -= 8)
344 if (((u >> i) & 4) && !(amd_80w & (1 << (1 - (i >> 4))))) {
345 printk(KERN_WARNING "%s: BIOS didn't set cable bits correctly. Enabling workaround.\n",
346 amd_chipset->name);
347 amd_80w |= (1 << (1 - (i >> 4)));
348 }
349 break;
350
351 case AMD_UDMA_66:
Rene Herman9edc91d2006-03-28 01:56:30 -0800352 /* no host side cable detection */
353 amd_80w = 0x03;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354 break;
355 }
356
357/*
358 * Take care of prefetch & postwrite.
359 */
360
361 pci_read_config_byte(dev, AMD_IDE_CONFIG, &t);
362 pci_write_config_byte(dev, AMD_IDE_CONFIG,
363 (amd_config->flags & AMD_BAD_FIFO) ? (t & 0x0f) : (t | 0xf0));
364
365/*
366 * Take care of incorrectly wired Serenade mainboards.
367 */
368
369 if ((amd_config->flags & AMD_CHECK_SERENADE) &&
370 dev->subsystem_vendor == PCI_VENDOR_ID_AMD &&
371 dev->subsystem_device == PCI_DEVICE_ID_AMD_SERENADE)
372 amd_config->flags = AMD_UDMA_100;
373
374/*
375 * Determine the system bus clock.
376 */
377
378 amd_clock = system_bus_clock() * 1000;
379
380 switch (amd_clock) {
381 case 33000: amd_clock = 33333; break;
382 case 37000: amd_clock = 37500; break;
383 case 41000: amd_clock = 41666; break;
384 }
385
386 if (amd_clock < 20000 || amd_clock > 50000) {
387 printk(KERN_WARNING "%s: User given PCI clock speed impossible (%d), using 33 MHz instead.\n",
388 amd_chipset->name, amd_clock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 amd_clock = 33333;
390 }
391
392/*
393 * Print the boot message.
394 */
395
396 pci_read_config_byte(dev, PCI_REVISION_ID, &t);
397 printk(KERN_INFO "%s: %s (rev %02x) %s controller\n",
398 amd_chipset->name, pci_name(dev), t, amd_dma[amd_config->flags & AMD_UDMA]);
399
400/*
401 * Register /proc/ide/amd74xx entry
402 */
403
404#if defined(DISPLAY_AMD_TIMINGS) && defined(CONFIG_PROC_FS)
405 if (!amd74xx_proc) {
406 amd_base = pci_resource_start(dev, 4);
407 bmide_dev = dev;
408 ide_pci_create_host_proc("amd74xx", amd74xx_get_info);
409 amd74xx_proc = 1;
410 }
411#endif /* DISPLAY_AMD_TIMINGS && CONFIG_PROC_FS */
412
413 return dev->irq;
414}
415
Herbert Xue895f922005-07-03 16:15:41 +0200416static void __devinit init_hwif_amd74xx(ide_hwif_t *hwif)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417{
418 int i;
419
420 if (hwif->irq == 0) /* 0 is bogus but will do for now */
421 hwif->irq = pci_get_legacy_ide_irq(hwif->pci_dev, hwif->channel);
422
423 hwif->autodma = 0;
424
425 hwif->tuneproc = &amd74xx_tune_drive;
426 hwif->speedproc = &amd_set_drive;
427
428 for (i = 0; i < 2; i++) {
429 hwif->drives[i].io_32bit = 1;
430 hwif->drives[i].unmask = 1;
431 hwif->drives[i].autotune = 1;
432 hwif->drives[i].dn = hwif->channel * 2 + i;
433 }
434
435 if (!hwif->dma_base)
436 return;
437
438 hwif->atapi_dma = 1;
439 hwif->ultra_mask = 0x7f;
440 hwif->mwdma_mask = 0x07;
441 hwif->swdma_mask = 0x07;
442
443 if (!hwif->udma_four)
444 hwif->udma_four = (amd_80w >> hwif->channel) & 1;
445 hwif->ide_dma_check = &amd74xx_ide_dma_check;
446 if (!noautodma)
447 hwif->autodma = 1;
448 hwif->drives[0].autodma = hwif->autodma;
449 hwif->drives[1].autodma = hwif->autodma;
450}
451
452#define DECLARE_AMD_DEV(name_str) \
453 { \
454 .name = name_str, \
455 .init_chipset = init_chipset_amd74xx, \
456 .init_hwif = init_hwif_amd74xx, \
457 .channels = 2, \
458 .autodma = AUTODMA, \
459 .enablebits = {{0x40,0x02,0x02}, {0x40,0x01,0x01}}, \
460 .bootable = ON_BOARD, \
461 }
462
463#define DECLARE_NV_DEV(name_str) \
464 { \
465 .name = name_str, \
466 .init_chipset = init_chipset_amd74xx, \
467 .init_hwif = init_hwif_amd74xx, \
468 .channels = 2, \
469 .autodma = AUTODMA, \
470 .enablebits = {{0x50,0x02,0x02}, {0x50,0x01,0x01}}, \
471 .bootable = ON_BOARD, \
472 }
473
474static ide_pci_device_t amd74xx_chipsets[] __devinitdata = {
475 /* 0 */ DECLARE_AMD_DEV("AMD7401"),
476 /* 1 */ DECLARE_AMD_DEV("AMD7409"),
477 /* 2 */ DECLARE_AMD_DEV("AMD7411"),
478 /* 3 */ DECLARE_AMD_DEV("AMD7441"),
479 /* 4 */ DECLARE_AMD_DEV("AMD8111"),
480
481 /* 5 */ DECLARE_NV_DEV("NFORCE"),
482 /* 6 */ DECLARE_NV_DEV("NFORCE2"),
483 /* 7 */ DECLARE_NV_DEV("NFORCE2-U400R"),
484 /* 8 */ DECLARE_NV_DEV("NFORCE2-U400R-SATA"),
485 /* 9 */ DECLARE_NV_DEV("NFORCE3-150"),
486 /* 10 */ DECLARE_NV_DEV("NFORCE3-250"),
487 /* 11 */ DECLARE_NV_DEV("NFORCE3-250-SATA"),
488 /* 12 */ DECLARE_NV_DEV("NFORCE3-250-SATA2"),
489 /* 13 */ DECLARE_NV_DEV("NFORCE-CK804"),
490 /* 14 */ DECLARE_NV_DEV("NFORCE-MCP04"),
Andy Curridaf00f982005-05-23 08:55:45 -0700491 /* 15 */ DECLARE_NV_DEV("NFORCE-MCP51"),
Rob Punkunus21e2c012005-07-03 17:37:18 +0200492 /* 16 */ DECLARE_NV_DEV("NFORCE-MCP55"),
Andrew Chew4c5c8162006-04-20 15:54:26 -0700493 /* 17 */ DECLARE_NV_DEV("NFORCE-MCP61"),
Randy Dunlap353dcf72006-06-25 01:36:55 -0700494 /* 18 */ DECLARE_NV_DEV("NFORCE-MCP65"),
Peer Chencda5e612006-11-02 22:07:27 -0800495 /* 19 */ DECLARE_NV_DEV("NFORCE-MCP67"),
496 /* 20 */ DECLARE_AMD_DEV("AMD5536"),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497};
498
499static int __devinit amd74xx_probe(struct pci_dev *dev, const struct pci_device_id *id)
500{
501 amd_chipset = amd74xx_chipsets + id->driver_data;
502 amd_config = amd_ide_chips + id->driver_data;
503 if (dev->device != amd_config->id) {
504 printk(KERN_ERR "%s: assertion 0x%02x == 0x%02x failed !\n",
505 pci_name(dev), dev->device, amd_config->id);
506 return -ENODEV;
507 }
508 return ide_setup_pci_device(dev, amd_chipset);
509}
510
511static struct pci_device_id amd74xx_pci_tbl[] = {
512 { PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_COBRA_7401, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
513 { PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7409, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1 },
514 { PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2 },
515 { PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_OPUS_7441, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 3 },
516 { PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 4 },
517 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 5 },
518 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 6 },
519 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2S_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 7 },
520#ifdef CONFIG_BLK_DEV_IDE_SATA
521 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2S_SATA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 8 },
522#endif
523 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 9 },
524 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 10 },
525#ifdef CONFIG_BLK_DEV_IDE_SATA
526 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 11 },
527 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 12 },
528#endif
529 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 13 },
530 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 14 },
Andy Curridaf00f982005-05-23 08:55:45 -0700531 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 15 },
Rob Punkunus21e2c012005-07-03 17:37:18 +0200532 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 16 },
Andrew Chew4c5c8162006-04-20 15:54:26 -0700533 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 17 },
Randy Dunlap353dcf72006-06-25 01:36:55 -0700534 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP65_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 18 },
Peer Chencda5e612006-11-02 22:07:27 -0800535 { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP67_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 19 },
536 { PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 20 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537 { 0, },
538};
539MODULE_DEVICE_TABLE(pci, amd74xx_pci_tbl);
540
541static struct pci_driver driver = {
542 .name = "AMD_IDE",
543 .id_table = amd74xx_pci_tbl,
544 .probe = amd74xx_probe,
545};
546
Bartlomiej Zolnierkiewicz82ab1ee2007-01-27 13:46:56 +0100547static int __init amd74xx_ide_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548{
549 return ide_pci_register_driver(&driver);
550}
551
552module_init(amd74xx_ide_init);
553
554MODULE_AUTHOR("Vojtech Pavlik");
555MODULE_DESCRIPTION("AMD PCI IDE driver");
556MODULE_LICENSE("GPL");