blob: 7129c86a79dbfa679fa6dd707dab70aad9821324 [file] [log] [blame]
Mike Turquette9d9f78e2012-03-15 23:11:20 -07001/*
2 * Copyright (C) 2011 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
3 * Copyright (C) 2011 Richard Zhao, Linaro <richard.zhao@linaro.org>
4 * Copyright (C) 2011-2012 Mike Turquette, Linaro Ltd <mturquette@linaro.org>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * Simple multiplexer clock implementation
11 */
12
Mike Turquette9d9f78e2012-03-15 23:11:20 -070013#include <linux/clk-provider.h>
14#include <linux/module.h>
15#include <linux/slab.h>
16#include <linux/io.h>
17#include <linux/err.h>
18
19/*
20 * DOC: basic adjustable multiplexer clock that cannot gate
21 *
22 * Traits of this clock:
23 * prepare - clk_prepare only ensures that parents are prepared
24 * enable - clk_enable only ensures that parents are enabled
25 * rate - rate is only affected by parent switching. No clk_set_rate support
26 * parent - parent is adjustable through clk_set_parent
27 */
28
29#define to_clk_mux(_hw) container_of(_hw, struct clk_mux, hw)
30
31static u8 clk_mux_get_parent(struct clk_hw *hw)
32{
33 struct clk_mux *mux = to_clk_mux(hw);
Stephen Boyd497295a2015-06-25 16:53:23 -070034 int num_parents = clk_hw_get_num_parents(hw);
Mike Turquette9d9f78e2012-03-15 23:11:20 -070035 u32 val;
36
37 /*
38 * FIXME need a mux-specific flag to determine if val is bitwise or numeric
39 * e.g. sys_clkin_ck's clksel field is 3 bits wide, but ranges from 0x1
40 * to 0x7 (index starts at one)
41 * OTOH, pmd_trace_clk_mux_ck uses a separate bit for each clock, so
42 * val = 0x4 really means "bit 2, index starts at bit 0"
43 */
Gerhard Sittigaa514ce2013-07-22 14:14:40 +020044 val = clk_readl(mux->reg) >> mux->shift;
Peter De Schrijverce4f3312013-03-22 14:07:53 +020045 val &= mux->mask;
46
47 if (mux->table) {
48 int i;
49
50 for (i = 0; i < num_parents; i++)
51 if (mux->table[i] == val)
52 return i;
53 return -EINVAL;
54 }
Mike Turquette9d9f78e2012-03-15 23:11:20 -070055
56 if (val && (mux->flags & CLK_MUX_INDEX_BIT))
57 val = ffs(val) - 1;
58
59 if (val && (mux->flags & CLK_MUX_INDEX_ONE))
60 val--;
61
Peter De Schrijverce4f3312013-03-22 14:07:53 +020062 if (val >= num_parents)
Mike Turquette9d9f78e2012-03-15 23:11:20 -070063 return -EINVAL;
64
65 return val;
66}
Mike Turquette9d9f78e2012-03-15 23:11:20 -070067
68static int clk_mux_set_parent(struct clk_hw *hw, u8 index)
69{
70 struct clk_mux *mux = to_clk_mux(hw);
71 u32 val;
72 unsigned long flags = 0;
73
Peter De Schrijverce4f3312013-03-22 14:07:53 +020074 if (mux->table)
75 index = mux->table[index];
Mike Turquette9d9f78e2012-03-15 23:11:20 -070076
Peter De Schrijverce4f3312013-03-22 14:07:53 +020077 else {
78 if (mux->flags & CLK_MUX_INDEX_BIT)
Hans de Goede6793b3c2014-11-19 14:48:59 +010079 index = 1 << index;
Peter De Schrijverce4f3312013-03-22 14:07:53 +020080
81 if (mux->flags & CLK_MUX_INDEX_ONE)
82 index++;
83 }
Mike Turquette9d9f78e2012-03-15 23:11:20 -070084
85 if (mux->lock)
86 spin_lock_irqsave(mux->lock, flags);
Stephen Boyd661e2182015-07-24 12:21:12 -070087 else
88 __acquire(mux->lock);
Mike Turquette9d9f78e2012-03-15 23:11:20 -070089
Haojian Zhuangba492e92013-06-08 22:47:17 +080090 if (mux->flags & CLK_MUX_HIWORD_MASK) {
91 val = mux->mask << (mux->shift + 16);
92 } else {
Gerhard Sittigaa514ce2013-07-22 14:14:40 +020093 val = clk_readl(mux->reg);
Haojian Zhuangba492e92013-06-08 22:47:17 +080094 val &= ~(mux->mask << mux->shift);
95 }
Mike Turquette9d9f78e2012-03-15 23:11:20 -070096 val |= index << mux->shift;
Gerhard Sittigaa514ce2013-07-22 14:14:40 +020097 clk_writel(val, mux->reg);
Mike Turquette9d9f78e2012-03-15 23:11:20 -070098
99 if (mux->lock)
100 spin_unlock_irqrestore(mux->lock, flags);
Stephen Boyd661e2182015-07-24 12:21:12 -0700101 else
102 __release(mux->lock);
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700103
104 return 0;
105}
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700106
Shawn Guo822c2502012-03-27 15:23:22 +0800107const struct clk_ops clk_mux_ops = {
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700108 .get_parent = clk_mux_get_parent,
109 .set_parent = clk_mux_set_parent,
James Hogane366fdd2013-07-29 12:25:02 +0100110 .determine_rate = __clk_mux_determine_rate,
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700111};
112EXPORT_SYMBOL_GPL(clk_mux_ops);
113
Tomasz Figac57acd12013-07-23 01:49:18 +0200114const struct clk_ops clk_mux_ro_ops = {
115 .get_parent = clk_mux_get_parent,
116};
117EXPORT_SYMBOL_GPL(clk_mux_ro_ops);
118
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200119struct clk *clk_register_mux_table(struct device *dev, const char *name,
Sascha Hauer2893c372015-03-31 20:16:52 +0200120 const char * const *parent_names, u8 num_parents,
121 unsigned long flags,
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200122 void __iomem *reg, u8 shift, u32 mask,
123 u8 clk_mux_flags, u32 *table, spinlock_t *lock)
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700124{
125 struct clk_mux *mux;
Mike Turquette27d54592012-03-26 17:51:03 -0700126 struct clk *clk;
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700127 struct clk_init_data init;
Haojian Zhuangba492e92013-06-08 22:47:17 +0800128 u8 width = 0;
129
130 if (clk_mux_flags & CLK_MUX_HIWORD_MASK) {
131 width = fls(mask) - ffs(mask) + 1;
132 if (width + shift > 16) {
133 pr_err("mux value exceeds LOWORD field\n");
134 return ERR_PTR(-EINVAL);
135 }
136 }
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700137
Mike Turquette27d54592012-03-26 17:51:03 -0700138 /* allocate the mux */
Shawn Guo10363b52012-03-27 15:23:20 +0800139 mux = kzalloc(sizeof(struct clk_mux), GFP_KERNEL);
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700140 if (!mux) {
141 pr_err("%s: could not allocate mux clk\n", __func__);
142 return ERR_PTR(-ENOMEM);
143 }
144
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700145 init.name = name;
Tomasz Figac57acd12013-07-23 01:49:18 +0200146 if (clk_mux_flags & CLK_MUX_READ_ONLY)
147 init.ops = &clk_mux_ro_ops;
148 else
149 init.ops = &clk_mux_ops;
Rajendra Nayakf7d8caa2012-06-01 14:02:47 +0530150 init.flags = flags | CLK_IS_BASIC;
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700151 init.parent_names = parent_names;
152 init.num_parents = num_parents;
153
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700154 /* struct clk_mux assignments */
155 mux->reg = reg;
156 mux->shift = shift;
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200157 mux->mask = mask;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700158 mux->flags = clk_mux_flags;
159 mux->lock = lock;
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200160 mux->table = table;
Mike Turquette31df9db2012-05-06 18:48:11 -0700161 mux->hw.init = &init;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700162
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700163 clk = clk_register(dev, &mux->hw);
Mike Turquette27d54592012-03-26 17:51:03 -0700164
165 if (IS_ERR(clk))
166 kfree(mux);
167
168 return clk;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700169}
Mike Turquette5cfe10b2013-08-15 19:06:29 -0700170EXPORT_SYMBOL_GPL(clk_register_mux_table);
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200171
172struct clk *clk_register_mux(struct device *dev, const char *name,
Sascha Hauer2893c372015-03-31 20:16:52 +0200173 const char * const *parent_names, u8 num_parents,
174 unsigned long flags,
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200175 void __iomem *reg, u8 shift, u8 width,
176 u8 clk_mux_flags, spinlock_t *lock)
177{
178 u32 mask = BIT(width) - 1;
179
180 return clk_register_mux_table(dev, name, parent_names, num_parents,
181 flags, reg, shift, mask, clk_mux_flags,
182 NULL, lock);
183}
Mike Turquette5cfe10b2013-08-15 19:06:29 -0700184EXPORT_SYMBOL_GPL(clk_register_mux);
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100185
186void clk_unregister_mux(struct clk *clk)
187{
188 struct clk_mux *mux;
189 struct clk_hw *hw;
190
191 hw = __clk_get_hw(clk);
192 if (!hw)
193 return;
194
195 mux = to_clk_mux(hw);
196
197 clk_unregister(clk);
198 kfree(mux);
199}
200EXPORT_SYMBOL_GPL(clk_unregister_mux);