Shawn Guo | 30a7585 | 2010-12-18 21:39:33 +0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2009-2010 Freescale Semiconductor, Inc. All Rights Reserved. |
| 3 | * |
| 4 | * This program is free software; you can redistribute it and/or modify |
| 5 | * it under the terms of the GNU General Public License as published by |
| 6 | * the Free Software Foundation; either version 2 of the License, or |
| 7 | * (at your option) any later version. |
| 8 | * |
| 9 | * This program is distributed in the hope that it will be useful, |
| 10 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 11 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 12 | * GNU General Public License for more details. |
| 13 | * |
| 14 | * You should have received a copy of the GNU General Public License along |
| 15 | * with this program; if not, write to the Free Software Foundation, Inc., |
| 16 | * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA. |
| 17 | */ |
| 18 | |
| 19 | #include <linux/mm.h> |
| 20 | #include <linux/delay.h> |
| 21 | #include <linux/clk.h> |
| 22 | #include <linux/io.h> |
| 23 | #include <linux/jiffies.h> |
| 24 | |
| 25 | #include <asm/clkdev.h> |
| 26 | #include <asm/div64.h> |
| 27 | |
| 28 | #include <mach/mx23.h> |
| 29 | #include <mach/common.h> |
| 30 | #include <mach/clock.h> |
| 31 | |
| 32 | #include "regs-clkctrl-mx23.h" |
| 33 | |
| 34 | #define CLKCTRL_BASE_ADDR MX23_IO_ADDRESS(MX23_CLKCTRL_BASE_ADDR) |
| 35 | #define DIGCTRL_BASE_ADDR MX23_IO_ADDRESS(MX23_DIGCTL_BASE_ADDR) |
| 36 | |
| 37 | #define PARENT_RATE_SHIFT 8 |
| 38 | |
| 39 | static int _raw_clk_enable(struct clk *clk) |
| 40 | { |
| 41 | u32 reg; |
| 42 | |
| 43 | if (clk->enable_reg) { |
| 44 | reg = __raw_readl(clk->enable_reg); |
| 45 | reg &= ~(1 << clk->enable_shift); |
| 46 | __raw_writel(reg, clk->enable_reg); |
| 47 | } |
| 48 | |
| 49 | return 0; |
| 50 | } |
| 51 | |
| 52 | static void _raw_clk_disable(struct clk *clk) |
| 53 | { |
| 54 | u32 reg; |
| 55 | |
| 56 | if (clk->enable_reg) { |
| 57 | reg = __raw_readl(clk->enable_reg); |
| 58 | reg |= 1 << clk->enable_shift; |
| 59 | __raw_writel(reg, clk->enable_reg); |
| 60 | } |
| 61 | } |
| 62 | |
| 63 | /* |
| 64 | * ref_xtal_clk |
| 65 | */ |
| 66 | static unsigned long ref_xtal_clk_get_rate(struct clk *clk) |
| 67 | { |
| 68 | return 24000000; |
| 69 | } |
| 70 | |
| 71 | static struct clk ref_xtal_clk = { |
| 72 | .get_rate = ref_xtal_clk_get_rate, |
| 73 | }; |
| 74 | |
| 75 | /* |
| 76 | * pll_clk |
| 77 | */ |
| 78 | static unsigned long pll_clk_get_rate(struct clk *clk) |
| 79 | { |
| 80 | return 480000000; |
| 81 | } |
| 82 | |
| 83 | static int pll_clk_enable(struct clk *clk) |
| 84 | { |
| 85 | __raw_writel(BM_CLKCTRL_PLLCTRL0_POWER | |
| 86 | BM_CLKCTRL_PLLCTRL0_EN_USB_CLKS, |
| 87 | CLKCTRL_BASE_ADDR + HW_CLKCTRL_PLLCTRL0_SET); |
| 88 | |
| 89 | /* Only a 10us delay is need. PLLCTRL1 LOCK bitfied is only a timer |
| 90 | * and is incorrect (excessive). Per definition of the PLLCTRL0 |
| 91 | * POWER field, waiting at least 10us. |
| 92 | */ |
| 93 | udelay(10); |
| 94 | |
| 95 | return 0; |
| 96 | } |
| 97 | |
| 98 | static void pll_clk_disable(struct clk *clk) |
| 99 | { |
| 100 | __raw_writel(BM_CLKCTRL_PLLCTRL0_POWER | |
| 101 | BM_CLKCTRL_PLLCTRL0_EN_USB_CLKS, |
| 102 | CLKCTRL_BASE_ADDR + HW_CLKCTRL_PLLCTRL0_CLR); |
| 103 | } |
| 104 | |
| 105 | static struct clk pll_clk = { |
| 106 | .get_rate = pll_clk_get_rate, |
| 107 | .enable = pll_clk_enable, |
| 108 | .disable = pll_clk_disable, |
| 109 | .parent = &ref_xtal_clk, |
| 110 | }; |
| 111 | |
| 112 | /* |
| 113 | * ref_clk |
| 114 | */ |
| 115 | #define _CLK_GET_RATE_REF(name, sr, ss) \ |
| 116 | static unsigned long name##_get_rate(struct clk *clk) \ |
| 117 | { \ |
| 118 | unsigned long parent_rate; \ |
| 119 | u32 reg, div; \ |
| 120 | \ |
| 121 | reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_##sr); \ |
| 122 | div = (reg >> BP_CLKCTRL_##sr##_##ss##FRAC) & 0x3f; \ |
| 123 | parent_rate = clk_get_rate(clk->parent); \ |
| 124 | \ |
| 125 | return SH_DIV((parent_rate >> PARENT_RATE_SHIFT) * 18, \ |
| 126 | div, PARENT_RATE_SHIFT); \ |
| 127 | } |
| 128 | |
| 129 | _CLK_GET_RATE_REF(ref_cpu_clk, FRAC, CPU) |
| 130 | _CLK_GET_RATE_REF(ref_emi_clk, FRAC, EMI) |
| 131 | _CLK_GET_RATE_REF(ref_pix_clk, FRAC, PIX) |
| 132 | _CLK_GET_RATE_REF(ref_io_clk, FRAC, IO) |
| 133 | |
| 134 | #define _DEFINE_CLOCK_REF(name, er, es) \ |
| 135 | static struct clk name = { \ |
| 136 | .enable_reg = CLKCTRL_BASE_ADDR + HW_CLKCTRL_##er, \ |
| 137 | .enable_shift = BP_CLKCTRL_##er##_CLKGATE##es, \ |
| 138 | .get_rate = name##_get_rate, \ |
| 139 | .enable = _raw_clk_enable, \ |
| 140 | .disable = _raw_clk_disable, \ |
| 141 | .parent = &pll_clk, \ |
| 142 | } |
| 143 | |
| 144 | _DEFINE_CLOCK_REF(ref_cpu_clk, FRAC, CPU); |
| 145 | _DEFINE_CLOCK_REF(ref_emi_clk, FRAC, EMI); |
| 146 | _DEFINE_CLOCK_REF(ref_pix_clk, FRAC, PIX); |
| 147 | _DEFINE_CLOCK_REF(ref_io_clk, FRAC, IO); |
| 148 | |
| 149 | /* |
| 150 | * General clocks |
| 151 | * |
| 152 | * clk_get_rate |
| 153 | */ |
| 154 | static unsigned long rtc_clk_get_rate(struct clk *clk) |
| 155 | { |
| 156 | /* ref_xtal_clk is implemented as the only parent */ |
| 157 | return clk_get_rate(clk->parent) / 768; |
| 158 | } |
| 159 | |
| 160 | static unsigned long clk32k_clk_get_rate(struct clk *clk) |
| 161 | { |
| 162 | return clk->parent->get_rate(clk->parent) / 750; |
| 163 | } |
| 164 | |
| 165 | #define _CLK_GET_RATE(name, rs) \ |
| 166 | static unsigned long name##_get_rate(struct clk *clk) \ |
| 167 | { \ |
| 168 | u32 reg, div; \ |
| 169 | \ |
| 170 | reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_##rs); \ |
| 171 | \ |
| 172 | if (clk->parent == &ref_xtal_clk) \ |
| 173 | div = (reg & BM_CLKCTRL_##rs##_DIV_XTAL) >> \ |
| 174 | BP_CLKCTRL_##rs##_DIV_XTAL; \ |
| 175 | else \ |
| 176 | div = (reg & BM_CLKCTRL_##rs##_DIV_##rs) >> \ |
| 177 | BP_CLKCTRL_##rs##_DIV_##rs; \ |
| 178 | \ |
| 179 | if (!div) \ |
| 180 | return -EINVAL; \ |
| 181 | \ |
| 182 | return clk_get_rate(clk->parent) / div; \ |
| 183 | } |
| 184 | |
| 185 | _CLK_GET_RATE(cpu_clk, CPU) |
| 186 | _CLK_GET_RATE(emi_clk, EMI) |
| 187 | |
| 188 | #define _CLK_GET_RATE1(name, rs) \ |
| 189 | static unsigned long name##_get_rate(struct clk *clk) \ |
| 190 | { \ |
| 191 | u32 reg, div; \ |
| 192 | \ |
| 193 | reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_##rs); \ |
| 194 | div = (reg & BM_CLKCTRL_##rs##_DIV) >> BP_CLKCTRL_##rs##_DIV; \ |
| 195 | \ |
| 196 | if (!div) \ |
| 197 | return -EINVAL; \ |
| 198 | \ |
| 199 | return clk_get_rate(clk->parent) / div; \ |
| 200 | } |
| 201 | |
| 202 | _CLK_GET_RATE1(hbus_clk, HBUS) |
| 203 | _CLK_GET_RATE1(xbus_clk, XBUS) |
| 204 | _CLK_GET_RATE1(ssp_clk, SSP) |
| 205 | _CLK_GET_RATE1(gpmi_clk, GPMI) |
| 206 | _CLK_GET_RATE1(lcdif_clk, PIX) |
| 207 | |
| 208 | #define _CLK_GET_RATE_STUB(name) \ |
| 209 | static unsigned long name##_get_rate(struct clk *clk) \ |
| 210 | { \ |
| 211 | return clk_get_rate(clk->parent); \ |
| 212 | } |
| 213 | |
| 214 | _CLK_GET_RATE_STUB(uart_clk) |
| 215 | _CLK_GET_RATE_STUB(audio_clk) |
| 216 | _CLK_GET_RATE_STUB(pwm_clk) |
| 217 | |
| 218 | /* |
| 219 | * clk_set_rate |
| 220 | */ |
| 221 | static int cpu_clk_set_rate(struct clk *clk, unsigned long rate) |
| 222 | { |
| 223 | u32 reg, bm_busy, div_max, d, f, div, frac; |
| 224 | unsigned long diff, parent_rate, calc_rate; |
| 225 | int i; |
| 226 | |
| 227 | parent_rate = clk_get_rate(clk->parent); |
| 228 | |
| 229 | if (clk->parent == &ref_xtal_clk) { |
| 230 | div_max = BM_CLKCTRL_CPU_DIV_XTAL >> BP_CLKCTRL_CPU_DIV_XTAL; |
| 231 | bm_busy = BM_CLKCTRL_CPU_BUSY_REF_XTAL; |
| 232 | div = DIV_ROUND_UP(parent_rate, rate); |
| 233 | if (div == 0 || div > div_max) |
| 234 | return -EINVAL; |
| 235 | } else { |
| 236 | div_max = BM_CLKCTRL_CPU_DIV_CPU >> BP_CLKCTRL_CPU_DIV_CPU; |
| 237 | bm_busy = BM_CLKCTRL_CPU_BUSY_REF_CPU; |
| 238 | rate >>= PARENT_RATE_SHIFT; |
| 239 | parent_rate >>= PARENT_RATE_SHIFT; |
| 240 | diff = parent_rate; |
| 241 | div = frac = 1; |
| 242 | for (d = 1; d <= div_max; d++) { |
| 243 | f = parent_rate * 18 / d / rate; |
| 244 | if ((parent_rate * 18 / d) % rate) |
| 245 | f++; |
| 246 | if (f < 18 || f > 35) |
| 247 | continue; |
| 248 | |
| 249 | calc_rate = parent_rate * 18 / f / d; |
| 250 | if (calc_rate > rate) |
| 251 | continue; |
| 252 | |
| 253 | if (rate - calc_rate < diff) { |
| 254 | frac = f; |
| 255 | div = d; |
| 256 | diff = rate - calc_rate; |
| 257 | } |
| 258 | |
| 259 | if (diff == 0) |
| 260 | break; |
| 261 | } |
| 262 | |
| 263 | if (diff == parent_rate) |
| 264 | return -EINVAL; |
| 265 | |
| 266 | reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_FRAC); |
| 267 | reg &= ~BM_CLKCTRL_FRAC_CPUFRAC; |
| 268 | reg |= frac; |
| 269 | __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_FRAC); |
| 270 | } |
| 271 | |
| 272 | reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_CPU); |
| 273 | reg &= ~BM_CLKCTRL_CPU_DIV_CPU; |
| 274 | reg |= div << BP_CLKCTRL_CPU_DIV_CPU; |
| 275 | __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_CPU); |
| 276 | |
| 277 | for (i = 10000; i; i--) |
| 278 | if (!(__raw_readl(CLKCTRL_BASE_ADDR + |
| 279 | HW_CLKCTRL_CPU) & bm_busy)) |
| 280 | break; |
| 281 | if (!i) { |
| 282 | pr_err("%s: divider writing timeout\n", __func__); |
| 283 | return -ETIMEDOUT; |
| 284 | } |
| 285 | |
| 286 | return 0; |
| 287 | } |
| 288 | |
| 289 | #define _CLK_SET_RATE(name, dr) \ |
| 290 | static int name##_set_rate(struct clk *clk, unsigned long rate) \ |
| 291 | { \ |
| 292 | u32 reg, div_max, div; \ |
| 293 | unsigned long parent_rate; \ |
| 294 | int i; \ |
| 295 | \ |
| 296 | parent_rate = clk_get_rate(clk->parent); \ |
| 297 | div_max = BM_CLKCTRL_##dr##_DIV >> BP_CLKCTRL_##dr##_DIV; \ |
| 298 | \ |
| 299 | div = DIV_ROUND_UP(parent_rate, rate); \ |
| 300 | if (div == 0 || div > div_max) \ |
| 301 | return -EINVAL; \ |
| 302 | \ |
| 303 | reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_##dr); \ |
| 304 | reg &= ~BM_CLKCTRL_##dr##_DIV; \ |
| 305 | reg |= div << BP_CLKCTRL_##dr##_DIV; \ |
| 306 | if (reg | (1 << clk->enable_shift)) { \ |
| 307 | pr_err("%s: clock is gated\n", __func__); \ |
| 308 | return -EINVAL; \ |
| 309 | } \ |
| 310 | __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_##dr); \ |
| 311 | \ |
| 312 | for (i = 10000; i; i--) \ |
| 313 | if (!(__raw_readl(CLKCTRL_BASE_ADDR + \ |
| 314 | HW_CLKCTRL_##dr) & BM_CLKCTRL_##dr##_BUSY)) \ |
| 315 | break; \ |
| 316 | if (!i) { \ |
| 317 | pr_err("%s: divider writing timeout\n", __func__); \ |
| 318 | return -ETIMEDOUT; \ |
| 319 | } \ |
| 320 | \ |
| 321 | return 0; \ |
| 322 | } |
| 323 | |
| 324 | _CLK_SET_RATE(xbus_clk, XBUS) |
| 325 | _CLK_SET_RATE(ssp_clk, SSP) |
| 326 | _CLK_SET_RATE(gpmi_clk, GPMI) |
| 327 | _CLK_SET_RATE(lcdif_clk, PIX) |
| 328 | |
| 329 | #define _CLK_SET_RATE_STUB(name) \ |
| 330 | static int name##_set_rate(struct clk *clk, unsigned long rate) \ |
| 331 | { \ |
| 332 | return -EINVAL; \ |
| 333 | } |
| 334 | |
| 335 | _CLK_SET_RATE_STUB(emi_clk) |
| 336 | _CLK_SET_RATE_STUB(uart_clk) |
| 337 | _CLK_SET_RATE_STUB(audio_clk) |
| 338 | _CLK_SET_RATE_STUB(pwm_clk) |
| 339 | _CLK_SET_RATE_STUB(clk32k_clk) |
| 340 | |
| 341 | /* |
| 342 | * clk_set_parent |
| 343 | */ |
| 344 | #define _CLK_SET_PARENT(name, bit) \ |
| 345 | static int name##_set_parent(struct clk *clk, struct clk *parent) \ |
| 346 | { \ |
| 347 | if (parent != clk->parent) { \ |
| 348 | __raw_writel(BM_CLKCTRL_CLKSEQ_BYPASS_##bit, \ |
| 349 | HW_CLKCTRL_CLKSEQ_TOG); \ |
| 350 | clk->parent = parent; \ |
| 351 | } \ |
| 352 | \ |
| 353 | return 0; \ |
| 354 | } |
| 355 | |
| 356 | _CLK_SET_PARENT(cpu_clk, CPU) |
| 357 | _CLK_SET_PARENT(emi_clk, EMI) |
| 358 | _CLK_SET_PARENT(ssp_clk, SSP) |
| 359 | _CLK_SET_PARENT(gpmi_clk, GPMI) |
| 360 | _CLK_SET_PARENT(lcdif_clk, PIX) |
| 361 | |
| 362 | #define _CLK_SET_PARENT_STUB(name) \ |
| 363 | static int name##_set_parent(struct clk *clk, struct clk *parent) \ |
| 364 | { \ |
| 365 | if (parent != clk->parent) \ |
| 366 | return -EINVAL; \ |
| 367 | else \ |
| 368 | return 0; \ |
| 369 | } |
| 370 | |
| 371 | _CLK_SET_PARENT_STUB(uart_clk) |
| 372 | _CLK_SET_PARENT_STUB(audio_clk) |
| 373 | _CLK_SET_PARENT_STUB(pwm_clk) |
| 374 | _CLK_SET_PARENT_STUB(clk32k_clk) |
| 375 | |
| 376 | /* |
| 377 | * clk definition |
| 378 | */ |
| 379 | static struct clk cpu_clk = { |
| 380 | .get_rate = cpu_clk_get_rate, |
| 381 | .set_rate = cpu_clk_set_rate, |
| 382 | .set_parent = cpu_clk_set_parent, |
| 383 | .parent = &ref_cpu_clk, |
| 384 | }; |
| 385 | |
| 386 | static struct clk hbus_clk = { |
| 387 | .get_rate = hbus_clk_get_rate, |
| 388 | .parent = &cpu_clk, |
| 389 | }; |
| 390 | |
| 391 | static struct clk xbus_clk = { |
| 392 | .get_rate = xbus_clk_get_rate, |
| 393 | .set_rate = xbus_clk_set_rate, |
| 394 | .parent = &ref_xtal_clk, |
| 395 | }; |
| 396 | |
| 397 | static struct clk rtc_clk = { |
| 398 | .get_rate = rtc_clk_get_rate, |
| 399 | .parent = &ref_xtal_clk, |
| 400 | }; |
| 401 | |
| 402 | /* usb_clk gate is controlled in DIGCTRL other than CLKCTRL */ |
| 403 | static struct clk usb_clk = { |
| 404 | .enable_reg = DIGCTRL_BASE_ADDR, |
| 405 | .enable_shift = 2, |
| 406 | .enable = _raw_clk_enable, |
| 407 | .disable = _raw_clk_disable, |
| 408 | .parent = &pll_clk, |
| 409 | }; |
| 410 | |
| 411 | #define _DEFINE_CLOCK(name, er, es, p) \ |
| 412 | static struct clk name = { \ |
| 413 | .enable_reg = CLKCTRL_BASE_ADDR + HW_CLKCTRL_##er, \ |
| 414 | .enable_shift = BP_CLKCTRL_##er##_##es, \ |
| 415 | .get_rate = name##_get_rate, \ |
| 416 | .set_rate = name##_set_rate, \ |
| 417 | .set_parent = name##_set_parent, \ |
| 418 | .enable = _raw_clk_enable, \ |
| 419 | .disable = _raw_clk_disable, \ |
| 420 | .parent = p, \ |
| 421 | } |
| 422 | |
| 423 | _DEFINE_CLOCK(emi_clk, EMI, CLKGATE, &ref_xtal_clk); |
| 424 | _DEFINE_CLOCK(ssp_clk, SSP, CLKGATE, &ref_xtal_clk); |
| 425 | _DEFINE_CLOCK(gpmi_clk, GPMI, CLKGATE, &ref_xtal_clk); |
| 426 | _DEFINE_CLOCK(lcdif_clk, PIX, CLKGATE, &ref_xtal_clk); |
| 427 | _DEFINE_CLOCK(uart_clk, XTAL, UART_CLK_GATE, &ref_xtal_clk); |
| 428 | _DEFINE_CLOCK(audio_clk, XTAL, FILT_CLK24M_GATE, &ref_xtal_clk); |
| 429 | _DEFINE_CLOCK(pwm_clk, XTAL, PWM_CLK24M_GATE, &ref_xtal_clk); |
| 430 | _DEFINE_CLOCK(clk32k_clk, XTAL, TIMROT_CLK32K_GATE, &ref_xtal_clk); |
| 431 | |
| 432 | #define _REGISTER_CLOCK(d, n, c) \ |
| 433 | { \ |
| 434 | .dev_id = d, \ |
| 435 | .con_id = n, \ |
| 436 | .clk = &c, \ |
| 437 | }, |
| 438 | |
| 439 | static struct clk_lookup lookups[] = { |
| 440 | _REGISTER_CLOCK("mxs-duart.0", NULL, uart_clk) |
| 441 | _REGISTER_CLOCK("rtc", NULL, rtc_clk) |
| 442 | _REGISTER_CLOCK(NULL, "hclk", hbus_clk) |
| 443 | _REGISTER_CLOCK(NULL, "xclk", xbus_clk) |
| 444 | _REGISTER_CLOCK(NULL, "usb", usb_clk) |
| 445 | _REGISTER_CLOCK(NULL, "audio", audio_clk) |
| 446 | _REGISTER_CLOCK(NULL, "pwm", pwm_clk) |
| 447 | }; |
| 448 | |
| 449 | static int clk_misc_init(void) |
| 450 | { |
| 451 | u32 reg; |
| 452 | int i; |
| 453 | |
| 454 | /* Fix up parent per register setting */ |
| 455 | reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_CLKSEQ); |
| 456 | cpu_clk.parent = (reg & BM_CLKCTRL_CLKSEQ_BYPASS_CPU) ? |
| 457 | &ref_xtal_clk : &ref_cpu_clk; |
| 458 | emi_clk.parent = (reg & BM_CLKCTRL_CLKSEQ_BYPASS_EMI) ? |
| 459 | &ref_xtal_clk : &ref_emi_clk; |
| 460 | ssp_clk.parent = (reg & BM_CLKCTRL_CLKSEQ_BYPASS_SSP) ? |
| 461 | &ref_xtal_clk : &ref_io_clk; |
| 462 | gpmi_clk.parent = (reg & BM_CLKCTRL_CLKSEQ_BYPASS_GPMI) ? |
| 463 | &ref_xtal_clk : &ref_io_clk; |
| 464 | lcdif_clk.parent = (reg & BM_CLKCTRL_CLKSEQ_BYPASS_PIX) ? |
| 465 | &ref_xtal_clk : &ref_pix_clk; |
| 466 | |
| 467 | /* Use int div over frac when both are available */ |
| 468 | __raw_writel(BM_CLKCTRL_CPU_DIV_XTAL_FRAC_EN, |
| 469 | CLKCTRL_BASE_ADDR + HW_CLKCTRL_CPU_CLR); |
| 470 | __raw_writel(BM_CLKCTRL_CPU_DIV_CPU_FRAC_EN, |
| 471 | CLKCTRL_BASE_ADDR + HW_CLKCTRL_CPU_CLR); |
| 472 | __raw_writel(BM_CLKCTRL_HBUS_DIV_FRAC_EN, |
| 473 | CLKCTRL_BASE_ADDR + HW_CLKCTRL_HBUS_CLR); |
| 474 | |
| 475 | reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_XBUS); |
| 476 | reg &= ~BM_CLKCTRL_XBUS_DIV_FRAC_EN; |
| 477 | __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_XBUS); |
| 478 | |
| 479 | reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_SSP); |
| 480 | reg &= ~BM_CLKCTRL_SSP_DIV_FRAC_EN; |
| 481 | __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_SSP); |
| 482 | |
| 483 | reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_GPMI); |
| 484 | reg &= ~BM_CLKCTRL_GPMI_DIV_FRAC_EN; |
| 485 | __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_GPMI); |
| 486 | |
| 487 | reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_PIX); |
| 488 | reg &= ~BM_CLKCTRL_PIX_DIV_FRAC_EN; |
| 489 | __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_PIX); |
| 490 | |
| 491 | /* |
| 492 | * Set safe hbus clock divider. A divider of 3 ensure that |
| 493 | * the Vddd voltage required for the cpu clock is sufficiently |
| 494 | * high for the hbus clock. |
| 495 | */ |
| 496 | reg = __raw_readl(CLKCTRL_BASE_ADDR + HW_CLKCTRL_HBUS); |
| 497 | reg &= BM_CLKCTRL_HBUS_DIV; |
| 498 | reg |= 3 << BP_CLKCTRL_HBUS_DIV; |
| 499 | __raw_writel(reg, CLKCTRL_BASE_ADDR + HW_CLKCTRL_HBUS); |
| 500 | |
| 501 | for (i = 10000; i; i--) |
| 502 | if (!(__raw_readl(CLKCTRL_BASE_ADDR + |
| 503 | HW_CLKCTRL_HBUS) & BM_CLKCTRL_HBUS_BUSY)) |
| 504 | break; |
| 505 | if (!i) { |
| 506 | pr_err("%s: divider writing timeout\n", __func__); |
| 507 | return -ETIMEDOUT; |
| 508 | } |
| 509 | |
| 510 | /* Gate off cpu clock in WFI for power saving */ |
| 511 | __raw_writel(BM_CLKCTRL_CPU_INTERRUPT_WAIT, |
| 512 | CLKCTRL_BASE_ADDR + HW_CLKCTRL_CPU_SET); |
| 513 | |
| 514 | return 0; |
| 515 | } |
| 516 | |
| 517 | int __init mx23_clocks_init(void) |
| 518 | { |
| 519 | clk_misc_init(); |
| 520 | |
| 521 | clkdev_add_table(lookups, ARRAY_SIZE(lookups)); |
| 522 | |
| 523 | mxs_timer_init(&clk32k_clk, MX23_INT_TIMER0); |
| 524 | |
| 525 | return 0; |
| 526 | } |