blob: b0c57d505be75ac133455a287dc092ff83f3283c [file] [log] [blame]
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001/*
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002 * Support functions for OMAP GPIO
3 *
Tony Lindgren92105bb2005-09-07 17:20:26 +01004 * Copyright (C) 2003-2005 Nokia Corporation
Jan Engelhardt96de0e22007-10-19 23:21:04 +02005 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01006 *
Santosh Shilimkar44169072009-05-28 14:16:04 -07007 * Copyright (C) 2009 Texas Instruments
8 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
9 *
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010010 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010015#include <linux/init.h>
16#include <linux/module.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010017#include <linux/interrupt.h>
Rafael J. Wysocki3c437ff2011-04-22 22:02:46 +020018#include <linux/syscore_ops.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010019#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000020#include <linux/clk.h>
Russell Kingfced80c2008-09-06 12:10:45 +010021#include <linux/io.h>
Benoit Cousson96751fc2012-02-01 16:01:39 +010022#include <linux/device.h>
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -080023#include <linux/pm_runtime.h>
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +053024#include <linux/pm.h>
Benoit Cousson384ebe12011-08-16 11:53:02 +020025#include <linux/of.h>
26#include <linux/of_device.h>
Tony Lindgren4b254082012-08-30 15:37:24 -070027#include <linux/gpio.h>
Yegor Yefremov93700842014-04-24 08:57:39 +020028#include <linux/bitops.h>
Tony Lindgren4b254082012-08-30 15:37:24 -070029#include <linux/platform_data/gpio-omap.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010030
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +053031#define OFF_MODE 1
32
Charulatha V03e128c2011-05-05 19:58:01 +053033static LIST_HEAD(omap_gpio_list);
34
Charulatha V6d62e212011-04-18 15:06:51 +000035struct gpio_regs {
36 u32 irqenable1;
37 u32 irqenable2;
38 u32 wake_en;
39 u32 ctrl;
40 u32 oe;
41 u32 leveldetect0;
42 u32 leveldetect1;
43 u32 risingdetect;
44 u32 fallingdetect;
45 u32 dataout;
Nishanth Menonae547352011-09-09 19:08:58 +053046 u32 debounce;
47 u32 debounce_en;
Charulatha V6d62e212011-04-18 15:06:51 +000048};
49
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010050struct gpio_bank {
Charulatha V03e128c2011-05-05 19:58:01 +053051 struct list_head node;
Tony Lindgren92105bb2005-09-07 17:20:26 +010052 void __iomem *base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010053 u16 irq;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -080054 u32 non_wakeup_gpios;
55 u32 enabled_non_wakeup_gpios;
Charulatha V6d62e212011-04-18 15:06:51 +000056 struct gpio_regs context;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -080057 u32 saved_datain;
Kevin Hilmanb144ff62008-01-16 21:56:15 -080058 u32 level_mask;
Cory Maccarrone4318f362010-01-08 10:29:04 -080059 u32 toggle_mask;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010060 spinlock_t lock;
David Brownell52e31342008-03-03 12:43:23 -080061 struct gpio_chip chip;
Jouni Hogander89db9482008-12-10 17:35:24 -080062 struct clk *dbck;
Charulatha V058af1e2009-11-22 10:11:25 -080063 u32 mod_usage;
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +020064 u32 irq_usage;
Kevin Hilman8865b9b2009-01-27 11:15:34 -080065 u32 dbck_enable_mask;
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +053066 bool dbck_enabled;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -080067 struct device *dev;
Charulatha Vd0d665a2011-08-31 00:02:21 +053068 bool is_mpuio;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -080069 bool dbck_flag;
Charulatha V0cde8d02011-05-05 20:15:16 +053070 bool loses_context;
Jon Hunter352a2d52013-04-15 13:06:54 -050071 bool context_valid;
Tony Lindgren5de62b82010-12-07 16:26:58 -080072 int stride;
Kevin Hilmand5f46242011-04-21 09:23:00 -070073 u32 width;
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +053074 int context_loss_count;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +053075 int power_mode;
76 bool workaround_enabled;
Kevin Hilmanfa87931a2011-04-20 16:31:23 -070077
Grygorii Strashko04ebcbd2015-03-23 14:18:24 +020078 void (*set_dataout)(struct gpio_bank *bank, unsigned gpio, int enable);
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +053079 int (*get_context_loss_count)(struct device *dev);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -070080
81 struct omap_gpio_reg_offs *regs;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010082};
83
Charulatha Vc8eef652011-05-02 15:21:42 +053084#define GPIO_MOD_CTRL_BIT BIT(0)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010085
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +020086#define BANK_USED(bank) (bank->mod_usage || bank->irq_usage)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +020087#define LINE_USED(line, offset) (line & (BIT(offset)))
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +020088
Tony Lindgren3d009c82015-01-16 14:50:50 -080089static void omap_gpio_unmask_irq(struct irq_data *d);
90
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +020091static inline struct gpio_bank *omap_irq_data_get_bank(struct irq_data *d)
Jon Hunterede4d7a2013-03-01 11:22:47 -060092{
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +020093 struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
94 return container_of(chip, struct gpio_bank, chip);
Benoit Cousson25db7112012-02-23 21:50:10 +010095}
96
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +020097static void omap_set_gpio_direction(struct gpio_bank *bank, int gpio,
98 int is_input)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010099{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100100 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100101 u32 l;
102
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700103 reg += bank->regs->direction;
Victor Kamensky661553b2013-11-16 02:01:04 +0200104 l = readl_relaxed(reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100105 if (is_input)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200106 l |= BIT(gpio);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100107 else
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200108 l &= ~(BIT(gpio));
Victor Kamensky661553b2013-11-16 02:01:04 +0200109 writel_relaxed(l, reg);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530110 bank->context.oe = l;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100111}
112
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700113
114/* set data out value using dedicate set/clear register */
Grygorii Strashko04ebcbd2015-03-23 14:18:24 +0200115static void omap_set_gpio_dataout_reg(struct gpio_bank *bank, unsigned offset,
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200116 int enable)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100117{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100118 void __iomem *reg = bank->base;
Grygorii Strashko04ebcbd2015-03-23 14:18:24 +0200119 u32 l = BIT(offset);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100120
Tarun Kanti DebBarma2c836f72012-03-02 12:52:52 +0530121 if (enable) {
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700122 reg += bank->regs->set_dataout;
Tarun Kanti DebBarma2c836f72012-03-02 12:52:52 +0530123 bank->context.dataout |= l;
124 } else {
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700125 reg += bank->regs->clr_dataout;
Tarun Kanti DebBarma2c836f72012-03-02 12:52:52 +0530126 bank->context.dataout &= ~l;
127 }
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700128
Victor Kamensky661553b2013-11-16 02:01:04 +0200129 writel_relaxed(l, reg);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700130}
131
132/* set data out value using mask register */
Grygorii Strashko04ebcbd2015-03-23 14:18:24 +0200133static void omap_set_gpio_dataout_mask(struct gpio_bank *bank, unsigned offset,
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200134 int enable)
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700135{
136 void __iomem *reg = bank->base + bank->regs->dataout;
Grygorii Strashko04ebcbd2015-03-23 14:18:24 +0200137 u32 gpio_bit = BIT(offset);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700138 u32 l;
139
Victor Kamensky661553b2013-11-16 02:01:04 +0200140 l = readl_relaxed(reg);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700141 if (enable)
142 l |= gpio_bit;
143 else
144 l &= ~gpio_bit;
Victor Kamensky661553b2013-11-16 02:01:04 +0200145 writel_relaxed(l, reg);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530146 bank->context.dataout = l;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100147}
148
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200149static int omap_get_gpio_datain(struct gpio_bank *bank, int offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100150{
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700151 void __iomem *reg = bank->base + bank->regs->datain;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100152
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200153 return (readl_relaxed(reg) & (BIT(offset))) != 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100154}
155
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200156static int omap_get_gpio_dataout(struct gpio_bank *bank, int offset)
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300157{
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700158 void __iomem *reg = bank->base + bank->regs->dataout;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300159
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200160 return (readl_relaxed(reg) & (BIT(offset))) != 0;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300161}
162
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200163static inline void omap_gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
Kevin Hilmanece95282011-07-12 08:18:15 -0700164{
Victor Kamensky661553b2013-11-16 02:01:04 +0200165 int l = readl_relaxed(base + reg);
Kevin Hilmanece95282011-07-12 08:18:15 -0700166
Benoit Cousson862ff642012-02-01 15:58:56 +0100167 if (set)
Kevin Hilmanece95282011-07-12 08:18:15 -0700168 l |= mask;
169 else
170 l &= ~mask;
171
Victor Kamensky661553b2013-11-16 02:01:04 +0200172 writel_relaxed(l, base + reg);
Kevin Hilmanece95282011-07-12 08:18:15 -0700173}
Tony Lindgren92105bb2005-09-07 17:20:26 +0100174
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200175static inline void omap_gpio_dbck_enable(struct gpio_bank *bank)
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530176{
177 if (bank->dbck_enable_mask && !bank->dbck_enabled) {
Rajendra Nayak345477f2014-04-23 11:41:03 +0530178 clk_prepare_enable(bank->dbck);
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530179 bank->dbck_enabled = true;
Grazvydas Ignotas9e303f22012-06-16 22:01:25 +0300180
Victor Kamensky661553b2013-11-16 02:01:04 +0200181 writel_relaxed(bank->dbck_enable_mask,
Grazvydas Ignotas9e303f22012-06-16 22:01:25 +0300182 bank->base + bank->regs->debounce_en);
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530183 }
184}
185
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200186static inline void omap_gpio_dbck_disable(struct gpio_bank *bank)
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530187{
188 if (bank->dbck_enable_mask && bank->dbck_enabled) {
Grazvydas Ignotas9e303f22012-06-16 22:01:25 +0300189 /*
190 * Disable debounce before cutting it's clock. If debounce is
191 * enabled but the clock is not, GPIO module seems to be unable
192 * to detect events and generate interrupts at least on OMAP3.
193 */
Victor Kamensky661553b2013-11-16 02:01:04 +0200194 writel_relaxed(0, bank->base + bank->regs->debounce_en);
Grazvydas Ignotas9e303f22012-06-16 22:01:25 +0300195
Rajendra Nayak345477f2014-04-23 11:41:03 +0530196 clk_disable_unprepare(bank->dbck);
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530197 bank->dbck_enabled = false;
198 }
199}
200
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700201/**
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200202 * omap2_set_gpio_debounce - low level gpio debounce time
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700203 * @bank: the gpio bank we're acting upon
Grygorii Strashko4a58d222015-03-23 14:18:25 +0200204 * @offset: the gpio number on this @bank
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700205 * @debounce: debounce time to use
206 *
207 * OMAP's debounce time is in 31us steps so we need
208 * to convert and round up to the closest unit.
209 */
Grygorii Strashko4a58d222015-03-23 14:18:25 +0200210static void omap2_set_gpio_debounce(struct gpio_bank *bank, unsigned offset,
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200211 unsigned debounce)
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700212{
Kevin Hilman9942da02011-04-22 12:02:05 -0700213 void __iomem *reg;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700214 u32 val;
215 u32 l;
216
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800217 if (!bank->dbck_flag)
218 return;
219
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700220 if (debounce < 32)
221 debounce = 0x01;
222 else if (debounce > 7936)
223 debounce = 0xff;
224 else
225 debounce = (debounce / 0x1f) - 1;
226
Grygorii Strashko4a58d222015-03-23 14:18:25 +0200227 l = BIT(offset);
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700228
Rajendra Nayak345477f2014-04-23 11:41:03 +0530229 clk_prepare_enable(bank->dbck);
Kevin Hilman9942da02011-04-22 12:02:05 -0700230 reg = bank->base + bank->regs->debounce;
Victor Kamensky661553b2013-11-16 02:01:04 +0200231 writel_relaxed(debounce, reg);
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700232
Kevin Hilman9942da02011-04-22 12:02:05 -0700233 reg = bank->base + bank->regs->debounce_en;
Victor Kamensky661553b2013-11-16 02:01:04 +0200234 val = readl_relaxed(reg);
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700235
Tarun Kanti DebBarma6fd9c422011-11-24 03:58:54 +0530236 if (debounce)
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700237 val |= l;
Tarun Kanti DebBarma6fd9c422011-11-24 03:58:54 +0530238 else
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700239 val &= ~l;
Kevin Hilmanf7ec0b02010-06-09 13:53:07 +0300240 bank->dbck_enable_mask = val;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700241
Victor Kamensky661553b2013-11-16 02:01:04 +0200242 writel_relaxed(val, reg);
Rajendra Nayak345477f2014-04-23 11:41:03 +0530243 clk_disable_unprepare(bank->dbck);
Tarun Kanti DebBarma6fd9c422011-11-24 03:58:54 +0530244 /*
245 * Enable debounce clock per module.
246 * This call is mandatory because in omap_gpio_request() when
247 * *_runtime_get_sync() is called, _gpio_dbck_enable() within
248 * runtime callbck fails to turn on dbck because dbck_enable_mask
249 * used within _gpio_dbck_enable() is still not initialized at
250 * that point. Therefore we have to enable dbck here.
251 */
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200252 omap_gpio_dbck_enable(bank);
Nishanth Menonae547352011-09-09 19:08:58 +0530253 if (bank->dbck_enable_mask) {
254 bank->context.debounce = debounce;
255 bank->context.debounce_en = val;
256 }
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700257}
258
Jon Hunterc9c55d92012-10-26 14:26:04 -0500259/**
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200260 * omap_clear_gpio_debounce - clear debounce settings for a gpio
Jon Hunterc9c55d92012-10-26 14:26:04 -0500261 * @bank: the gpio bank we're acting upon
Grygorii Strashko4a58d222015-03-23 14:18:25 +0200262 * @offset: the gpio number on this @bank
Jon Hunterc9c55d92012-10-26 14:26:04 -0500263 *
264 * If a gpio is using debounce, then clear the debounce enable bit and if
265 * this is the only gpio in this bank using debounce, then clear the debounce
266 * time too. The debounce clock will also be disabled when calling this function
267 * if this is the only gpio in the bank using debounce.
268 */
Grygorii Strashko4a58d222015-03-23 14:18:25 +0200269static void omap_clear_gpio_debounce(struct gpio_bank *bank, unsigned offset)
Jon Hunterc9c55d92012-10-26 14:26:04 -0500270{
Grygorii Strashko4a58d222015-03-23 14:18:25 +0200271 u32 gpio_bit = BIT(offset);
Jon Hunterc9c55d92012-10-26 14:26:04 -0500272
273 if (!bank->dbck_flag)
274 return;
275
276 if (!(bank->dbck_enable_mask & gpio_bit))
277 return;
278
279 bank->dbck_enable_mask &= ~gpio_bit;
280 bank->context.debounce_en &= ~gpio_bit;
Victor Kamensky661553b2013-11-16 02:01:04 +0200281 writel_relaxed(bank->context.debounce_en,
Jon Hunterc9c55d92012-10-26 14:26:04 -0500282 bank->base + bank->regs->debounce_en);
283
284 if (!bank->dbck_enable_mask) {
285 bank->context.debounce = 0;
Victor Kamensky661553b2013-11-16 02:01:04 +0200286 writel_relaxed(bank->context.debounce, bank->base +
Jon Hunterc9c55d92012-10-26 14:26:04 -0500287 bank->regs->debounce);
Rajendra Nayak345477f2014-04-23 11:41:03 +0530288 clk_disable_unprepare(bank->dbck);
Jon Hunterc9c55d92012-10-26 14:26:04 -0500289 bank->dbck_enabled = false;
290 }
291}
292
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200293static inline void omap_set_gpio_trigger(struct gpio_bank *bank, int gpio,
Tarun Kanti DebBarma00ece7e2011-11-25 15:41:06 +0530294 unsigned trigger)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100295{
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800296 void __iomem *base = bank->base;
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200297 u32 gpio_bit = BIT(gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100298
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200299 omap_gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
300 trigger & IRQ_TYPE_LEVEL_LOW);
301 omap_gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
302 trigger & IRQ_TYPE_LEVEL_HIGH);
303 omap_gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
304 trigger & IRQ_TYPE_EDGE_RISING);
305 omap_gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
306 trigger & IRQ_TYPE_EDGE_FALLING);
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530307
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530308 bank->context.leveldetect0 =
Victor Kamensky661553b2013-11-16 02:01:04 +0200309 readl_relaxed(bank->base + bank->regs->leveldetect0);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530310 bank->context.leveldetect1 =
Victor Kamensky661553b2013-11-16 02:01:04 +0200311 readl_relaxed(bank->base + bank->regs->leveldetect1);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530312 bank->context.risingdetect =
Victor Kamensky661553b2013-11-16 02:01:04 +0200313 readl_relaxed(bank->base + bank->regs->risingdetect);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530314 bank->context.fallingdetect =
Victor Kamensky661553b2013-11-16 02:01:04 +0200315 readl_relaxed(bank->base + bank->regs->fallingdetect);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530316
317 if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200318 omap_gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530319 bank->context.wake_en =
Victor Kamensky661553b2013-11-16 02:01:04 +0200320 readl_relaxed(bank->base + bank->regs->wkup_en);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530321 }
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530322
Ambresh K55b220c2011-06-15 13:40:45 -0700323 /* This part needs to be executed always for OMAP{34xx, 44xx} */
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530324 if (!bank->regs->irqctrl) {
325 /* On omap24xx proceed only when valid GPIO bit is set */
326 if (bank->non_wakeup_gpios) {
327 if (!(bank->non_wakeup_gpios & gpio_bit))
328 goto exit;
329 }
330
Chunqiu Wang699117a62009-06-24 17:13:39 +0000331 /*
332 * Log the edge gpio and manually trigger the IRQ
333 * after resume if the input level changes
334 * to avoid irq lost during PER RET/OFF mode
335 * Applies for omap2 non-wakeup gpio and all omap3 gpios
336 */
337 if (trigger & IRQ_TYPE_EDGE_BOTH)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800338 bank->enabled_non_wakeup_gpios |= gpio_bit;
339 else
340 bank->enabled_non_wakeup_gpios &= ~gpio_bit;
341 }
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700342
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530343exit:
Tarun Kanti DebBarma9ea14d82011-08-30 15:05:44 +0530344 bank->level_mask =
Victor Kamensky661553b2013-11-16 02:01:04 +0200345 readl_relaxed(bank->base + bank->regs->leveldetect0) |
346 readl_relaxed(bank->base + bank->regs->leveldetect1);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100347}
348
Uwe Kleine-König9198bcd2010-01-29 14:20:05 -0800349#ifdef CONFIG_ARCH_OMAP1
Cory Maccarrone4318f362010-01-08 10:29:04 -0800350/*
351 * This only applies to chips that can't do both rising and falling edge
352 * detection at once. For all other chips, this function is a noop.
353 */
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200354static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800355{
356 void __iomem *reg = bank->base;
357 u32 l = 0;
358
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530359 if (!bank->regs->irqctrl)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800360 return;
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530361
362 reg += bank->regs->irqctrl;
Cory Maccarrone4318f362010-01-08 10:29:04 -0800363
Victor Kamensky661553b2013-11-16 02:01:04 +0200364 l = readl_relaxed(reg);
Cory Maccarrone4318f362010-01-08 10:29:04 -0800365 if ((l >> gpio) & 1)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200366 l &= ~(BIT(gpio));
Cory Maccarrone4318f362010-01-08 10:29:04 -0800367 else
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200368 l |= BIT(gpio);
Cory Maccarrone4318f362010-01-08 10:29:04 -0800369
Victor Kamensky661553b2013-11-16 02:01:04 +0200370 writel_relaxed(l, reg);
Cory Maccarrone4318f362010-01-08 10:29:04 -0800371}
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530372#else
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200373static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
Uwe Kleine-König9198bcd2010-01-29 14:20:05 -0800374#endif
Cory Maccarrone4318f362010-01-08 10:29:04 -0800375
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200376static int omap_set_gpio_triggering(struct gpio_bank *bank, int gpio,
377 unsigned trigger)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100378{
379 void __iomem *reg = bank->base;
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530380 void __iomem *base = bank->base;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100381 u32 l = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100382
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530383 if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200384 omap_set_gpio_trigger(bank, gpio, trigger);
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530385 } else if (bank->regs->irqctrl) {
386 reg += bank->regs->irqctrl;
387
Victor Kamensky661553b2013-11-16 02:01:04 +0200388 l = readl_relaxed(reg);
Janusz Krzysztofik29501572010-04-05 11:38:06 +0000389 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200390 bank->toggle_mask |= BIT(gpio);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100391 if (trigger & IRQ_TYPE_EDGE_RISING)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200392 l |= BIT(gpio);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100393 else if (trigger & IRQ_TYPE_EDGE_FALLING)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200394 l &= ~(BIT(gpio));
Tony Lindgren92105bb2005-09-07 17:20:26 +0100395 else
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530396 return -EINVAL;
397
Victor Kamensky661553b2013-11-16 02:01:04 +0200398 writel_relaxed(l, reg);
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530399 } else if (bank->regs->edgectrl1) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100400 if (gpio & 0x08)
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530401 reg += bank->regs->edgectrl2;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100402 else
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530403 reg += bank->regs->edgectrl1;
404
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100405 gpio &= 0x07;
Victor Kamensky661553b2013-11-16 02:01:04 +0200406 l = readl_relaxed(reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100407 l &= ~(3 << (gpio << 1));
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100408 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100409 l |= 2 << (gpio << 1);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100410 if (trigger & IRQ_TYPE_EDGE_FALLING)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200411 l |= BIT(gpio << 1);
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530412
413 /* Enable wake-up during idle for dynamic tick */
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200414 omap_gpio_rmw(base, bank->regs->wkup_en, BIT(gpio), trigger);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530415 bank->context.wake_en =
Victor Kamensky661553b2013-11-16 02:01:04 +0200416 readl_relaxed(bank->base + bank->regs->wkup_en);
417 writel_relaxed(l, reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100418 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100419 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100420}
421
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200422static void omap_enable_gpio_module(struct gpio_bank *bank, unsigned offset)
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200423{
424 if (bank->regs->pinctrl) {
425 void __iomem *reg = bank->base + bank->regs->pinctrl;
426
427 /* Claim the pin for MPU */
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200428 writel_relaxed(readl_relaxed(reg) | (BIT(offset)), reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200429 }
430
431 if (bank->regs->ctrl && !BANK_USED(bank)) {
432 void __iomem *reg = bank->base + bank->regs->ctrl;
433 u32 ctrl;
434
Victor Kamensky661553b2013-11-16 02:01:04 +0200435 ctrl = readl_relaxed(reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200436 /* Module is enabled, clocks are not gated */
437 ctrl &= ~GPIO_MOD_CTRL_BIT;
Victor Kamensky661553b2013-11-16 02:01:04 +0200438 writel_relaxed(ctrl, reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200439 bank->context.ctrl = ctrl;
440 }
441}
442
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200443static void omap_disable_gpio_module(struct gpio_bank *bank, unsigned offset)
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200444{
445 void __iomem *base = bank->base;
446
447 if (bank->regs->wkup_en &&
448 !LINE_USED(bank->mod_usage, offset) &&
449 !LINE_USED(bank->irq_usage, offset)) {
450 /* Disable wake-up during idle for dynamic tick */
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200451 omap_gpio_rmw(base, bank->regs->wkup_en, BIT(offset), 0);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200452 bank->context.wake_en =
Victor Kamensky661553b2013-11-16 02:01:04 +0200453 readl_relaxed(bank->base + bank->regs->wkup_en);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200454 }
455
456 if (bank->regs->ctrl && !BANK_USED(bank)) {
457 void __iomem *reg = bank->base + bank->regs->ctrl;
458 u32 ctrl;
459
Victor Kamensky661553b2013-11-16 02:01:04 +0200460 ctrl = readl_relaxed(reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200461 /* Module is disabled, clocks are gated */
462 ctrl |= GPIO_MOD_CTRL_BIT;
Victor Kamensky661553b2013-11-16 02:01:04 +0200463 writel_relaxed(ctrl, reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200464 bank->context.ctrl = ctrl;
465 }
466}
467
Grygorii Strashkob2b20042015-03-23 14:18:23 +0200468static int omap_gpio_is_input(struct gpio_bank *bank, unsigned offset)
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +0200469{
470 void __iomem *reg = bank->base + bank->regs->direction;
471
Grygorii Strashkob2b20042015-03-23 14:18:23 +0200472 return readl_relaxed(reg) & BIT(offset);
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +0200473}
474
Grygorii Strashko37e14ec2015-03-23 14:18:26 +0200475static void omap_gpio_init_irq(struct gpio_bank *bank, unsigned offset)
Tony Lindgren3d009c82015-01-16 14:50:50 -0800476{
477 if (!LINE_USED(bank->mod_usage, offset)) {
478 omap_enable_gpio_module(bank, offset);
479 omap_set_gpio_direction(bank, offset, 1);
480 }
Grygorii Strashko37e14ec2015-03-23 14:18:26 +0200481 bank->irq_usage |= BIT(offset);
Tony Lindgren3d009c82015-01-16 14:50:50 -0800482}
483
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200484static int omap_gpio_irq_type(struct irq_data *d, unsigned type)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100485{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200486 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100487 int retval;
David Brownella6472532008-03-03 04:33:30 -0800488 unsigned long flags;
Grygorii Strashkoea5fbe82015-03-23 14:18:29 +0200489 unsigned offset = d->hwirq;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100490
David Brownelle5c56ed2006-12-06 17:13:59 -0800491 if (type & ~IRQ_TYPE_SENSE_MASK)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100492 return -EINVAL;
David Brownelle5c56ed2006-12-06 17:13:59 -0800493
Tarun Kanti DebBarma9ea14d82011-08-30 15:05:44 +0530494 if (!bank->regs->leveldetect0 &&
495 (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
Tony Lindgren92105bb2005-09-07 17:20:26 +0100496 return -EINVAL;
497
Grygorii Strashko1562e462015-05-22 17:35:49 +0300498 if (!BANK_USED(bank))
499 pm_runtime_get_sync(bank->dev);
500
David Brownella6472532008-03-03 04:33:30 -0800501 spin_lock_irqsave(&bank->lock, flags);
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200502 retval = omap_set_gpio_triggering(bank, offset, type);
Grygorii Strashko1562e462015-05-22 17:35:49 +0300503 if (retval)
504 goto error;
Grygorii Strashko37e14ec2015-03-23 14:18:26 +0200505 omap_gpio_init_irq(bank, offset);
Grygorii Strashkob2b20042015-03-23 14:18:23 +0200506 if (!omap_gpio_is_input(bank, offset)) {
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200507 spin_unlock_irqrestore(&bank->lock, flags);
Grygorii Strashko1562e462015-05-22 17:35:49 +0300508 retval = -EINVAL;
509 goto error;
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200510 }
David Brownella6472532008-03-03 04:33:30 -0800511 spin_unlock_irqrestore(&bank->lock, flags);
Kevin Hilman672e3022008-01-16 21:56:16 -0800512
513 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100514 __irq_set_handler_locked(d->irq, handle_level_irq);
Kevin Hilman672e3022008-01-16 21:56:16 -0800515 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100516 __irq_set_handler_locked(d->irq, handle_edge_irq);
Kevin Hilman672e3022008-01-16 21:56:16 -0800517
Grygorii Strashko1562e462015-05-22 17:35:49 +0300518 return 0;
519
520error:
521 if (!BANK_USED(bank))
522 pm_runtime_put(bank->dev);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100523 return retval;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100524}
525
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200526static void omap_clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100527{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100528 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100529
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700530 reg += bank->regs->irqstatus;
Victor Kamensky661553b2013-11-16 02:01:04 +0200531 writel_relaxed(gpio_mask, reg);
Hiroshi DOYUbee79302006-09-25 12:41:46 +0300532
533 /* Workaround for clearing DSP GPIO interrupts to allow retention */
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700534 if (bank->regs->irqstatus2) {
535 reg = bank->base + bank->regs->irqstatus2;
Victor Kamensky661553b2013-11-16 02:01:04 +0200536 writel_relaxed(gpio_mask, reg);
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700537 }
Roger Quadrosbedfd152009-04-23 11:10:50 -0700538
539 /* Flush posted write for the irq status to avoid spurious interrupts */
Victor Kamensky661553b2013-11-16 02:01:04 +0200540 readl_relaxed(reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100541}
542
Grygorii Strashko9943f262015-03-23 14:18:27 +0200543static inline void omap_clear_gpio_irqstatus(struct gpio_bank *bank,
544 unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100545{
Grygorii Strashko9943f262015-03-23 14:18:27 +0200546 omap_clear_gpio_irqbank(bank, BIT(offset));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100547}
548
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200549static u32 omap_get_gpio_irqbank_mask(struct gpio_bank *bank)
Imre Deakea6dedd2006-06-26 16:16:00 -0700550{
551 void __iomem *reg = bank->base;
Imre Deak99c47702006-06-26 16:16:07 -0700552 u32 l;
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200553 u32 mask = (BIT(bank->width)) - 1;
Imre Deakea6dedd2006-06-26 16:16:00 -0700554
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700555 reg += bank->regs->irqenable;
Victor Kamensky661553b2013-11-16 02:01:04 +0200556 l = readl_relaxed(reg);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700557 if (bank->regs->irqenable_inv)
Imre Deak99c47702006-06-26 16:16:07 -0700558 l = ~l;
559 l &= mask;
560 return l;
Imre Deakea6dedd2006-06-26 16:16:00 -0700561}
562
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200563static void omap_enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100564{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100565 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100566 u32 l;
567
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700568 if (bank->regs->set_irqenable) {
569 reg += bank->regs->set_irqenable;
570 l = gpio_mask;
Tarun Kanti DebBarma2a900eb2012-03-06 12:08:16 +0530571 bank->context.irqenable1 |= gpio_mask;
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700572 } else {
573 reg += bank->regs->irqenable;
Victor Kamensky661553b2013-11-16 02:01:04 +0200574 l = readl_relaxed(reg);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700575 if (bank->regs->irqenable_inv)
576 l &= ~gpio_mask;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100577 else
578 l |= gpio_mask;
Tarun Kanti DebBarma2a900eb2012-03-06 12:08:16 +0530579 bank->context.irqenable1 = l;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100580 }
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700581
Victor Kamensky661553b2013-11-16 02:01:04 +0200582 writel_relaxed(l, reg);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700583}
584
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200585static void omap_disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700586{
587 void __iomem *reg = bank->base;
588 u32 l;
589
590 if (bank->regs->clr_irqenable) {
591 reg += bank->regs->clr_irqenable;
592 l = gpio_mask;
Tarun Kanti DebBarma2a900eb2012-03-06 12:08:16 +0530593 bank->context.irqenable1 &= ~gpio_mask;
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700594 } else {
595 reg += bank->regs->irqenable;
Victor Kamensky661553b2013-11-16 02:01:04 +0200596 l = readl_relaxed(reg);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700597 if (bank->regs->irqenable_inv)
598 l |= gpio_mask;
599 else
600 l &= ~gpio_mask;
Tarun Kanti DebBarma2a900eb2012-03-06 12:08:16 +0530601 bank->context.irqenable1 = l;
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700602 }
603
Victor Kamensky661553b2013-11-16 02:01:04 +0200604 writel_relaxed(l, reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100605}
606
Grygorii Strashko9943f262015-03-23 14:18:27 +0200607static inline void omap_set_gpio_irqenable(struct gpio_bank *bank,
608 unsigned offset, int enable)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100609{
Tarun Kanti DebBarma8276536c2011-11-25 15:27:37 +0530610 if (enable)
Grygorii Strashko9943f262015-03-23 14:18:27 +0200611 omap_enable_gpio_irqbank(bank, BIT(offset));
Tarun Kanti DebBarma8276536c2011-11-25 15:27:37 +0530612 else
Grygorii Strashko9943f262015-03-23 14:18:27 +0200613 omap_disable_gpio_irqbank(bank, BIT(offset));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100614}
615
Tony Lindgren92105bb2005-09-07 17:20:26 +0100616/*
617 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
618 * 1510 does not seem to have a wake-up register. If JTAG is connected
619 * to the target, system will wake up always on GPIO events. While
620 * system is running all registered GPIO interrupts need to have wake-up
621 * enabled. When system is suspended, only selected GPIO interrupts need
622 * to have wake-up enabled.
623 */
Grygorii Strashko9943f262015-03-23 14:18:27 +0200624static int omap_set_gpio_wakeup(struct gpio_bank *bank, unsigned offset,
625 int enable)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100626{
Grygorii Strashko9943f262015-03-23 14:18:27 +0200627 u32 gpio_bit = BIT(offset);
Kevin Hilmanf64ad1a2011-04-22 09:45:27 -0700628 unsigned long flags;
David Brownella6472532008-03-03 04:33:30 -0800629
Kevin Hilmanf64ad1a2011-04-22 09:45:27 -0700630 if (bank->non_wakeup_gpios & gpio_bit) {
Benoit Cousson862ff642012-02-01 15:58:56 +0100631 dev_err(bank->dev,
Grygorii Strashko9943f262015-03-23 14:18:27 +0200632 "Unable to modify wakeup on non-wakeup GPIO%d\n",
633 offset);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100634 return -EINVAL;
635 }
Kevin Hilmanf64ad1a2011-04-22 09:45:27 -0700636
637 spin_lock_irqsave(&bank->lock, flags);
638 if (enable)
Tarun Kanti DebBarma0aa27272012-04-27 19:43:33 +0530639 bank->context.wake_en |= gpio_bit;
Kevin Hilmanf64ad1a2011-04-22 09:45:27 -0700640 else
Tarun Kanti DebBarma0aa27272012-04-27 19:43:33 +0530641 bank->context.wake_en &= ~gpio_bit;
Kevin Hilmanf64ad1a2011-04-22 09:45:27 -0700642
Victor Kamensky661553b2013-11-16 02:01:04 +0200643 writel_relaxed(bank->context.wake_en, bank->base + bank->regs->wkup_en);
Kevin Hilmanf64ad1a2011-04-22 09:45:27 -0700644 spin_unlock_irqrestore(&bank->lock, flags);
645
646 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100647}
648
649/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200650static int omap_gpio_wake_enable(struct irq_data *d, unsigned int enable)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100651{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200652 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Grygorii Strashko9943f262015-03-23 14:18:27 +0200653 unsigned offset = d->hwirq;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100654
Grygorii Strashko9943f262015-03-23 14:18:27 +0200655 return omap_set_gpio_wakeup(bank, offset, enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100656}
657
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800658static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100659{
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800660 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
David Brownella6472532008-03-03 04:33:30 -0800661 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100662
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +0530663 /*
664 * If this is the first gpio_request for the bank,
665 * enable the bank module.
666 */
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +0200667 if (!BANK_USED(bank))
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +0530668 pm_runtime_get_sync(bank->dev);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100669
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +0530670 spin_lock_irqsave(&bank->lock, flags);
Grygorii Strashkoc3518172015-05-22 17:35:51 +0300671 omap_enable_gpio_module(bank, offset);
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200672 bank->mod_usage |= BIT(offset);
David Brownella6472532008-03-03 04:33:30 -0800673 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100674
675 return 0;
676}
677
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800678static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100679{
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800680 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
David Brownella6472532008-03-03 04:33:30 -0800681 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100682
David Brownella6472532008-03-03 04:33:30 -0800683 spin_lock_irqsave(&bank->lock, flags);
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200684 bank->mod_usage &= ~(BIT(offset));
Grygorii Strashko5f982c72015-05-22 17:35:48 +0300685 if (!LINE_USED(bank->irq_usage, offset)) {
686 omap_set_gpio_direction(bank, offset, 1);
687 omap_clear_gpio_debounce(bank, offset);
688 }
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200689 omap_disable_gpio_module(bank, offset);
David Brownella6472532008-03-03 04:33:30 -0800690 spin_unlock_irqrestore(&bank->lock, flags);
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +0530691
692 /*
693 * If this is the last gpio to be freed in the bank,
694 * disable the bank module.
695 */
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +0200696 if (!BANK_USED(bank))
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +0530697 pm_runtime_put(bank->dev);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100698}
699
700/*
701 * We need to unmask the GPIO bank interrupt as soon as possible to
702 * avoid missing GPIO interrupts for other lines in the bank.
703 * Then we need to mask-read-clear-unmask the triggered GPIO lines
704 * in the bank to avoid missing nested interrupts for a GPIO line.
705 * If we wait to unmask individual GPIO lines in the bank after the
706 * line's interrupt handler has been run, we may miss some nested
707 * interrupts.
708 */
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200709static void omap_gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100710{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100711 void __iomem *isr_reg = NULL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100712 u32 isr;
Jon Hunter3513cde2013-04-04 15:16:14 -0500713 unsigned int bit;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100714 struct gpio_bank *bank;
Imre Deakea6dedd2006-06-26 16:16:00 -0700715 int unmasked = 0;
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +0200716 struct irq_chip *irqchip = irq_desc_get_chip(desc);
717 struct gpio_chip *chip = irq_get_handler_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100718
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +0200719 chained_irq_enter(irqchip, desc);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100720
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +0200721 bank = container_of(chip, struct gpio_bank, chip);
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700722 isr_reg = bank->base + bank->regs->irqstatus;
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +0530723 pm_runtime_get_sync(bank->dev);
Evgeny Kuznetsovb1cc4c52010-12-07 16:25:40 -0800724
725 if (WARN_ON(!isr_reg))
726 goto exit;
727
Laurent Navete83507b2013-03-20 13:15:57 +0100728 while (1) {
Tony Lindgren6e60e792006-04-02 17:46:23 +0100729 u32 isr_saved, level_mask = 0;
Imre Deakea6dedd2006-06-26 16:16:00 -0700730 u32 enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +0100731
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200732 enabled = omap_get_gpio_irqbank_mask(bank);
Victor Kamensky661553b2013-11-16 02:01:04 +0200733 isr_saved = isr = readl_relaxed(isr_reg) & enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +0100734
Tarun Kanti DebBarma9ea14d82011-08-30 15:05:44 +0530735 if (bank->level_mask)
Kevin Hilmanb144ff62008-01-16 21:56:15 -0800736 level_mask = bank->level_mask & enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +0100737
738 /* clear edge sensitive interrupts before handler(s) are
739 called so that we don't miss any interrupt occurred while
740 executing them */
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200741 omap_disable_gpio_irqbank(bank, isr_saved & ~level_mask);
742 omap_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
743 omap_enable_gpio_irqbank(bank, isr_saved & ~level_mask);
Tony Lindgren6e60e792006-04-02 17:46:23 +0100744
745 /* if there is only edge sensitive GPIO pin interrupts
746 configured, we could unmask GPIO bank interrupt immediately */
Imre Deakea6dedd2006-06-26 16:16:00 -0700747 if (!level_mask && !unmasked) {
748 unmasked = 1;
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +0200749 chained_irq_exit(irqchip, desc);
Imre Deakea6dedd2006-06-26 16:16:00 -0700750 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100751
Tony Lindgren92105bb2005-09-07 17:20:26 +0100752 if (!isr)
753 break;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100754
Jon Hunter3513cde2013-04-04 15:16:14 -0500755 while (isr) {
756 bit = __ffs(isr);
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200757 isr &= ~(BIT(bit));
Benoit Cousson25db7112012-02-23 21:50:10 +0100758
Cory Maccarrone4318f362010-01-08 10:29:04 -0800759 /*
760 * Some chips can't respond to both rising and falling
761 * at the same time. If this irq was requested with
762 * both flags, we need to flip the ICR data for the IRQ
763 * to respond to the IRQ for the opposite direction.
764 * This will be indicated in the bank toggle_mask.
765 */
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200766 if (bank->toggle_mask & (BIT(bit)))
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200767 omap_toggle_gpio_edge_triggering(bank, bit);
Cory Maccarrone4318f362010-01-08 10:29:04 -0800768
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +0200769 generic_handle_irq(irq_find_mapping(bank->chip.irqdomain,
770 bit));
Tony Lindgren92105bb2005-09-07 17:20:26 +0100771 }
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000772 }
Imre Deakea6dedd2006-06-26 16:16:00 -0700773 /* if bank has any level sensitive GPIO pin interrupt
774 configured, we must unmask the bank interrupt only after
775 handler(s) are executed in order to avoid spurious bank
776 interrupt */
Evgeny Kuznetsovb1cc4c52010-12-07 16:25:40 -0800777exit:
Imre Deakea6dedd2006-06-26 16:16:00 -0700778 if (!unmasked)
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +0200779 chained_irq_exit(irqchip, desc);
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +0530780 pm_runtime_put(bank->dev);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100781}
782
Tony Lindgren3d009c82015-01-16 14:50:50 -0800783static unsigned int omap_gpio_irq_startup(struct irq_data *d)
784{
785 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Tony Lindgren3d009c82015-01-16 14:50:50 -0800786 unsigned long flags;
Grygorii Strashko37e14ec2015-03-23 14:18:26 +0200787 unsigned offset = d->hwirq;
Tony Lindgren3d009c82015-01-16 14:50:50 -0800788
789 if (!BANK_USED(bank))
790 pm_runtime_get_sync(bank->dev);
791
792 spin_lock_irqsave(&bank->lock, flags);
Grygorii Strashko121dcb72015-05-22 17:35:52 +0300793
794 if (!LINE_USED(bank->mod_usage, offset))
795 omap_set_gpio_direction(bank, offset, 1);
796 else if (!omap_gpio_is_input(bank, offset))
797 goto err;
798 omap_enable_gpio_module(bank, offset);
799 bank->irq_usage |= BIT(offset);
800
Tony Lindgren3d009c82015-01-16 14:50:50 -0800801 spin_unlock_irqrestore(&bank->lock, flags);
802 omap_gpio_unmask_irq(d);
803
804 return 0;
Grygorii Strashko121dcb72015-05-22 17:35:52 +0300805err:
806 spin_unlock_irqrestore(&bank->lock, flags);
807 if (!BANK_USED(bank))
808 pm_runtime_put(bank->dev);
809 return -EINVAL;
Tony Lindgren3d009c82015-01-16 14:50:50 -0800810}
811
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200812static void omap_gpio_irq_shutdown(struct irq_data *d)
Tony Lindgren4196dd62006-09-25 12:41:38 +0300813{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200814 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Colin Cross85ec7b92011-06-06 13:38:18 -0700815 unsigned long flags;
Grygorii Strashko9943f262015-03-23 14:18:27 +0200816 unsigned offset = d->hwirq;
Tony Lindgren4196dd62006-09-25 12:41:38 +0300817
Colin Cross85ec7b92011-06-06 13:38:18 -0700818 spin_lock_irqsave(&bank->lock, flags);
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200819 bank->irq_usage &= ~(BIT(offset));
Grygorii Strashko6e96c1b2015-05-22 17:35:50 +0300820 omap_set_gpio_irqenable(bank, offset, 0);
821 omap_clear_gpio_irqstatus(bank, offset);
822 omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
823 if (!LINE_USED(bank->mod_usage, offset))
824 omap_clear_gpio_debounce(bank, offset);
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200825 omap_disable_gpio_module(bank, offset);
Colin Cross85ec7b92011-06-06 13:38:18 -0700826 spin_unlock_irqrestore(&bank->lock, flags);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200827
828 /*
829 * If this is the last IRQ to be freed in the bank,
830 * disable the bank module.
831 */
832 if (!BANK_USED(bank))
833 pm_runtime_put(bank->dev);
Tony Lindgren4196dd62006-09-25 12:41:38 +0300834}
835
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200836static void omap_gpio_ack_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100837{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200838 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Grygorii Strashko9943f262015-03-23 14:18:27 +0200839 unsigned offset = d->hwirq;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100840
Grygorii Strashko9943f262015-03-23 14:18:27 +0200841 omap_clear_gpio_irqstatus(bank, offset);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100842}
843
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200844static void omap_gpio_mask_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100845{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200846 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Grygorii Strashko9943f262015-03-23 14:18:27 +0200847 unsigned offset = d->hwirq;
Colin Cross85ec7b92011-06-06 13:38:18 -0700848 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100849
Colin Cross85ec7b92011-06-06 13:38:18 -0700850 spin_lock_irqsave(&bank->lock, flags);
Grygorii Strashko9943f262015-03-23 14:18:27 +0200851 omap_set_gpio_irqenable(bank, offset, 0);
852 omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
Colin Cross85ec7b92011-06-06 13:38:18 -0700853 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100854}
855
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200856static void omap_gpio_unmask_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100857{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200858 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Grygorii Strashko9943f262015-03-23 14:18:27 +0200859 unsigned offset = d->hwirq;
Thomas Gleixner8c04a172011-03-24 12:40:15 +0100860 u32 trigger = irqd_get_trigger_type(d);
Colin Cross85ec7b92011-06-06 13:38:18 -0700861 unsigned long flags;
Kevin Hilman55b60192009-06-04 15:57:10 -0700862
Colin Cross85ec7b92011-06-06 13:38:18 -0700863 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilman55b60192009-06-04 15:57:10 -0700864 if (trigger)
Grygorii Strashko9943f262015-03-23 14:18:27 +0200865 omap_set_gpio_triggering(bank, offset, trigger);
Kevin Hilmanb144ff62008-01-16 21:56:15 -0800866
867 /* For level-triggered GPIOs, the clearing must be done after
868 * the HW source is cleared, thus after the handler has run */
Grygorii Strashko9943f262015-03-23 14:18:27 +0200869 if (bank->level_mask & BIT(offset)) {
870 omap_set_gpio_irqenable(bank, offset, 0);
871 omap_clear_gpio_irqstatus(bank, offset);
Kevin Hilmanb144ff62008-01-16 21:56:15 -0800872 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100873
Grygorii Strashko9943f262015-03-23 14:18:27 +0200874 omap_set_gpio_irqenable(bank, offset, 1);
Colin Cross85ec7b92011-06-06 13:38:18 -0700875 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100876}
877
David Brownelle5c56ed2006-12-06 17:13:59 -0800878/*---------------------------------------------------------------------*/
879
Magnus Damm79ee0312009-07-08 13:22:04 +0200880static int omap_mpuio_suspend_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -0800881{
Magnus Damm79ee0312009-07-08 13:22:04 +0200882 struct platform_device *pdev = to_platform_device(dev);
David Brownell11a78b72006-12-06 17:14:11 -0800883 struct gpio_bank *bank = platform_get_drvdata(pdev);
Tony Lindgren5de62b82010-12-07 16:26:58 -0800884 void __iomem *mask_reg = bank->base +
885 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
David Brownella6472532008-03-03 04:33:30 -0800886 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -0800887
David Brownella6472532008-03-03 04:33:30 -0800888 spin_lock_irqsave(&bank->lock, flags);
Victor Kamensky661553b2013-11-16 02:01:04 +0200889 writel_relaxed(0xffff & ~bank->context.wake_en, mask_reg);
David Brownella6472532008-03-03 04:33:30 -0800890 spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -0800891
892 return 0;
893}
894
Magnus Damm79ee0312009-07-08 13:22:04 +0200895static int omap_mpuio_resume_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -0800896{
Magnus Damm79ee0312009-07-08 13:22:04 +0200897 struct platform_device *pdev = to_platform_device(dev);
David Brownell11a78b72006-12-06 17:14:11 -0800898 struct gpio_bank *bank = platform_get_drvdata(pdev);
Tony Lindgren5de62b82010-12-07 16:26:58 -0800899 void __iomem *mask_reg = bank->base +
900 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
David Brownella6472532008-03-03 04:33:30 -0800901 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -0800902
David Brownella6472532008-03-03 04:33:30 -0800903 spin_lock_irqsave(&bank->lock, flags);
Victor Kamensky661553b2013-11-16 02:01:04 +0200904 writel_relaxed(bank->context.wake_en, mask_reg);
David Brownella6472532008-03-03 04:33:30 -0800905 spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -0800906
907 return 0;
908}
909
Alexey Dobriyan47145212009-12-14 18:00:08 -0800910static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
Magnus Damm79ee0312009-07-08 13:22:04 +0200911 .suspend_noirq = omap_mpuio_suspend_noirq,
912 .resume_noirq = omap_mpuio_resume_noirq,
913};
914
Rafael J. Wysocki3c437ff2011-04-22 22:02:46 +0200915/* use platform_driver for this. */
David Brownell11a78b72006-12-06 17:14:11 -0800916static struct platform_driver omap_mpuio_driver = {
David Brownell11a78b72006-12-06 17:14:11 -0800917 .driver = {
918 .name = "mpuio",
Magnus Damm79ee0312009-07-08 13:22:04 +0200919 .pm = &omap_mpuio_dev_pm_ops,
David Brownell11a78b72006-12-06 17:14:11 -0800920 },
921};
922
923static struct platform_device omap_mpuio_device = {
924 .name = "mpuio",
925 .id = -1,
926 .dev = {
927 .driver = &omap_mpuio_driver.driver,
928 }
929 /* could list the /proc/iomem resources */
930};
931
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200932static inline void omap_mpuio_init(struct gpio_bank *bank)
David Brownell11a78b72006-12-06 17:14:11 -0800933{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800934 platform_set_drvdata(&omap_mpuio_device, bank);
David Brownellfcf126d2007-04-02 12:46:47 -0700935
David Brownell11a78b72006-12-06 17:14:11 -0800936 if (platform_driver_register(&omap_mpuio_driver) == 0)
937 (void) platform_device_register(&omap_mpuio_device);
938}
939
David Brownelle5c56ed2006-12-06 17:13:59 -0800940/*---------------------------------------------------------------------*/
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100941
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200942static int omap_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
Yegor Yefremov93700842014-04-24 08:57:39 +0200943{
944 struct gpio_bank *bank;
945 unsigned long flags;
946 void __iomem *reg;
947 int dir;
948
949 bank = container_of(chip, struct gpio_bank, chip);
950 reg = bank->base + bank->regs->direction;
951 spin_lock_irqsave(&bank->lock, flags);
952 dir = !!(readl_relaxed(reg) & BIT(offset));
953 spin_unlock_irqrestore(&bank->lock, flags);
954 return dir;
955}
956
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200957static int omap_gpio_input(struct gpio_chip *chip, unsigned offset)
David Brownell52e31342008-03-03 12:43:23 -0800958{
959 struct gpio_bank *bank;
960 unsigned long flags;
961
962 bank = container_of(chip, struct gpio_bank, chip);
963 spin_lock_irqsave(&bank->lock, flags);
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200964 omap_set_gpio_direction(bank, offset, 1);
David Brownell52e31342008-03-03 12:43:23 -0800965 spin_unlock_irqrestore(&bank->lock, flags);
966 return 0;
967}
968
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200969static int omap_gpio_get(struct gpio_chip *chip, unsigned offset)
David Brownell52e31342008-03-03 12:43:23 -0800970{
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300971 struct gpio_bank *bank;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300972
Charulatha Va8be8da2011-04-22 16:38:16 +0530973 bank = container_of(chip, struct gpio_bank, chip);
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300974
Grygorii Strashkob2b20042015-03-23 14:18:23 +0200975 if (omap_gpio_is_input(bank, offset))
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200976 return omap_get_gpio_datain(bank, offset);
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300977 else
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200978 return omap_get_gpio_dataout(bank, offset);
David Brownell52e31342008-03-03 12:43:23 -0800979}
980
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200981static int omap_gpio_output(struct gpio_chip *chip, unsigned offset, int value)
David Brownell52e31342008-03-03 12:43:23 -0800982{
983 struct gpio_bank *bank;
984 unsigned long flags;
985
986 bank = container_of(chip, struct gpio_bank, chip);
987 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700988 bank->set_dataout(bank, offset, value);
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200989 omap_set_gpio_direction(bank, offset, 0);
David Brownell52e31342008-03-03 12:43:23 -0800990 spin_unlock_irqrestore(&bank->lock, flags);
Javier Martinez Canillas2f56e0a2013-10-16 02:47:30 +0200991 return 0;
David Brownell52e31342008-03-03 12:43:23 -0800992}
993
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200994static int omap_gpio_debounce(struct gpio_chip *chip, unsigned offset,
995 unsigned debounce)
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700996{
997 struct gpio_bank *bank;
998 unsigned long flags;
999
1000 bank = container_of(chip, struct gpio_bank, chip);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001001
Felipe Balbi168ef3d2010-05-26 14:42:23 -07001002 spin_lock_irqsave(&bank->lock, flags);
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001003 omap2_set_gpio_debounce(bank, offset, debounce);
Felipe Balbi168ef3d2010-05-26 14:42:23 -07001004 spin_unlock_irqrestore(&bank->lock, flags);
1005
1006 return 0;
1007}
1008
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001009static void omap_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
David Brownell52e31342008-03-03 12:43:23 -08001010{
1011 struct gpio_bank *bank;
1012 unsigned long flags;
1013
1014 bank = container_of(chip, struct gpio_bank, chip);
1015 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -07001016 bank->set_dataout(bank, offset, value);
David Brownell52e31342008-03-03 12:43:23 -08001017 spin_unlock_irqrestore(&bank->lock, flags);
1018}
1019
1020/*---------------------------------------------------------------------*/
1021
Tony Lindgren9a748052010-12-07 16:26:56 -08001022static void __init omap_gpio_show_rev(struct gpio_bank *bank)
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001023{
Kevin Hilmane5ff4442011-04-22 14:37:16 -07001024 static bool called;
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001025 u32 rev;
1026
Kevin Hilmane5ff4442011-04-22 14:37:16 -07001027 if (called || bank->regs->revision == USHRT_MAX)
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001028 return;
1029
Victor Kamensky661553b2013-11-16 02:01:04 +02001030 rev = readw_relaxed(bank->base + bank->regs->revision);
Kevin Hilmane5ff4442011-04-22 14:37:16 -07001031 pr_info("OMAP GPIO hardware version %d.%d\n",
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001032 (rev >> 4) & 0x0f, rev & 0x0f);
Kevin Hilmane5ff4442011-04-22 14:37:16 -07001033
1034 called = true;
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001035}
1036
Charulatha V03e128c2011-05-05 19:58:01 +05301037static void omap_gpio_mod_init(struct gpio_bank *bank)
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001038{
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301039 void __iomem *base = bank->base;
1040 u32 l = 0xffffffff;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001041
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301042 if (bank->width == 16)
1043 l = 0xffff;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001044
Charulatha Vd0d665a2011-08-31 00:02:21 +05301045 if (bank->is_mpuio) {
Victor Kamensky661553b2013-11-16 02:01:04 +02001046 writel_relaxed(l, bank->base + bank->regs->irqenable);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301047 return;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001048 }
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301049
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001050 omap_gpio_rmw(base, bank->regs->irqenable, l,
1051 bank->regs->irqenable_inv);
1052 omap_gpio_rmw(base, bank->regs->irqstatus, l,
1053 !bank->regs->irqenable_inv);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301054 if (bank->regs->debounce_en)
Victor Kamensky661553b2013-11-16 02:01:04 +02001055 writel_relaxed(0, base + bank->regs->debounce_en);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301056
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301057 /* Save OE default value (0xffffffff) in the context */
Victor Kamensky661553b2013-11-16 02:01:04 +02001058 bank->context.oe = readl_relaxed(bank->base + bank->regs->direction);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301059 /* Initialize interface clk ungated, module enabled */
1060 if (bank->regs->ctrl)
Victor Kamensky661553b2013-11-16 02:01:04 +02001061 writel_relaxed(0, base + bank->regs->ctrl);
Tarun Kanti DebBarma34672012012-07-11 14:43:14 +05301062
1063 bank->dbck = clk_get(bank->dev, "dbclk");
1064 if (IS_ERR(bank->dbck))
1065 dev_err(bank->dev, "Could not get gpio dbck\n");
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001066}
1067
Nishanth Menon46824e22014-09-05 14:52:55 -05001068static int omap_gpio_chip_init(struct gpio_bank *bank, struct irq_chip *irqc)
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001069{
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001070 static int gpio;
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001071 int irq_base = 0;
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001072 int ret;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001073
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001074 /*
1075 * REVISIT eventually switch from OMAP-specific gpio structs
1076 * over to the generic ones
1077 */
1078 bank->chip.request = omap_gpio_request;
1079 bank->chip.free = omap_gpio_free;
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001080 bank->chip.get_direction = omap_gpio_get_direction;
1081 bank->chip.direction_input = omap_gpio_input;
1082 bank->chip.get = omap_gpio_get;
1083 bank->chip.direction_output = omap_gpio_output;
1084 bank->chip.set_debounce = omap_gpio_debounce;
1085 bank->chip.set = omap_gpio_set;
Charulatha Vd0d665a2011-08-31 00:02:21 +05301086 if (bank->is_mpuio) {
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001087 bank->chip.label = "mpuio";
Tarun Kanti DebBarma6ed87c52011-09-13 14:41:44 +05301088 if (bank->regs->wkup_en)
1089 bank->chip.dev = &omap_mpuio_device.dev;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001090 bank->chip.base = OMAP_MPUIO(0);
1091 } else {
1092 bank->chip.label = "gpio";
1093 bank->chip.base = gpio;
Kevin Hilmand5f46242011-04-21 09:23:00 -07001094 gpio += bank->width;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001095 }
Kevin Hilmand5f46242011-04-21 09:23:00 -07001096 bank->chip.ngpio = bank->width;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001097
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001098 ret = gpiochip_add(&bank->chip);
1099 if (ret) {
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001100 dev_err(bank->dev, "Could not register gpio chip %d\n", ret);
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001101 return ret;
1102 }
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001103
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001104#ifdef CONFIG_ARCH_OMAP1
1105 /*
1106 * REVISIT: Once we have OMAP1 supporting SPARSE_IRQ, we can drop
1107 * irq_alloc_descs() since a base IRQ offset will no longer be needed.
1108 */
1109 irq_base = irq_alloc_descs(-1, 0, bank->width, 0);
1110 if (irq_base < 0) {
1111 dev_err(bank->dev, "Couldn't allocate IRQ numbers\n");
1112 return -ENODEV;
1113 }
1114#endif
1115
Tony Lindgrend2d05c62015-04-23 16:54:17 -07001116 /* MPUIO is a bit different, reading IRQ status clears it */
1117 if (bank->is_mpuio) {
1118 irqc->irq_ack = dummy_irq_chip.irq_ack;
1119 irqc->irq_mask = irq_gc_mask_set_bit;
1120 irqc->irq_unmask = irq_gc_mask_clr_bit;
1121 if (!bank->regs->wkup_en)
1122 irqc->irq_set_wake = NULL;
1123 }
1124
Nishanth Menon46824e22014-09-05 14:52:55 -05001125 ret = gpiochip_irqchip_add(&bank->chip, irqc,
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001126 irq_base, omap_gpio_irq_handler,
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001127 IRQ_TYPE_NONE);
1128
1129 if (ret) {
1130 dev_err(bank->dev, "Couldn't add irqchip to gpiochip %d\n", ret);
Linus Walleijda26d5d2014-09-16 15:11:41 -07001131 gpiochip_remove(&bank->chip);
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001132 return -ENODEV;
1133 }
1134
Nishanth Menon46824e22014-09-05 14:52:55 -05001135 gpiochip_set_chained_irqchip(&bank->chip, irqc,
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001136 bank->irq, omap_gpio_irq_handler);
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001137
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001138 return 0;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001139}
1140
Benoit Cousson384ebe12011-08-16 11:53:02 +02001141static const struct of_device_id omap_gpio_match[];
1142
Bill Pemberton38363092012-11-19 13:22:34 -05001143static int omap_gpio_probe(struct platform_device *pdev)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001144{
Benoit Cousson862ff642012-02-01 15:58:56 +01001145 struct device *dev = &pdev->dev;
Benoit Cousson384ebe12011-08-16 11:53:02 +02001146 struct device_node *node = dev->of_node;
1147 const struct of_device_id *match;
Uwe Kleine-Königf6817a22012-05-21 21:57:39 +02001148 const struct omap_gpio_platform_data *pdata;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001149 struct resource *res;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001150 struct gpio_bank *bank;
Nishanth Menon46824e22014-09-05 14:52:55 -05001151 struct irq_chip *irqc;
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001152 int ret;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001153
Benoit Cousson384ebe12011-08-16 11:53:02 +02001154 match = of_match_device(of_match_ptr(omap_gpio_match), dev);
1155
Jingoo Hane56aee12013-07-30 17:08:05 +09001156 pdata = match ? match->data : dev_get_platdata(dev);
Benoit Cousson384ebe12011-08-16 11:53:02 +02001157 if (!pdata)
Benoit Cousson96751fc2012-02-01 16:01:39 +01001158 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001159
Tobias Klauser086d5852012-10-05 11:37:38 +02001160 bank = devm_kzalloc(dev, sizeof(struct gpio_bank), GFP_KERNEL);
Charulatha V03e128c2011-05-05 19:58:01 +05301161 if (!bank) {
Benoit Cousson862ff642012-02-01 15:58:56 +01001162 dev_err(dev, "Memory alloc failed\n");
Benoit Cousson96751fc2012-02-01 16:01:39 +01001163 return -ENOMEM;
Charulatha V03e128c2011-05-05 19:58:01 +05301164 }
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001165
Nishanth Menon46824e22014-09-05 14:52:55 -05001166 irqc = devm_kzalloc(dev, sizeof(*irqc), GFP_KERNEL);
1167 if (!irqc)
1168 return -ENOMEM;
1169
Tony Lindgren3d009c82015-01-16 14:50:50 -08001170 irqc->irq_startup = omap_gpio_irq_startup,
Nishanth Menon46824e22014-09-05 14:52:55 -05001171 irqc->irq_shutdown = omap_gpio_irq_shutdown,
1172 irqc->irq_ack = omap_gpio_ack_irq,
1173 irqc->irq_mask = omap_gpio_mask_irq,
1174 irqc->irq_unmask = omap_gpio_unmask_irq,
1175 irqc->irq_set_type = omap_gpio_irq_type,
1176 irqc->irq_set_wake = omap_gpio_wake_enable,
1177 irqc->name = dev_name(&pdev->dev);
1178
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001179 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1180 if (unlikely(!res)) {
Benoit Cousson862ff642012-02-01 15:58:56 +01001181 dev_err(dev, "Invalid IRQ resource\n");
Benoit Cousson96751fc2012-02-01 16:01:39 +01001182 return -ENODEV;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001183 }
1184
1185 bank->irq = res->start;
Benoit Cousson862ff642012-02-01 15:58:56 +01001186 bank->dev = dev;
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001187 bank->chip.dev = dev;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001188 bank->dbck_flag = pdata->dbck_flag;
Tony Lindgren5de62b82010-12-07 16:26:58 -08001189 bank->stride = pdata->bank_stride;
Kevin Hilmand5f46242011-04-21 09:23:00 -07001190 bank->width = pdata->bank_width;
Charulatha Vd0d665a2011-08-31 00:02:21 +05301191 bank->is_mpuio = pdata->is_mpuio;
Charulatha V803a2432011-05-05 17:04:12 +05301192 bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
Kevin Hilmanfa87931a2011-04-20 16:31:23 -07001193 bank->regs = pdata->regs;
Benoit Cousson384ebe12011-08-16 11:53:02 +02001194#ifdef CONFIG_OF_GPIO
1195 bank->chip.of_node = of_node_get(node);
1196#endif
Jon Huntera2797be2013-04-04 15:16:15 -05001197 if (node) {
1198 if (!of_property_read_bool(node, "ti,gpio-always-on"))
1199 bank->loses_context = true;
1200 } else {
1201 bank->loses_context = pdata->loses_context;
Jon Hunter352a2d52013-04-15 13:06:54 -05001202
1203 if (bank->loses_context)
1204 bank->get_context_loss_count =
1205 pdata->get_context_loss_count;
Benoit Cousson384ebe12011-08-16 11:53:02 +02001206 }
1207
Kevin Hilmanfa87931a2011-04-20 16:31:23 -07001208 if (bank->regs->set_dataout && bank->regs->clr_dataout)
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001209 bank->set_dataout = omap_set_gpio_dataout_reg;
Kevin Hilmanfa87931a2011-04-20 16:31:23 -07001210 else
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001211 bank->set_dataout = omap_set_gpio_dataout_mask;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001212
1213 spin_lock_init(&bank->lock);
1214
1215 /* Static mapping, never released */
1216 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Jingoo Han717f70e2014-02-12 11:51:38 +09001217 bank->base = devm_ioremap_resource(dev, res);
1218 if (IS_ERR(bank->base)) {
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001219 irq_domain_remove(bank->chip.irqdomain);
Jingoo Han717f70e2014-02-12 11:51:38 +09001220 return PTR_ERR(bank->base);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001221 }
1222
Tarun Kanti DebBarma065cd792011-11-24 01:48:52 +05301223 platform_set_drvdata(pdev, bank);
1224
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001225 pm_runtime_enable(bank->dev);
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301226 pm_runtime_irq_safe(bank->dev);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001227 pm_runtime_get_sync(bank->dev);
1228
Charulatha Vd0d665a2011-08-31 00:02:21 +05301229 if (bank->is_mpuio)
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001230 omap_mpuio_init(bank);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301231
Charulatha V03e128c2011-05-05 19:58:01 +05301232 omap_gpio_mod_init(bank);
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001233
Nishanth Menon46824e22014-09-05 14:52:55 -05001234 ret = omap_gpio_chip_init(bank, irqc);
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001235 if (ret)
1236 return ret;
1237
Tony Lindgren9a748052010-12-07 16:26:56 -08001238 omap_gpio_show_rev(bank);
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001239
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301240 pm_runtime_put(bank->dev);
1241
Charulatha V03e128c2011-05-05 19:58:01 +05301242 list_add_tail(&bank->node, &omap_gpio_list);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001243
Jon Hunter879fe322013-04-04 15:16:12 -05001244 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001245}
1246
Tony Lindgrencac089f2015-04-23 16:56:22 -07001247static int omap_gpio_remove(struct platform_device *pdev)
1248{
1249 struct gpio_bank *bank = platform_get_drvdata(pdev);
1250
1251 list_del(&bank->node);
1252 gpiochip_remove(&bank->chip);
1253 pm_runtime_disable(bank->dev);
1254
1255 return 0;
1256}
1257
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301258#ifdef CONFIG_ARCH_OMAP2PLUS
1259
Rafael J. Wysockiecb23122014-12-04 01:03:40 +01001260#if defined(CONFIG_PM)
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301261static void omap_gpio_restore_context(struct gpio_bank *bank);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001262
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301263static int omap_gpio_runtime_suspend(struct device *dev)
1264{
1265 struct platform_device *pdev = to_platform_device(dev);
1266 struct gpio_bank *bank = platform_get_drvdata(pdev);
1267 u32 l1 = 0, l2 = 0;
1268 unsigned long flags;
Kevin Hilman68942ed2012-03-05 15:10:04 -08001269 u32 wake_low, wake_hi;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301270
1271 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilman68942ed2012-03-05 15:10:04 -08001272
1273 /*
1274 * Only edges can generate a wakeup event to the PRCM.
1275 *
1276 * Therefore, ensure any wake-up capable GPIOs have
1277 * edge-detection enabled before going idle to ensure a wakeup
1278 * to the PRCM is generated on a GPIO transition. (c.f. 34xx
1279 * NDA TRM 25.5.3.1)
1280 *
1281 * The normal values will be restored upon ->runtime_resume()
1282 * by writing back the values saved in bank->context.
1283 */
1284 wake_low = bank->context.leveldetect0 & bank->context.wake_en;
1285 if (wake_low)
Victor Kamensky661553b2013-11-16 02:01:04 +02001286 writel_relaxed(wake_low | bank->context.fallingdetect,
Kevin Hilman68942ed2012-03-05 15:10:04 -08001287 bank->base + bank->regs->fallingdetect);
1288 wake_hi = bank->context.leveldetect1 & bank->context.wake_en;
1289 if (wake_hi)
Victor Kamensky661553b2013-11-16 02:01:04 +02001290 writel_relaxed(wake_hi | bank->context.risingdetect,
Kevin Hilman68942ed2012-03-05 15:10:04 -08001291 bank->base + bank->regs->risingdetect);
1292
Kevin Hilmanb3c64bc2012-05-17 16:42:16 -07001293 if (!bank->enabled_non_wakeup_gpios)
1294 goto update_gpio_context_count;
1295
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301296 if (bank->power_mode != OFF_MODE) {
1297 bank->power_mode = 0;
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +05301298 goto update_gpio_context_count;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301299 }
1300 /*
1301 * If going to OFF, remove triggering for all
1302 * non-wakeup GPIOs. Otherwise spurious IRQs will be
1303 * generated. See OMAP2420 Errata item 1.101.
1304 */
Victor Kamensky661553b2013-11-16 02:01:04 +02001305 bank->saved_datain = readl_relaxed(bank->base +
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301306 bank->regs->datain);
Tarun Kanti DebBarmac6f31c92012-04-27 19:43:32 +05301307 l1 = bank->context.fallingdetect;
1308 l2 = bank->context.risingdetect;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301309
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301310 l1 &= ~bank->enabled_non_wakeup_gpios;
1311 l2 &= ~bank->enabled_non_wakeup_gpios;
1312
Victor Kamensky661553b2013-11-16 02:01:04 +02001313 writel_relaxed(l1, bank->base + bank->regs->fallingdetect);
1314 writel_relaxed(l2, bank->base + bank->regs->risingdetect);
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301315
1316 bank->workaround_enabled = true;
1317
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +05301318update_gpio_context_count:
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301319 if (bank->get_context_loss_count)
1320 bank->context_loss_count =
1321 bank->get_context_loss_count(bank->dev);
1322
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001323 omap_gpio_dbck_disable(bank);
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301324 spin_unlock_irqrestore(&bank->lock, flags);
1325
1326 return 0;
1327}
1328
Jon Hunter352a2d52013-04-15 13:06:54 -05001329static void omap_gpio_init_context(struct gpio_bank *p);
1330
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301331static int omap_gpio_runtime_resume(struct device *dev)
1332{
1333 struct platform_device *pdev = to_platform_device(dev);
1334 struct gpio_bank *bank = platform_get_drvdata(pdev);
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301335 u32 l = 0, gen, gen0, gen1;
1336 unsigned long flags;
Jon Huntera2797be2013-04-04 15:16:15 -05001337 int c;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301338
1339 spin_lock_irqsave(&bank->lock, flags);
Jon Hunter352a2d52013-04-15 13:06:54 -05001340
1341 /*
1342 * On the first resume during the probe, the context has not
1343 * been initialised and so initialise it now. Also initialise
1344 * the context loss count.
1345 */
1346 if (bank->loses_context && !bank->context_valid) {
1347 omap_gpio_init_context(bank);
1348
1349 if (bank->get_context_loss_count)
1350 bank->context_loss_count =
1351 bank->get_context_loss_count(bank->dev);
1352 }
1353
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001354 omap_gpio_dbck_enable(bank);
Kevin Hilman68942ed2012-03-05 15:10:04 -08001355
1356 /*
1357 * In ->runtime_suspend(), level-triggered, wakeup-enabled
1358 * GPIOs were set to edge trigger also in order to be able to
1359 * generate a PRCM wakeup. Here we restore the
1360 * pre-runtime_suspend() values for edge triggering.
1361 */
Victor Kamensky661553b2013-11-16 02:01:04 +02001362 writel_relaxed(bank->context.fallingdetect,
Kevin Hilman68942ed2012-03-05 15:10:04 -08001363 bank->base + bank->regs->fallingdetect);
Victor Kamensky661553b2013-11-16 02:01:04 +02001364 writel_relaxed(bank->context.risingdetect,
Kevin Hilman68942ed2012-03-05 15:10:04 -08001365 bank->base + bank->regs->risingdetect);
1366
Jon Huntera2797be2013-04-04 15:16:15 -05001367 if (bank->loses_context) {
1368 if (!bank->get_context_loss_count) {
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301369 omap_gpio_restore_context(bank);
1370 } else {
Jon Huntera2797be2013-04-04 15:16:15 -05001371 c = bank->get_context_loss_count(bank->dev);
1372 if (c != bank->context_loss_count) {
1373 omap_gpio_restore_context(bank);
1374 } else {
1375 spin_unlock_irqrestore(&bank->lock, flags);
1376 return 0;
1377 }
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301378 }
1379 }
1380
Tarun Kanti DebBarma1b1287032012-04-27 19:43:38 +05301381 if (!bank->workaround_enabled) {
1382 spin_unlock_irqrestore(&bank->lock, flags);
1383 return 0;
1384 }
1385
Victor Kamensky661553b2013-11-16 02:01:04 +02001386 l = readl_relaxed(bank->base + bank->regs->datain);
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301387
1388 /*
1389 * Check if any of the non-wakeup interrupt GPIOs have changed
1390 * state. If so, generate an IRQ by software. This is
1391 * horribly racy, but it's the best we can do to work around
1392 * this silicon bug.
1393 */
1394 l ^= bank->saved_datain;
1395 l &= bank->enabled_non_wakeup_gpios;
1396
1397 /*
1398 * No need to generate IRQs for the rising edge for gpio IRQs
1399 * configured with falling edge only; and vice versa.
1400 */
Tarun Kanti DebBarmac6f31c92012-04-27 19:43:32 +05301401 gen0 = l & bank->context.fallingdetect;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301402 gen0 &= bank->saved_datain;
1403
Tarun Kanti DebBarmac6f31c92012-04-27 19:43:32 +05301404 gen1 = l & bank->context.risingdetect;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301405 gen1 &= ~(bank->saved_datain);
1406
1407 /* FIXME: Consider GPIO IRQs with level detections properly! */
Tarun Kanti DebBarmac6f31c92012-04-27 19:43:32 +05301408 gen = l & (~(bank->context.fallingdetect) &
1409 ~(bank->context.risingdetect));
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301410 /* Consider all GPIO IRQs needed to be updated */
1411 gen |= gen0 | gen1;
1412
1413 if (gen) {
1414 u32 old0, old1;
1415
Victor Kamensky661553b2013-11-16 02:01:04 +02001416 old0 = readl_relaxed(bank->base + bank->regs->leveldetect0);
1417 old1 = readl_relaxed(bank->base + bank->regs->leveldetect1);
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301418
Tarun Kanti DebBarma4e962e82012-04-27 19:43:37 +05301419 if (!bank->regs->irqstatus_raw0) {
Victor Kamensky661553b2013-11-16 02:01:04 +02001420 writel_relaxed(old0 | gen, bank->base +
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301421 bank->regs->leveldetect0);
Victor Kamensky661553b2013-11-16 02:01:04 +02001422 writel_relaxed(old1 | gen, bank->base +
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301423 bank->regs->leveldetect1);
1424 }
1425
Tarun Kanti DebBarma4e962e82012-04-27 19:43:37 +05301426 if (bank->regs->irqstatus_raw0) {
Victor Kamensky661553b2013-11-16 02:01:04 +02001427 writel_relaxed(old0 | l, bank->base +
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301428 bank->regs->leveldetect0);
Victor Kamensky661553b2013-11-16 02:01:04 +02001429 writel_relaxed(old1 | l, bank->base +
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301430 bank->regs->leveldetect1);
1431 }
Victor Kamensky661553b2013-11-16 02:01:04 +02001432 writel_relaxed(old0, bank->base + bank->regs->leveldetect0);
1433 writel_relaxed(old1, bank->base + bank->regs->leveldetect1);
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301434 }
1435
1436 bank->workaround_enabled = false;
1437 spin_unlock_irqrestore(&bank->lock, flags);
1438
1439 return 0;
1440}
Rafael J. Wysockiecb23122014-12-04 01:03:40 +01001441#endif /* CONFIG_PM */
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301442
Tony Lindgrencac089f2015-04-23 16:56:22 -07001443#if IS_BUILTIN(CONFIG_GPIO_OMAP)
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301444void omap2_gpio_prepare_for_idle(int pwr_mode)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001445{
Charulatha V03e128c2011-05-05 19:58:01 +05301446 struct gpio_bank *bank;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001447
Charulatha V03e128c2011-05-05 19:58:01 +05301448 list_for_each_entry(bank, &omap_gpio_list, node) {
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +02001449 if (!BANK_USED(bank) || !bank->loses_context)
Charulatha V03e128c2011-05-05 19:58:01 +05301450 continue;
1451
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301452 bank->power_mode = pwr_mode;
1453
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301454 pm_runtime_put_sync_suspend(bank->dev);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001455 }
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001456}
1457
Kevin Hilman43ffcd92009-01-27 11:09:24 -08001458void omap2_gpio_resume_after_idle(void)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001459{
Charulatha V03e128c2011-05-05 19:58:01 +05301460 struct gpio_bank *bank;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001461
Charulatha V03e128c2011-05-05 19:58:01 +05301462 list_for_each_entry(bank, &omap_gpio_list, node) {
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +02001463 if (!BANK_USED(bank) || !bank->loses_context)
Charulatha V03e128c2011-05-05 19:58:01 +05301464 continue;
1465
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301466 pm_runtime_get_sync(bank->dev);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001467 }
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001468}
Tony Lindgrencac089f2015-04-23 16:56:22 -07001469#endif
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001470
Rafael J. Wysockiecb23122014-12-04 01:03:40 +01001471#if defined(CONFIG_PM)
Jon Hunter352a2d52013-04-15 13:06:54 -05001472static void omap_gpio_init_context(struct gpio_bank *p)
1473{
1474 struct omap_gpio_reg_offs *regs = p->regs;
1475 void __iomem *base = p->base;
1476
Victor Kamensky661553b2013-11-16 02:01:04 +02001477 p->context.ctrl = readl_relaxed(base + regs->ctrl);
1478 p->context.oe = readl_relaxed(base + regs->direction);
1479 p->context.wake_en = readl_relaxed(base + regs->wkup_en);
1480 p->context.leveldetect0 = readl_relaxed(base + regs->leveldetect0);
1481 p->context.leveldetect1 = readl_relaxed(base + regs->leveldetect1);
1482 p->context.risingdetect = readl_relaxed(base + regs->risingdetect);
1483 p->context.fallingdetect = readl_relaxed(base + regs->fallingdetect);
1484 p->context.irqenable1 = readl_relaxed(base + regs->irqenable);
1485 p->context.irqenable2 = readl_relaxed(base + regs->irqenable2);
Jon Hunter352a2d52013-04-15 13:06:54 -05001486
1487 if (regs->set_dataout && p->regs->clr_dataout)
Victor Kamensky661553b2013-11-16 02:01:04 +02001488 p->context.dataout = readl_relaxed(base + regs->set_dataout);
Jon Hunter352a2d52013-04-15 13:06:54 -05001489 else
Victor Kamensky661553b2013-11-16 02:01:04 +02001490 p->context.dataout = readl_relaxed(base + regs->dataout);
Jon Hunter352a2d52013-04-15 13:06:54 -05001491
1492 p->context_valid = true;
1493}
1494
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301495static void omap_gpio_restore_context(struct gpio_bank *bank)
Rajendra Nayak40c670f2008-09-26 17:47:48 +05301496{
Victor Kamensky661553b2013-11-16 02:01:04 +02001497 writel_relaxed(bank->context.wake_en,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301498 bank->base + bank->regs->wkup_en);
Victor Kamensky661553b2013-11-16 02:01:04 +02001499 writel_relaxed(bank->context.ctrl, bank->base + bank->regs->ctrl);
1500 writel_relaxed(bank->context.leveldetect0,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301501 bank->base + bank->regs->leveldetect0);
Victor Kamensky661553b2013-11-16 02:01:04 +02001502 writel_relaxed(bank->context.leveldetect1,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301503 bank->base + bank->regs->leveldetect1);
Victor Kamensky661553b2013-11-16 02:01:04 +02001504 writel_relaxed(bank->context.risingdetect,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301505 bank->base + bank->regs->risingdetect);
Victor Kamensky661553b2013-11-16 02:01:04 +02001506 writel_relaxed(bank->context.fallingdetect,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301507 bank->base + bank->regs->fallingdetect);
Nishanth Menonf86bcc32011-09-09 19:14:08 +05301508 if (bank->regs->set_dataout && bank->regs->clr_dataout)
Victor Kamensky661553b2013-11-16 02:01:04 +02001509 writel_relaxed(bank->context.dataout,
Nishanth Menonf86bcc32011-09-09 19:14:08 +05301510 bank->base + bank->regs->set_dataout);
1511 else
Victor Kamensky661553b2013-11-16 02:01:04 +02001512 writel_relaxed(bank->context.dataout,
Nishanth Menonf86bcc32011-09-09 19:14:08 +05301513 bank->base + bank->regs->dataout);
Victor Kamensky661553b2013-11-16 02:01:04 +02001514 writel_relaxed(bank->context.oe, bank->base + bank->regs->direction);
Nishanth Menon6d13eaa2011-08-29 18:54:50 +05301515
Nishanth Menonae547352011-09-09 19:08:58 +05301516 if (bank->dbck_enable_mask) {
Victor Kamensky661553b2013-11-16 02:01:04 +02001517 writel_relaxed(bank->context.debounce, bank->base +
Nishanth Menonae547352011-09-09 19:08:58 +05301518 bank->regs->debounce);
Victor Kamensky661553b2013-11-16 02:01:04 +02001519 writel_relaxed(bank->context.debounce_en,
Nishanth Menonae547352011-09-09 19:08:58 +05301520 bank->base + bank->regs->debounce_en);
1521 }
Nishanth Menonba805be2011-08-29 18:41:08 +05301522
Victor Kamensky661553b2013-11-16 02:01:04 +02001523 writel_relaxed(bank->context.irqenable1,
Nishanth Menonba805be2011-08-29 18:41:08 +05301524 bank->base + bank->regs->irqenable);
Victor Kamensky661553b2013-11-16 02:01:04 +02001525 writel_relaxed(bank->context.irqenable2,
Nishanth Menonba805be2011-08-29 18:41:08 +05301526 bank->base + bank->regs->irqenable2);
Rajendra Nayak40c670f2008-09-26 17:47:48 +05301527}
Rafael J. Wysockiecb23122014-12-04 01:03:40 +01001528#endif /* CONFIG_PM */
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301529#else
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301530#define omap_gpio_runtime_suspend NULL
1531#define omap_gpio_runtime_resume NULL
Arnd Bergmannea4a21a2013-05-31 17:59:46 +02001532static inline void omap_gpio_init_context(struct gpio_bank *p) {}
Rajendra Nayak40c670f2008-09-26 17:47:48 +05301533#endif
1534
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301535static const struct dev_pm_ops gpio_pm_ops = {
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301536 SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
1537 NULL)
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301538};
1539
Benoit Cousson384ebe12011-08-16 11:53:02 +02001540#if defined(CONFIG_OF)
1541static struct omap_gpio_reg_offs omap2_gpio_regs = {
1542 .revision = OMAP24XX_GPIO_REVISION,
1543 .direction = OMAP24XX_GPIO_OE,
1544 .datain = OMAP24XX_GPIO_DATAIN,
1545 .dataout = OMAP24XX_GPIO_DATAOUT,
1546 .set_dataout = OMAP24XX_GPIO_SETDATAOUT,
1547 .clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT,
1548 .irqstatus = OMAP24XX_GPIO_IRQSTATUS1,
1549 .irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2,
1550 .irqenable = OMAP24XX_GPIO_IRQENABLE1,
1551 .irqenable2 = OMAP24XX_GPIO_IRQENABLE2,
1552 .set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1,
1553 .clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1,
1554 .debounce = OMAP24XX_GPIO_DEBOUNCE_VAL,
1555 .debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN,
1556 .ctrl = OMAP24XX_GPIO_CTRL,
1557 .wkup_en = OMAP24XX_GPIO_WAKE_EN,
1558 .leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0,
1559 .leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1,
1560 .risingdetect = OMAP24XX_GPIO_RISINGDETECT,
1561 .fallingdetect = OMAP24XX_GPIO_FALLINGDETECT,
1562};
1563
1564static struct omap_gpio_reg_offs omap4_gpio_regs = {
1565 .revision = OMAP4_GPIO_REVISION,
1566 .direction = OMAP4_GPIO_OE,
1567 .datain = OMAP4_GPIO_DATAIN,
1568 .dataout = OMAP4_GPIO_DATAOUT,
1569 .set_dataout = OMAP4_GPIO_SETDATAOUT,
1570 .clr_dataout = OMAP4_GPIO_CLEARDATAOUT,
1571 .irqstatus = OMAP4_GPIO_IRQSTATUS0,
1572 .irqstatus2 = OMAP4_GPIO_IRQSTATUS1,
1573 .irqenable = OMAP4_GPIO_IRQSTATUSSET0,
1574 .irqenable2 = OMAP4_GPIO_IRQSTATUSSET1,
1575 .set_irqenable = OMAP4_GPIO_IRQSTATUSSET0,
1576 .clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0,
1577 .debounce = OMAP4_GPIO_DEBOUNCINGTIME,
1578 .debounce_en = OMAP4_GPIO_DEBOUNCENABLE,
1579 .ctrl = OMAP4_GPIO_CTRL,
1580 .wkup_en = OMAP4_GPIO_IRQWAKEN0,
1581 .leveldetect0 = OMAP4_GPIO_LEVELDETECT0,
1582 .leveldetect1 = OMAP4_GPIO_LEVELDETECT1,
1583 .risingdetect = OMAP4_GPIO_RISINGDETECT,
1584 .fallingdetect = OMAP4_GPIO_FALLINGDETECT,
1585};
1586
Chen Gange9a65bb2013-02-06 18:44:32 +08001587static const struct omap_gpio_platform_data omap2_pdata = {
Benoit Cousson384ebe12011-08-16 11:53:02 +02001588 .regs = &omap2_gpio_regs,
1589 .bank_width = 32,
1590 .dbck_flag = false,
1591};
1592
Chen Gange9a65bb2013-02-06 18:44:32 +08001593static const struct omap_gpio_platform_data omap3_pdata = {
Benoit Cousson384ebe12011-08-16 11:53:02 +02001594 .regs = &omap2_gpio_regs,
1595 .bank_width = 32,
1596 .dbck_flag = true,
1597};
1598
Chen Gange9a65bb2013-02-06 18:44:32 +08001599static const struct omap_gpio_platform_data omap4_pdata = {
Benoit Cousson384ebe12011-08-16 11:53:02 +02001600 .regs = &omap4_gpio_regs,
1601 .bank_width = 32,
1602 .dbck_flag = true,
1603};
1604
1605static const struct of_device_id omap_gpio_match[] = {
1606 {
1607 .compatible = "ti,omap4-gpio",
1608 .data = &omap4_pdata,
1609 },
1610 {
1611 .compatible = "ti,omap3-gpio",
1612 .data = &omap3_pdata,
1613 },
1614 {
1615 .compatible = "ti,omap2-gpio",
1616 .data = &omap2_pdata,
1617 },
1618 { },
1619};
1620MODULE_DEVICE_TABLE(of, omap_gpio_match);
1621#endif
1622
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001623static struct platform_driver omap_gpio_driver = {
1624 .probe = omap_gpio_probe,
Tony Lindgrencac089f2015-04-23 16:56:22 -07001625 .remove = omap_gpio_remove,
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001626 .driver = {
1627 .name = "omap_gpio",
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301628 .pm = &gpio_pm_ops,
Benoit Cousson384ebe12011-08-16 11:53:02 +02001629 .of_match_table = of_match_ptr(omap_gpio_match),
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001630 },
1631};
1632
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001633/*
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001634 * gpio driver register needs to be done before
1635 * machine_init functions access gpio APIs.
1636 * Hence omap_gpio_drv_reg() is a postcore_initcall.
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001637 */
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001638static int __init omap_gpio_drv_reg(void)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001639{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001640 return platform_driver_register(&omap_gpio_driver);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001641}
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001642postcore_initcall(omap_gpio_drv_reg);
Tony Lindgrencac089f2015-04-23 16:56:22 -07001643
1644static void __exit omap_gpio_exit(void)
1645{
1646 platform_driver_unregister(&omap_gpio_driver);
1647}
1648module_exit(omap_gpio_exit);
1649
1650MODULE_DESCRIPTION("omap gpio driver");
1651MODULE_ALIAS("platform:gpio-omap");
1652MODULE_LICENSE("GPL v2");