Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 1 | /* |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 2 | * at91sam926x_time.c - Periodic Interval Timer (PIT) for at91sam926x |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 3 | * |
| 4 | * Copyright (C) 2005-2006 M. Amine SAYA, ATMEL Rousset, France |
| 5 | * Revision 2005 M. Nicolas Diremdjian, ATMEL Rousset, France |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 6 | * Converted to ClockSource/ClockEvents by David Brownell. |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 7 | * |
| 8 | * This program is free software; you can redistribute it and/or modify |
| 9 | * it under the terms of the GNU General Public License version 2 as |
| 10 | * published by the Free Software Foundation. |
| 11 | */ |
Maxime Ripard | 52c3ffb | 2014-07-01 11:33:14 +0200 | [diff] [blame] | 12 | |
Maxime Ripard | cffbfe6 | 2014-07-01 11:33:21 +0200 | [diff] [blame] | 13 | #define pr_fmt(fmt) "AT91: PIT: " fmt |
| 14 | |
Maxime Ripard | 52c3ffb | 2014-07-01 11:33:14 +0200 | [diff] [blame] | 15 | #include <linux/clk.h> |
| 16 | #include <linux/clockchips.h> |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 17 | #include <linux/interrupt.h> |
| 18 | #include <linux/irq.h> |
| 19 | #include <linux/kernel.h> |
Jean-Christophe PLAGNIOL-VILLARD | 23fa648 | 2012-02-27 11:19:34 +0100 | [diff] [blame] | 20 | #include <linux/of.h> |
| 21 | #include <linux/of_address.h> |
| 22 | #include <linux/of_irq.h> |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 23 | #include <linux/slab.h> |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 24 | |
Jean-Christophe PLAGNIOL-VILLARD | ffe5cd8 | 2012-10-30 08:09:09 +0800 | [diff] [blame] | 25 | #define AT91_PIT_MR 0x00 /* Mode Register */ |
Maxime Ripard | 52c3ffb | 2014-07-01 11:33:14 +0200 | [diff] [blame] | 26 | #define AT91_PIT_PITIEN BIT(25) /* Timer Interrupt Enable */ |
| 27 | #define AT91_PIT_PITEN BIT(24) /* Timer Enabled */ |
| 28 | #define AT91_PIT_PIV GENMASK(19, 0) /* Periodic Interval Value */ |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 29 | |
Jean-Christophe PLAGNIOL-VILLARD | ffe5cd8 | 2012-10-30 08:09:09 +0800 | [diff] [blame] | 30 | #define AT91_PIT_SR 0x04 /* Status Register */ |
Maxime Ripard | 52c3ffb | 2014-07-01 11:33:14 +0200 | [diff] [blame] | 31 | #define AT91_PIT_PITS BIT(0) /* Timer Status */ |
Jean-Christophe PLAGNIOL-VILLARD | ffe5cd8 | 2012-10-30 08:09:09 +0800 | [diff] [blame] | 32 | |
| 33 | #define AT91_PIT_PIVR 0x08 /* Periodic Interval Value Register */ |
| 34 | #define AT91_PIT_PIIR 0x0c /* Periodic Interval Image Register */ |
Maxime Ripard | 52c3ffb | 2014-07-01 11:33:14 +0200 | [diff] [blame] | 35 | #define AT91_PIT_PICNT GENMASK(31, 20) /* Interval Counter */ |
| 36 | #define AT91_PIT_CPIV GENMASK(19, 0) /* Inverval Value */ |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 37 | |
| 38 | #define PIT_CPIV(x) ((x) & AT91_PIT_CPIV) |
| 39 | #define PIT_PICNT(x) (((x) & AT91_PIT_PICNT) >> 20) |
| 40 | |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 41 | struct pit_data { |
| 42 | struct clock_event_device clkevt; |
| 43 | struct clocksource clksrc; |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 44 | |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 45 | void __iomem *base; |
| 46 | u32 cycle; |
| 47 | u32 cnt; |
| 48 | unsigned int irq; |
| 49 | struct clk *mck; |
| 50 | }; |
| 51 | |
| 52 | static inline struct pit_data *clksrc_to_pit_data(struct clocksource *clksrc) |
Jean-Christophe PLAGNIOL-VILLARD | 4ab0c599 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 53 | { |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 54 | return container_of(clksrc, struct pit_data, clksrc); |
Jean-Christophe PLAGNIOL-VILLARD | 4ab0c599 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 55 | } |
| 56 | |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 57 | static inline struct pit_data *clkevt_to_pit_data(struct clock_event_device *clkevt) |
Jean-Christophe PLAGNIOL-VILLARD | 4ab0c599 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 58 | { |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 59 | return container_of(clkevt, struct pit_data, clkevt); |
| 60 | } |
| 61 | |
| 62 | static inline unsigned int pit_read(void __iomem *base, unsigned int reg_offset) |
| 63 | { |
| 64 | return __raw_readl(base + reg_offset); |
| 65 | } |
| 66 | |
| 67 | static inline void pit_write(void __iomem *base, unsigned int reg_offset, unsigned long value) |
| 68 | { |
| 69 | __raw_writel(value, base + reg_offset); |
Jean-Christophe PLAGNIOL-VILLARD | 4ab0c599 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 70 | } |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 71 | |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 72 | /* |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 73 | * Clocksource: just a monotonic counter of MCK/16 cycles. |
| 74 | * We don't care whether or not PIT irqs are enabled. |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 75 | */ |
Magnus Damm | 8e19608 | 2009-04-21 12:24:00 -0700 | [diff] [blame] | 76 | static cycle_t read_pit_clk(struct clocksource *cs) |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 77 | { |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 78 | struct pit_data *data = clksrc_to_pit_data(cs); |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 79 | unsigned long flags; |
| 80 | u32 elapsed; |
| 81 | u32 t; |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 82 | |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 83 | raw_local_irq_save(flags); |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 84 | elapsed = data->cnt; |
| 85 | t = pit_read(data->base, AT91_PIT_PIIR); |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 86 | raw_local_irq_restore(flags); |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 87 | |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 88 | elapsed += PIT_PICNT(t) * data->cycle; |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 89 | elapsed += PIT_CPIV(t); |
| 90 | return elapsed; |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 91 | } |
| 92 | |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 93 | /* |
| 94 | * Clockevent device: interrupts every 1/HZ (== pit_cycles * MCK/16) |
| 95 | */ |
| 96 | static void |
| 97 | pit_clkevt_mode(enum clock_event_mode mode, struct clock_event_device *dev) |
| 98 | { |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 99 | struct pit_data *data = clkevt_to_pit_data(dev); |
| 100 | |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 101 | switch (mode) { |
| 102 | case CLOCK_EVT_MODE_PERIODIC: |
Uwe Kleine-König | 501d703 | 2009-09-21 09:30:09 +0200 | [diff] [blame] | 103 | /* update clocksource counter */ |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 104 | data->cnt += data->cycle * PIT_PICNT(pit_read(data->base, AT91_PIT_PIVR)); |
| 105 | pit_write(data->base, AT91_PIT_MR, |
| 106 | (data->cycle - 1) | AT91_PIT_PITEN | AT91_PIT_PITIEN); |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 107 | break; |
| 108 | case CLOCK_EVT_MODE_ONESHOT: |
| 109 | BUG(); |
| 110 | /* FALLTHROUGH */ |
| 111 | case CLOCK_EVT_MODE_SHUTDOWN: |
| 112 | case CLOCK_EVT_MODE_UNUSED: |
| 113 | /* disable irq, leaving the clocksource active */ |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 114 | pit_write(data->base, AT91_PIT_MR, |
| 115 | (data->cycle - 1) | AT91_PIT_PITEN); |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 116 | break; |
| 117 | case CLOCK_EVT_MODE_RESUME: |
| 118 | break; |
| 119 | } |
| 120 | } |
| 121 | |
Stephen Warren | 49356ae | 2012-11-07 16:32:41 -0700 | [diff] [blame] | 122 | static void at91sam926x_pit_suspend(struct clock_event_device *cedev) |
| 123 | { |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 124 | struct pit_data *data = clkevt_to_pit_data(cedev); |
| 125 | |
Stephen Warren | 49356ae | 2012-11-07 16:32:41 -0700 | [diff] [blame] | 126 | /* Disable timer */ |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 127 | pit_write(data->base, AT91_PIT_MR, 0); |
Stephen Warren | 49356ae | 2012-11-07 16:32:41 -0700 | [diff] [blame] | 128 | } |
| 129 | |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 130 | static void at91sam926x_pit_reset(struct pit_data *data) |
Stephen Warren | 49356ae | 2012-11-07 16:32:41 -0700 | [diff] [blame] | 131 | { |
| 132 | /* Disable timer and irqs */ |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 133 | pit_write(data->base, AT91_PIT_MR, 0); |
Stephen Warren | 49356ae | 2012-11-07 16:32:41 -0700 | [diff] [blame] | 134 | |
| 135 | /* Clear any pending interrupts, wait for PIT to stop counting */ |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 136 | while (PIT_CPIV(pit_read(data->base, AT91_PIT_PIVR)) != 0) |
Stephen Warren | 49356ae | 2012-11-07 16:32:41 -0700 | [diff] [blame] | 137 | cpu_relax(); |
| 138 | |
| 139 | /* Start PIT but don't enable IRQ */ |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 140 | pit_write(data->base, AT91_PIT_MR, |
| 141 | (data->cycle - 1) | AT91_PIT_PITEN); |
Stephen Warren | 49356ae | 2012-11-07 16:32:41 -0700 | [diff] [blame] | 142 | } |
| 143 | |
| 144 | static void at91sam926x_pit_resume(struct clock_event_device *cedev) |
| 145 | { |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 146 | struct pit_data *data = clkevt_to_pit_data(cedev); |
| 147 | |
| 148 | at91sam926x_pit_reset(data); |
Stephen Warren | 49356ae | 2012-11-07 16:32:41 -0700 | [diff] [blame] | 149 | } |
| 150 | |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 151 | /* |
| 152 | * IRQ handler for the timer. |
| 153 | */ |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 154 | static irqreturn_t at91sam926x_pit_interrupt(int irq, void *dev_id) |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 155 | { |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 156 | struct pit_data *data = dev_id; |
| 157 | |
Uwe Kleine-König | 501d703 | 2009-09-21 09:30:09 +0200 | [diff] [blame] | 158 | /* |
| 159 | * irqs should be disabled here, but as the irq is shared they are only |
| 160 | * guaranteed to be off if the timer irq is registered first. |
| 161 | */ |
| 162 | WARN_ON_ONCE(!irqs_disabled()); |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 163 | |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 164 | /* The PIT interrupt may be disabled, and is shared */ |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 165 | if ((data->clkevt.mode == CLOCK_EVT_MODE_PERIODIC) && |
| 166 | (pit_read(data->base, AT91_PIT_SR) & AT91_PIT_PITS)) { |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 167 | unsigned nr_ticks; |
| 168 | |
| 169 | /* Get number of ticks performed before irq, and ack it */ |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 170 | nr_ticks = PIT_PICNT(pit_read(data->base, AT91_PIT_PIVR)); |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 171 | do { |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 172 | data->cnt += data->cycle; |
| 173 | data->clkevt.event_handler(&data->clkevt); |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 174 | nr_ticks--; |
| 175 | } while (nr_ticks); |
| 176 | |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 177 | return IRQ_HANDLED; |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 178 | } |
| 179 | |
| 180 | return IRQ_NONE; |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 181 | } |
| 182 | |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 183 | /* |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 184 | * Set up both clocksource and clockevent support. |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 185 | */ |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 186 | static void __init at91sam926x_pit_common_init(struct pit_data *data) |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 187 | { |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 188 | unsigned long pit_rate; |
| 189 | unsigned bits; |
Nicolas Ferre | 986c265 | 2012-02-17 11:54:29 +0100 | [diff] [blame] | 190 | int ret; |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 191 | |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 192 | /* |
| 193 | * Use our actual MCK to figure out how many MCK/16 ticks per |
| 194 | * 1/HZ period (instead of a compile-time constant LATCH). |
| 195 | */ |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 196 | pit_rate = clk_get_rate(data->mck) / 16; |
| 197 | data->cycle = DIV_ROUND_CLOSEST(pit_rate, HZ); |
| 198 | WARN_ON(((data->cycle - 1) & ~AT91_PIT_PIV) != 0); |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 199 | |
| 200 | /* Initialize and enable the timer */ |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 201 | at91sam926x_pit_reset(data); |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 202 | |
| 203 | /* |
| 204 | * Register clocksource. The high order bits of PIV are unused, |
| 205 | * so this isn't a 32-bit counter unless we get clockevent irqs. |
| 206 | */ |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 207 | bits = 12 /* PICNT */ + ilog2(data->cycle) /* PIV */; |
| 208 | data->clksrc.mask = CLOCKSOURCE_MASK(bits); |
| 209 | data->clksrc.name = "pit"; |
| 210 | data->clksrc.rating = 175; |
| 211 | data->clksrc.read = read_pit_clk, |
| 212 | data->clksrc.flags = CLOCK_SOURCE_IS_CONTINUOUS, |
| 213 | clocksource_register_hz(&data->clksrc, pit_rate); |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 214 | |
| 215 | /* Set up irq handler */ |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 216 | ret = request_irq(data->irq, at91sam926x_pit_interrupt, |
Maxime Ripard | 7f282e0 | 2014-07-01 11:33:22 +0200 | [diff] [blame] | 217 | IRQF_SHARED | IRQF_TIMER | IRQF_IRQPOLL, |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 218 | "at91_tick", data); |
Nicolas Ferre | 986c265 | 2012-02-17 11:54:29 +0100 | [diff] [blame] | 219 | if (ret) |
Maxime Ripard | cffbfe6 | 2014-07-01 11:33:21 +0200 | [diff] [blame] | 220 | panic(pr_fmt("Unable to setup IRQ\n")); |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 221 | |
| 222 | /* Set up and register clockevents */ |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 223 | data->clkevt.name = "pit"; |
| 224 | data->clkevt.features = CLOCK_EVT_FEAT_PERIODIC; |
| 225 | data->clkevt.shift = 32; |
| 226 | data->clkevt.mult = div_sc(pit_rate, NSEC_PER_SEC, data->clkevt.shift); |
| 227 | data->clkevt.rating = 100; |
| 228 | data->clkevt.cpumask = cpumask_of(0); |
| 229 | |
| 230 | data->clkevt.set_mode = pit_clkevt_mode; |
| 231 | data->clkevt.resume = at91sam926x_pit_resume; |
| 232 | data->clkevt.suspend = at91sam926x_pit_suspend; |
| 233 | clockevents_register_device(&data->clkevt); |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 234 | } |
| 235 | |
Maxime Ripard | f807a89 | 2014-07-01 11:33:18 +0200 | [diff] [blame] | 236 | static void __init at91sam926x_pit_dt_init(struct device_node *node) |
| 237 | { |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 238 | struct pit_data *data; |
Maxime Ripard | f807a89 | 2014-07-01 11:33:18 +0200 | [diff] [blame] | 239 | |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 240 | data = kzalloc(sizeof(*data), GFP_KERNEL); |
| 241 | if (!data) |
| 242 | panic(pr_fmt("Unable to allocate memory\n")); |
| 243 | |
| 244 | data->base = of_iomap(node, 0); |
| 245 | if (!data->base) |
Maxime Ripard | cffbfe6 | 2014-07-01 11:33:21 +0200 | [diff] [blame] | 246 | panic(pr_fmt("Could not map PIT address\n")); |
Maxime Ripard | f807a89 | 2014-07-01 11:33:18 +0200 | [diff] [blame] | 247 | |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 248 | data->mck = of_clk_get(node, 0); |
| 249 | if (IS_ERR(data->mck)) |
Maxime Ripard | f807a89 | 2014-07-01 11:33:18 +0200 | [diff] [blame] | 250 | /* Fallback on clkdev for !CCF-based boards */ |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 251 | data->mck = clk_get(NULL, "mck"); |
Maxime Ripard | f807a89 | 2014-07-01 11:33:18 +0200 | [diff] [blame] | 252 | |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 253 | if (IS_ERR(data->mck)) |
Maxime Ripard | cffbfe6 | 2014-07-01 11:33:21 +0200 | [diff] [blame] | 254 | panic(pr_fmt("Unable to get mck clk\n")); |
Maxime Ripard | f807a89 | 2014-07-01 11:33:18 +0200 | [diff] [blame] | 255 | |
| 256 | /* Get the interrupts property */ |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 257 | data->irq = irq_of_parse_and_map(node, 0); |
| 258 | if (!data->irq) |
Maxime Ripard | cffbfe6 | 2014-07-01 11:33:21 +0200 | [diff] [blame] | 259 | panic(pr_fmt("Unable to get IRQ from DT\n")); |
Maxime Ripard | f807a89 | 2014-07-01 11:33:18 +0200 | [diff] [blame] | 260 | |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 261 | at91sam926x_pit_common_init(data); |
Maxime Ripard | f807a89 | 2014-07-01 11:33:18 +0200 | [diff] [blame] | 262 | } |
| 263 | CLOCKSOURCE_OF_DECLARE(at91sam926x_pit, "atmel,at91sam9260-pit", |
| 264 | at91sam926x_pit_dt_init); |
| 265 | |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 266 | static void __iomem *pit_base_addr; |
| 267 | |
Maxime Ripard | 7d80335 | 2014-09-15 16:02:24 +0200 | [diff] [blame] | 268 | void __init at91sam926x_pit_init(int irq) |
Maxime Ripard | f807a89 | 2014-07-01 11:33:18 +0200 | [diff] [blame] | 269 | { |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 270 | struct pit_data *data; |
| 271 | |
| 272 | data = kzalloc(sizeof(*data), GFP_KERNEL); |
| 273 | if (!data) |
| 274 | panic(pr_fmt("Unable to allocate memory\n")); |
| 275 | |
| 276 | data->base = pit_base_addr; |
| 277 | |
| 278 | data->mck = clk_get(NULL, "mck"); |
| 279 | if (IS_ERR(data->mck)) |
Maxime Ripard | cffbfe6 | 2014-07-01 11:33:21 +0200 | [diff] [blame] | 280 | panic(pr_fmt("Unable to get mck clk\n")); |
Maxime Ripard | f807a89 | 2014-07-01 11:33:18 +0200 | [diff] [blame] | 281 | |
Maxime Ripard | 7d80335 | 2014-09-15 16:02:24 +0200 | [diff] [blame] | 282 | data->irq = irq; |
Maxime Ripard | 64568d1 | 2014-07-01 11:33:23 +0200 | [diff] [blame] | 283 | |
| 284 | at91sam926x_pit_common_init(data); |
Maxime Ripard | f807a89 | 2014-07-01 11:33:18 +0200 | [diff] [blame] | 285 | } |
| 286 | |
Jean-Christophe PLAGNIOL-VILLARD | 4ab0c599 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 287 | void __init at91sam926x_ioremap_pit(u32 addr) |
| 288 | { |
Maxime Ripard | a7d84d7 | 2014-07-01 11:33:17 +0200 | [diff] [blame] | 289 | if (of_have_populated_dt()) |
Jean-Christophe PLAGNIOL-VILLARD | 23fa648 | 2012-02-27 11:19:34 +0100 | [diff] [blame] | 290 | return; |
Maxime Ripard | a7d84d7 | 2014-07-01 11:33:17 +0200 | [diff] [blame] | 291 | |
Jean-Christophe PLAGNIOL-VILLARD | 4ab0c599 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 292 | pit_base_addr = ioremap(addr, 16); |
| 293 | |
| 294 | if (!pit_base_addr) |
Maxime Ripard | cffbfe6 | 2014-07-01 11:33:21 +0200 | [diff] [blame] | 295 | panic(pr_fmt("Impossible to ioremap PIT\n")); |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 296 | } |