Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * o2micro.h 1.13 1999/10/25 20:03:34 |
| 3 | * |
| 4 | * The contents of this file are subject to the Mozilla Public License |
| 5 | * Version 1.1 (the "License"); you may not use this file except in |
| 6 | * compliance with the License. You may obtain a copy of the License |
| 7 | * at http://www.mozilla.org/MPL/ |
| 8 | * |
| 9 | * Software distributed under the License is distributed on an "AS IS" |
| 10 | * basis, WITHOUT WARRANTY OF ANY KIND, either express or implied. See |
| 11 | * the License for the specific language governing rights and |
| 12 | * limitations under the License. |
| 13 | * |
| 14 | * The initial developer of the original code is David A. Hinds |
| 15 | * <dahinds@users.sourceforge.net>. Portions created by David A. Hinds |
| 16 | * are Copyright (C) 1999 David A. Hinds. All Rights Reserved. |
| 17 | * |
| 18 | * Alternatively, the contents of this file may be used under the |
| 19 | * terms of the GNU General Public License version 2 (the "GPL"), in which |
| 20 | * case the provisions of the GPL are applicable instead of the |
| 21 | * above. If you wish to allow the use of your version of this file |
| 22 | * only under the terms of the GPL and not to allow others to use |
| 23 | * your version of this file under the MPL, indicate your decision by |
| 24 | * deleting the provisions above and replace them with the notice and |
| 25 | * other provisions required by the GPL. If you do not delete the |
| 26 | * provisions above, a recipient may use your version of this file |
| 27 | * under either the MPL or the GPL. |
| 28 | */ |
| 29 | |
| 30 | #ifndef _LINUX_O2MICRO_H |
| 31 | #define _LINUX_O2MICRO_H |
| 32 | |
| 33 | #ifndef PCI_VENDOR_ID_O2 |
| 34 | #define PCI_VENDOR_ID_O2 0x1217 |
| 35 | #endif |
| 36 | #ifndef PCI_DEVICE_ID_O2_6729 |
| 37 | #define PCI_DEVICE_ID_O2_6729 0x6729 |
| 38 | #endif |
| 39 | #ifndef PCI_DEVICE_ID_O2_6730 |
| 40 | #define PCI_DEVICE_ID_O2_6730 0x673a |
| 41 | #endif |
| 42 | #ifndef PCI_DEVICE_ID_O2_6832 |
| 43 | #define PCI_DEVICE_ID_O2_6832 0x6832 |
| 44 | #endif |
| 45 | #ifndef PCI_DEVICE_ID_O2_6836 |
| 46 | #define PCI_DEVICE_ID_O2_6836 0x6836 |
| 47 | #endif |
| 48 | #ifndef PCI_DEVICE_ID_O2_6812 |
| 49 | #define PCI_DEVICE_ID_O2_6812 0x6872 |
| 50 | #endif |
Tomas Kovacik | 1ff8489 | 2009-07-26 22:04:58 +0200 | [diff] [blame] | 51 | #ifndef PCI_DEVICE_ID_O2_6933 |
| 52 | #define PCI_DEVICE_ID_O2_6933 0x6933 |
| 53 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 54 | |
| 55 | /* Additional PCI configuration registers */ |
| 56 | |
| 57 | #define O2_MUX_CONTROL 0x90 /* 32 bit */ |
| 58 | #define O2_MUX_RING_OUT 0x0000000f |
| 59 | #define O2_MUX_SKTB_ACTV 0x000000f0 |
| 60 | #define O2_MUX_SCTA_ACTV_ENA 0x00000100 |
| 61 | #define O2_MUX_SCTB_ACTV_ENA 0x00000200 |
| 62 | #define O2_MUX_SER_IRQ_ROUTE 0x0000e000 |
| 63 | #define O2_MUX_SER_PCI 0x00010000 |
| 64 | |
| 65 | #define O2_MUX_SKTA_TURBO 0x000c0000 /* for 6833, 6860 */ |
| 66 | #define O2_MUX_SKTB_TURBO 0x00300000 |
| 67 | #define O2_MUX_AUX_VCC_3V 0x00400000 |
| 68 | #define O2_MUX_PCI_VCC_5V 0x00800000 |
| 69 | #define O2_MUX_PME_MUX 0x0f000000 |
| 70 | |
| 71 | /* Additional ExCA registers */ |
| 72 | |
| 73 | #define O2_MODE_A 0x38 |
| 74 | #define O2_MODE_A_2 0x26 /* for 6833B, 6860C */ |
| 75 | #define O2_MODE_A_CD_PULSE 0x04 |
| 76 | #define O2_MODE_A_SUSP_EDGE 0x08 |
| 77 | #define O2_MODE_A_HOST_SUSP 0x10 |
| 78 | #define O2_MODE_A_PWR_MASK 0x60 |
| 79 | #define O2_MODE_A_QUIET 0x80 |
| 80 | |
| 81 | #define O2_MODE_B 0x39 |
| 82 | #define O2_MODE_B_2 0x2e /* for 6833B, 6860C */ |
| 83 | #define O2_MODE_B_IDENT 0x03 |
| 84 | #define O2_MODE_B_ID_BSTEP 0x00 |
| 85 | #define O2_MODE_B_ID_CSTEP 0x01 |
| 86 | #define O2_MODE_B_ID_O2 0x02 |
| 87 | #define O2_MODE_B_VS1 0x04 |
| 88 | #define O2_MODE_B_VS2 0x08 |
| 89 | #define O2_MODE_B_IRQ15_RI 0x80 |
| 90 | |
| 91 | #define O2_MODE_C 0x3a |
| 92 | #define O2_MODE_C_DREQ_MASK 0x03 |
| 93 | #define O2_MODE_C_DREQ_INPACK 0x01 |
| 94 | #define O2_MODE_C_DREQ_WP 0x02 |
| 95 | #define O2_MODE_C_DREQ_BVD2 0x03 |
| 96 | #define O2_MODE_C_ZVIDEO 0x08 |
| 97 | #define O2_MODE_C_IREQ_SEL 0x30 |
| 98 | #define O2_MODE_C_MGMT_SEL 0xc0 |
| 99 | |
| 100 | #define O2_MODE_D 0x3b |
| 101 | #define O2_MODE_D_IRQ_MODE 0x03 |
| 102 | #define O2_MODE_D_PCI_CLKRUN 0x04 |
| 103 | #define O2_MODE_D_CB_CLKRUN 0x08 |
| 104 | #define O2_MODE_D_SKT_ACTV 0x20 |
| 105 | #define O2_MODE_D_PCI_FIFO 0x40 /* for OZ6729, OZ6730 */ |
| 106 | #define O2_MODE_D_W97_IRQ 0x40 |
| 107 | #define O2_MODE_D_ISA_IRQ 0x80 |
| 108 | |
| 109 | #define O2_MHPG_DMA 0x3c |
| 110 | #define O2_MHPG_CHANNEL 0x07 |
| 111 | #define O2_MHPG_CINT_ENA 0x08 |
| 112 | #define O2_MHPG_CSC_ENA 0x10 |
| 113 | |
| 114 | #define O2_FIFO_ENA 0x3d |
| 115 | #define O2_FIFO_ZVIDEO_3 0x08 |
| 116 | #define O2_FIFO_PCI_FIFO 0x10 |
| 117 | #define O2_FIFO_POSTWR 0x40 |
| 118 | #define O2_FIFO_BUFFER 0x80 |
| 119 | |
| 120 | #define O2_MODE_E 0x3e |
| 121 | #define O2_MODE_E_MHPG_DMA 0x01 |
| 122 | #define O2_MODE_E_SPKR_OUT 0x02 |
| 123 | #define O2_MODE_E_LED_OUT 0x08 |
| 124 | #define O2_MODE_E_SKTA_ACTV 0x10 |
| 125 | |
Daniel Ritz | eaaf9c6 | 2005-07-28 01:07:30 -0700 | [diff] [blame] | 126 | #define O2_RESERVED1 0x94 |
| 127 | #define O2_RESERVED2 0xD4 |
| 128 | #define O2_RES_READ_PREFETCH 0x02 |
| 129 | #define O2_RES_WRITE_BURST 0x08 |
| 130 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 131 | static int o2micro_override(struct yenta_socket *socket) |
| 132 | { |
| 133 | /* |
Daniel Ritz | eaaf9c6 | 2005-07-28 01:07:30 -0700 | [diff] [blame] | 134 | * 'reserved' register at 0x94/D4. allows setting read prefetch and write |
| 135 | * bursting. read prefetching for example makes the RME Hammerfall DSP |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 136 | * working. for some bridges it is at 0x94, for others at 0xD4. it's |
| 137 | * ok to write to both registers on all O2 bridges. |
| 138 | * from Eric Still, 02Micro. |
| 139 | */ |
| 140 | u8 a, b; |
| 141 | |
| 142 | if (PCI_FUNC(socket->dev->devfn) == 0) { |
Daniel Ritz | eaaf9c6 | 2005-07-28 01:07:30 -0700 | [diff] [blame] | 143 | a = config_readb(socket, O2_RESERVED1); |
| 144 | b = config_readb(socket, O2_RESERVED2); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 145 | |
Dominik Brodowski | dd797d8 | 2008-08-02 17:54:14 +0200 | [diff] [blame] | 146 | dev_printk(KERN_INFO, &socket->dev->dev, |
| 147 | "O2: res at 0x94/0xD4: %02x/%02x\n", a, b); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 148 | |
| 149 | switch (socket->dev->device) { |
Daniel Ritz | eaaf9c6 | 2005-07-28 01:07:30 -0700 | [diff] [blame] | 150 | /* |
| 151 | * older bridges have problems with both read prefetch and write |
| 152 | * bursting depending on the combination of the chipset, bridge |
| 153 | * and the cardbus card. so disable them to be on the safe side. |
| 154 | */ |
| 155 | case PCI_DEVICE_ID_O2_6729: |
| 156 | case PCI_DEVICE_ID_O2_6730: |
| 157 | case PCI_DEVICE_ID_O2_6812: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 158 | case PCI_DEVICE_ID_O2_6832: |
Daniel Ritz | eaaf9c6 | 2005-07-28 01:07:30 -0700 | [diff] [blame] | 159 | case PCI_DEVICE_ID_O2_6836: |
Tomas Kovacik | 1ff8489 | 2009-07-26 22:04:58 +0200 | [diff] [blame] | 160 | case PCI_DEVICE_ID_O2_6933: |
Dominik Brodowski | dd797d8 | 2008-08-02 17:54:14 +0200 | [diff] [blame] | 161 | dev_printk(KERN_INFO, &socket->dev->dev, |
| 162 | "Yenta O2: old bridge, disabling read " |
| 163 | "prefetch/write burst\n"); |
Daniel Ritz | eaaf9c6 | 2005-07-28 01:07:30 -0700 | [diff] [blame] | 164 | config_writeb(socket, O2_RESERVED1, |
| 165 | a & ~(O2_RES_READ_PREFETCH | O2_RES_WRITE_BURST)); |
| 166 | config_writeb(socket, O2_RESERVED2, |
| 167 | b & ~(O2_RES_READ_PREFETCH | O2_RES_WRITE_BURST)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 168 | break; |
| 169 | |
| 170 | default: |
Dominik Brodowski | dd797d8 | 2008-08-02 17:54:14 +0200 | [diff] [blame] | 171 | dev_printk(KERN_INFO , &socket->dev->dev, |
| 172 | "O2: enabling read prefetch/write burst\n"); |
Daniel Ritz | eaaf9c6 | 2005-07-28 01:07:30 -0700 | [diff] [blame] | 173 | config_writeb(socket, O2_RESERVED1, |
| 174 | a | O2_RES_READ_PREFETCH | O2_RES_WRITE_BURST); |
| 175 | config_writeb(socket, O2_RESERVED2, |
| 176 | b | O2_RES_READ_PREFETCH | O2_RES_WRITE_BURST); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 177 | } |
| 178 | } |
| 179 | |
| 180 | return 0; |
| 181 | } |
| 182 | |
| 183 | static void o2micro_restore_state(struct yenta_socket *socket) |
| 184 | { |
| 185 | /* |
| 186 | * as long as read prefetch is the only thing in |
| 187 | * o2micro_override, it's safe to call it from here |
| 188 | */ |
| 189 | o2micro_override(socket); |
| 190 | } |
| 191 | |
| 192 | #endif /* _LINUX_O2MICRO_H */ |