blob: ded2130869a2254b57517f9243069b02c2a6279e [file] [log] [blame]
Benoit Coussond9fda072011-08-09 17:15:17 +02001/*
2 * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
9/*
10 * Carveout for multimedia usecases
11 * It should be the last 48MB of the first 512MB memory part
12 * In theory, it should not even exist. That zone should be reserved
13 * dynamically during the .reserve callback.
14 */
15/memreserve/ 0x9d000000 0x03000000;
16
17/include/ "skeleton.dtsi"
18
19/ {
20 compatible = "ti,omap4430", "ti,omap4";
21 interrupt-parent = <&gic>;
22
23 aliases {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +053024 serial0 = &uart1;
25 serial1 = &uart2;
26 serial2 = &uart3;
27 serial3 = &uart4;
Benoit Coussond9fda072011-08-09 17:15:17 +020028 };
29
Benoit Cousson476b6792011-08-16 11:49:08 +020030 cpus {
31 cpu@0 {
32 compatible = "arm,cortex-a9";
Santosh Shilimkar926fd452012-07-04 17:57:34 +053033 next-level-cache = <&L2>;
Benoit Cousson476b6792011-08-16 11:49:08 +020034 };
35 cpu@1 {
36 compatible = "arm,cortex-a9";
Santosh Shilimkar926fd452012-07-04 17:57:34 +053037 next-level-cache = <&L2>;
Benoit Cousson476b6792011-08-16 11:49:08 +020038 };
39 };
40
Benoit Cousson56351212012-09-03 17:56:32 +020041 gic: interrupt-controller@48241000 {
42 compatible = "arm,cortex-a9-gic";
43 interrupt-controller;
44 #interrupt-cells = <3>;
45 reg = <0x48241000 0x1000>,
46 <0x48240100 0x0100>;
47 };
48
Santosh Shilimkar926fd452012-07-04 17:57:34 +053049 L2: l2-cache-controller@48242000 {
50 compatible = "arm,pl310-cache";
51 reg = <0x48242000 0x1000>;
52 cache-unified;
53 cache-level = <2>;
54 };
55
Santosh Shilimkareed0de22012-07-04 18:32:32 +053056 local-timer@0x48240600 {
57 compatible = "arm,cortex-a9-twd-timer";
58 reg = <0x48240600 0x20>;
59 interrupts = <1 13 0x304>;
60 };
61
Benoit Coussond9fda072011-08-09 17:15:17 +020062 /*
63 * The soc node represents the soc top level view. It is uses for IPs
64 * that are not memory mapped in the MPU view or for the MPU itself.
65 */
66 soc {
67 compatible = "ti,omap-infra";
Benoit Cousson476b6792011-08-16 11:49:08 +020068 mpu {
69 compatible = "ti,omap4-mpu";
70 ti,hwmods = "mpu";
71 };
72
73 dsp {
74 compatible = "ti,omap3-c64";
75 ti,hwmods = "dsp";
76 };
77
78 iva {
79 compatible = "ti,ivahd";
80 ti,hwmods = "iva";
81 };
Benoit Coussond9fda072011-08-09 17:15:17 +020082 };
83
84 /*
85 * XXX: Use a flat representation of the OMAP4 interconnect.
86 * The real OMAP interconnect network is quite complex.
Benoit Coussond9fda072011-08-09 17:15:17 +020087 * Since that will not bring real advantage to represent that in DT for
88 * the moment, just use a fake OCP bus entry to represent the whole bus
89 * hierarchy.
90 */
91 ocp {
Benoit Coussonad8dfac2011-08-12 13:48:47 +020092 compatible = "ti,omap4-l3-noc", "simple-bus";
Benoit Coussond9fda072011-08-09 17:15:17 +020093 #address-cells = <1>;
94 #size-cells = <1>;
95 ranges;
Benoit Coussonad8dfac2011-08-12 13:48:47 +020096 ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
Benoit Coussond9fda072011-08-09 17:15:17 +020097
Jon Hunter510c0ff2012-10-25 14:24:14 -050098 counter32k: counter@4a304000 {
99 compatible = "ti,omap-counter32k";
100 reg = <0x4a304000 0x20>;
101 ti,hwmods = "counter_32k";
102 };
103
Tony Lindgren679e3312012-09-10 10:34:51 -0700104 omap4_pmx_core: pinmux@4a100040 {
105 compatible = "ti,omap4-padconf", "pinctrl-single";
106 reg = <0x4a100040 0x0196>;
107 #address-cells = <1>;
108 #size-cells = <0>;
109 pinctrl-single,register-width = <16>;
110 pinctrl-single,function-mask = <0x7fff>;
111 };
112 omap4_pmx_wkup: pinmux@4a31e040 {
113 compatible = "ti,omap4-padconf", "pinctrl-single";
114 reg = <0x4a31e040 0x0038>;
115 #address-cells = <1>;
116 #size-cells = <0>;
117 pinctrl-single,register-width = <16>;
118 pinctrl-single,function-mask = <0x7fff>;
119 };
120
Benoit Coussone3e5a922011-08-16 11:51:54 +0200121 gpio1: gpio@4a310000 {
122 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200123 reg = <0x4a310000 0x200>;
124 interrupts = <0 29 0x4>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200125 ti,hwmods = "gpio1";
126 gpio-controller;
127 #gpio-cells = <2>;
128 interrupt-controller;
129 #interrupt-cells = <1>;
130 };
131
132 gpio2: gpio@48055000 {
133 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200134 reg = <0x48055000 0x200>;
135 interrupts = <0 30 0x4>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200136 ti,hwmods = "gpio2";
137 gpio-controller;
138 #gpio-cells = <2>;
139 interrupt-controller;
140 #interrupt-cells = <1>;
141 };
142
143 gpio3: gpio@48057000 {
144 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200145 reg = <0x48057000 0x200>;
146 interrupts = <0 31 0x4>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200147 ti,hwmods = "gpio3";
148 gpio-controller;
149 #gpio-cells = <2>;
150 interrupt-controller;
151 #interrupt-cells = <1>;
152 };
153
154 gpio4: gpio@48059000 {
155 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200156 reg = <0x48059000 0x200>;
157 interrupts = <0 32 0x4>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200158 ti,hwmods = "gpio4";
159 gpio-controller;
160 #gpio-cells = <2>;
161 interrupt-controller;
162 #interrupt-cells = <1>;
163 };
164
165 gpio5: gpio@4805b000 {
166 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200167 reg = <0x4805b000 0x200>;
168 interrupts = <0 33 0x4>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200169 ti,hwmods = "gpio5";
170 gpio-controller;
171 #gpio-cells = <2>;
172 interrupt-controller;
173 #interrupt-cells = <1>;
174 };
175
176 gpio6: gpio@4805d000 {
177 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200178 reg = <0x4805d000 0x200>;
179 interrupts = <0 34 0x4>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200180 ti,hwmods = "gpio6";
181 gpio-controller;
182 #gpio-cells = <2>;
183 interrupt-controller;
184 #interrupt-cells = <1>;
185 };
186
Benoit Cousson19bfb762012-02-16 11:55:27 +0100187 uart1: serial@4806a000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530188 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200189 reg = <0x4806a000 0x100>;
190 interrupts = <0 72 0x4>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530191 ti,hwmods = "uart1";
192 clock-frequency = <48000000>;
193 };
194
Benoit Cousson19bfb762012-02-16 11:55:27 +0100195 uart2: serial@4806c000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530196 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200197 reg = <0x4806c000 0x100>;
198 interrupts = <0 73 0x4>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530199 ti,hwmods = "uart2";
200 clock-frequency = <48000000>;
201 };
202
Benoit Cousson19bfb762012-02-16 11:55:27 +0100203 uart3: serial@48020000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530204 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200205 reg = <0x48020000 0x100>;
206 interrupts = <0 74 0x4>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530207 ti,hwmods = "uart3";
208 clock-frequency = <48000000>;
209 };
210
Benoit Cousson19bfb762012-02-16 11:55:27 +0100211 uart4: serial@4806e000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530212 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200213 reg = <0x4806e000 0x100>;
214 interrupts = <0 70 0x4>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530215 ti,hwmods = "uart4";
216 clock-frequency = <48000000>;
217 };
Benoit Cousson58e778f2011-08-17 19:00:03 +0530218
219 i2c1: i2c@48070000 {
220 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200221 reg = <0x48070000 0x100>;
222 interrupts = <0 56 0x4>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530223 #address-cells = <1>;
224 #size-cells = <0>;
225 ti,hwmods = "i2c1";
226 };
227
228 i2c2: i2c@48072000 {
229 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200230 reg = <0x48072000 0x100>;
231 interrupts = <0 57 0x4>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530232 #address-cells = <1>;
233 #size-cells = <0>;
234 ti,hwmods = "i2c2";
235 };
236
237 i2c3: i2c@48060000 {
238 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200239 reg = <0x48060000 0x100>;
240 interrupts = <0 61 0x4>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530241 #address-cells = <1>;
242 #size-cells = <0>;
243 ti,hwmods = "i2c3";
244 };
245
246 i2c4: i2c@48350000 {
247 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200248 reg = <0x48350000 0x100>;
249 interrupts = <0 62 0x4>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530250 #address-cells = <1>;
251 #size-cells = <0>;
252 ti,hwmods = "i2c4";
253 };
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100254
255 mcspi1: spi@48098000 {
256 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200257 reg = <0x48098000 0x200>;
258 interrupts = <0 65 0x4>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100259 #address-cells = <1>;
260 #size-cells = <0>;
261 ti,hwmods = "mcspi1";
262 ti,spi-num-cs = <4>;
263 };
264
265 mcspi2: spi@4809a000 {
266 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200267 reg = <0x4809a000 0x200>;
268 interrupts = <0 66 0x4>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100269 #address-cells = <1>;
270 #size-cells = <0>;
271 ti,hwmods = "mcspi2";
272 ti,spi-num-cs = <2>;
273 };
274
275 mcspi3: spi@480b8000 {
276 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200277 reg = <0x480b8000 0x200>;
278 interrupts = <0 91 0x4>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100279 #address-cells = <1>;
280 #size-cells = <0>;
281 ti,hwmods = "mcspi3";
282 ti,spi-num-cs = <2>;
283 };
284
285 mcspi4: spi@480ba000 {
286 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200287 reg = <0x480ba000 0x200>;
288 interrupts = <0 48 0x4>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100289 #address-cells = <1>;
290 #size-cells = <0>;
291 ti,hwmods = "mcspi4";
292 ti,spi-num-cs = <1>;
293 };
Rajendra Nayak74981762011-10-04 17:10:27 +0530294
295 mmc1: mmc@4809c000 {
296 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200297 reg = <0x4809c000 0x400>;
298 interrupts = <0 83 0x4>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530299 ti,hwmods = "mmc1";
300 ti,dual-volt;
301 ti,needs-special-reset;
302 };
303
304 mmc2: mmc@480b4000 {
305 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200306 reg = <0x480b4000 0x400>;
307 interrupts = <0 86 0x4>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530308 ti,hwmods = "mmc2";
309 ti,needs-special-reset;
310 };
311
312 mmc3: mmc@480ad000 {
313 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200314 reg = <0x480ad000 0x400>;
315 interrupts = <0 94 0x4>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530316 ti,hwmods = "mmc3";
317 ti,needs-special-reset;
318 };
319
320 mmc4: mmc@480d1000 {
321 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200322 reg = <0x480d1000 0x400>;
323 interrupts = <0 96 0x4>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530324 ti,hwmods = "mmc4";
325 ti,needs-special-reset;
326 };
327
328 mmc5: mmc@480d5000 {
329 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200330 reg = <0x480d5000 0x400>;
331 interrupts = <0 59 0x4>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530332 ti,hwmods = "mmc5";
333 ti,needs-special-reset;
334 };
Xiao Jiang94c30732012-06-01 12:44:14 +0800335
336 wdt2: wdt@4a314000 {
337 compatible = "ti,omap4-wdt", "ti,omap3-wdt";
Benoit Cousson48420db2012-09-05 11:38:23 +0200338 reg = <0x4a314000 0x80>;
339 interrupts = <0 80 0x4>;
Xiao Jiang94c30732012-06-01 12:44:14 +0800340 ti,hwmods = "wd_timer2";
341 };
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300342
343 mcpdm: mcpdm@40132000 {
344 compatible = "ti,omap4-mcpdm";
345 reg = <0x40132000 0x7f>, /* MPU private access */
346 <0x49032000 0x7f>; /* L3 Interconnect */
Peter Ujfalusi63467cf2012-08-29 16:31:06 +0300347 reg-names = "mpu", "dma";
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300348 interrupts = <0 112 0x4>;
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300349 ti,hwmods = "mcpdm";
350 };
Peter Ujfalusia4c38312012-06-08 17:02:00 +0300351
352 dmic: dmic@4012e000 {
353 compatible = "ti,omap4-dmic";
354 reg = <0x4012e000 0x7f>, /* MPU private access */
355 <0x4902e000 0x7f>; /* L3 Interconnect */
Peter Ujfalusi63467cf2012-08-29 16:31:06 +0300356 reg-names = "mpu", "dma";
Peter Ujfalusia4c38312012-06-08 17:02:00 +0300357 interrupts = <0 114 0x4>;
Peter Ujfalusia4c38312012-06-08 17:02:00 +0300358 ti,hwmods = "dmic";
359 };
Sourav Poddar61bc3542012-08-14 16:45:37 +0530360
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300361 mcbsp1: mcbsp@40122000 {
362 compatible = "ti,omap4-mcbsp";
363 reg = <0x40122000 0xff>, /* MPU private access */
364 <0x49022000 0xff>; /* L3 Interconnect */
365 reg-names = "mpu", "dma";
366 interrupts = <0 17 0x4>;
367 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300368 ti,buffer-size = <128>;
369 ti,hwmods = "mcbsp1";
370 };
371
372 mcbsp2: mcbsp@40124000 {
373 compatible = "ti,omap4-mcbsp";
374 reg = <0x40124000 0xff>, /* MPU private access */
375 <0x49024000 0xff>; /* L3 Interconnect */
376 reg-names = "mpu", "dma";
377 interrupts = <0 22 0x4>;
378 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300379 ti,buffer-size = <128>;
380 ti,hwmods = "mcbsp2";
381 };
382
383 mcbsp3: mcbsp@40126000 {
384 compatible = "ti,omap4-mcbsp";
385 reg = <0x40126000 0xff>, /* MPU private access */
386 <0x49026000 0xff>; /* L3 Interconnect */
387 reg-names = "mpu", "dma";
388 interrupts = <0 23 0x4>;
389 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300390 ti,buffer-size = <128>;
391 ti,hwmods = "mcbsp3";
392 };
393
394 mcbsp4: mcbsp@48096000 {
395 compatible = "ti,omap4-mcbsp";
396 reg = <0x48096000 0xff>; /* L4 Interconnect */
397 reg-names = "mpu";
398 interrupts = <0 16 0x4>;
399 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300400 ti,buffer-size = <128>;
401 ti,hwmods = "mcbsp4";
402 };
403
Sourav Poddar61bc3542012-08-14 16:45:37 +0530404 keypad: keypad@4a31c000 {
405 compatible = "ti,omap4-keypad";
Benoit Cousson48420db2012-09-05 11:38:23 +0200406 reg = <0x4a31c000 0x80>;
407 interrupts = <0 120 0x4>;
408 reg-names = "mpu";
Sourav Poddar61bc3542012-08-14 16:45:37 +0530409 ti,hwmods = "kbd";
410 };
Aneesh V11c27062012-01-20 20:35:26 +0530411
412 emif1: emif@4c000000 {
413 compatible = "ti,emif-4d";
Benoit Cousson48420db2012-09-05 11:38:23 +0200414 reg = <0x4c000000 0x100>;
415 interrupts = <0 110 0x4>;
Aneesh V11c27062012-01-20 20:35:26 +0530416 ti,hwmods = "emif1";
417 phy-type = <1>;
418 hw-caps-read-idle-ctrl;
419 hw-caps-ll-interface;
420 hw-caps-temp-alert;
421 };
422
423 emif2: emif@4d000000 {
424 compatible = "ti,emif-4d";
Benoit Cousson48420db2012-09-05 11:38:23 +0200425 reg = <0x4d000000 0x100>;
426 interrupts = <0 111 0x4>;
Aneesh V11c27062012-01-20 20:35:26 +0530427 ti,hwmods = "emif2";
428 phy-type = <1>;
429 hw-caps-read-idle-ctrl;
430 hw-caps-ll-interface;
431 hw-caps-temp-alert;
432 };
Linus Torvalds8f446a72012-10-01 18:46:13 -0700433
Kishon Vijay Abraham I3ce0a992012-09-19 16:02:51 +0530434 ocp2scp@4a0ad000 {
Kishon Vijay Abraham I59bafcf2012-08-22 14:10:03 +0530435 compatible = "ti,omap-ocp2scp";
Kishon Vijay Abraham I3ce0a992012-09-19 16:02:51 +0530436 reg = <0x4a0ad000 0x1f>;
Kishon Vijay Abraham I59bafcf2012-08-22 14:10:03 +0530437 #address-cells = <1>;
438 #size-cells = <1>;
439 ranges;
440 ti,hwmods = "ocp2scp_usb_phy";
441 };
Jon Hunterfab8ad02012-10-19 09:59:00 -0500442
443 timer1: timer@4a318000 {
444 compatible = "ti,omap2-timer";
445 reg = <0x4a318000 0x80>;
446 interrupts = <0 37 0x4>;
447 ti,hwmods = "timer1";
448 ti,timer-alwon;
449 };
450
451 timer2: timer@48032000 {
452 compatible = "ti,omap2-timer";
453 reg = <0x48032000 0x80>;
454 interrupts = <0 38 0x4>;
455 ti,hwmods = "timer2";
456 };
457
458 timer3: timer@48034000 {
459 compatible = "ti,omap2-timer";
460 reg = <0x48034000 0x80>;
461 interrupts = <0 39 0x4>;
462 ti,hwmods = "timer3";
463 };
464
465 timer4: timer@48036000 {
466 compatible = "ti,omap2-timer";
467 reg = <0x48036000 0x80>;
468 interrupts = <0 40 0x4>;
469 ti,hwmods = "timer4";
470 };
471
Jon Hunterd03a93b2012-11-01 08:57:08 -0500472 timer5: timer@40138000 {
Jon Hunterfab8ad02012-10-19 09:59:00 -0500473 compatible = "ti,omap2-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500474 reg = <0x40138000 0x80>,
475 <0x49038000 0x80>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500476 interrupts = <0 41 0x4>;
477 ti,hwmods = "timer5";
478 ti,timer-dsp;
479 };
480
Jon Hunterd03a93b2012-11-01 08:57:08 -0500481 timer6: timer@4013a000 {
Jon Hunterfab8ad02012-10-19 09:59:00 -0500482 compatible = "ti,omap2-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500483 reg = <0x4013a000 0x80>,
484 <0x4903a000 0x80>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500485 interrupts = <0 42 0x4>;
486 ti,hwmods = "timer6";
487 ti,timer-dsp;
488 };
489
Jon Hunterd03a93b2012-11-01 08:57:08 -0500490 timer7: timer@4013c000 {
Jon Hunterfab8ad02012-10-19 09:59:00 -0500491 compatible = "ti,omap2-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500492 reg = <0x4013c000 0x80>,
493 <0x4903c000 0x80>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500494 interrupts = <0 43 0x4>;
495 ti,hwmods = "timer7";
496 ti,timer-dsp;
497 };
498
Jon Hunterd03a93b2012-11-01 08:57:08 -0500499 timer8: timer@4013e000 {
Jon Hunterfab8ad02012-10-19 09:59:00 -0500500 compatible = "ti,omap2-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500501 reg = <0x4013e000 0x80>,
502 <0x4903e000 0x80>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500503 interrupts = <0 44 0x4>;
504 ti,hwmods = "timer8";
505 ti,timer-pwm;
506 ti,timer-dsp;
507 };
508
509 timer9: timer@4803e000 {
510 compatible = "ti,omap2-timer";
511 reg = <0x4803e000 0x80>;
512 interrupts = <0 45 0x4>;
513 ti,hwmods = "timer9";
514 ti,timer-pwm;
515 };
516
517 timer10: timer@48086000 {
518 compatible = "ti,omap2-timer";
519 reg = <0x48086000 0x80>;
520 interrupts = <0 46 0x4>;
521 ti,hwmods = "timer10";
522 ti,timer-pwm;
523 };
524
525 timer11: timer@48088000 {
526 compatible = "ti,omap2-timer";
527 reg = <0x48088000 0x80>;
528 interrupts = <0 47 0x4>;
529 ti,hwmods = "timer11";
530 ti,timer-pwm;
531 };
Roger Quadrosf17c8992013-03-20 17:44:58 +0200532
533 usbhstll: usbhstll@4a062000 {
534 compatible = "ti,usbhs-tll";
535 reg = <0x4a062000 0x1000>;
536 interrupts = <0 78 0x4>;
537 ti,hwmods = "usb_tll_hs";
538 };
539
540 usbhshost: usbhshost@4a064000 {
541 compatible = "ti,usbhs-host";
542 reg = <0x4a064000 0x800>;
543 ti,hwmods = "usb_host_hs";
544 #address-cells = <1>;
545 #size-cells = <1>;
546 ranges;
547
548 usbhsohci: ohci@4a064800 {
549 compatible = "ti,ohci-omap3", "usb-ohci";
550 reg = <0x4a064800 0x400>;
551 interrupt-parent = <&gic>;
552 interrupts = <0 76 0x4>;
553 };
554
555 usbhsehci: ehci@4a064c00 {
556 compatible = "ti,ehci-omap", "usb-ehci";
557 reg = <0x4a064c00 0x400>;
558 interrupt-parent = <&gic>;
559 interrupts = <0 77 0x4>;
560 };
561 };
Kishon Vijay Abraham I840e5fd2013-03-07 19:05:14 +0530562
563 omap_control_usb: omap-control-usb@4a002300 {
564 compatible = "ti,omap-control-usb";
565 reg = <0x4a002300 0x4>,
566 <0x4a00233c 0x4>;
567 reg-names = "control_dev_conf", "otghs_control";
568 ti,type = <1>;
569 };
Benoit Coussond9fda072011-08-09 17:15:17 +0200570 };
571};