blob: 927e2dd6a69feb166241bcb5775109c90f4acf00 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Dave Jones841e40b2005-07-28 09:40:04 -07002 * (c) 2003, 2004, 2005 Advanced Micro Devices, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * Your use of this code is subject to the terms and conditions of the
4 * GNU general public license version 2. See "COPYING" or
5 * http://www.gnu.org/licenses/gpl.html
6 */
7
8struct powernow_k8_data {
9 unsigned int cpu;
10
11 u32 numps; /* number of p-states */
12 u32 batps; /* number of p-states supported on battery */
13
14 /* these values are constant when the PSB is used to determine
15 * vid/fid pairings, but are modified during the ->target() call
16 * when ACPI is used */
17 u32 rvo; /* ramp voltage offset */
18 u32 irt; /* isochronous relief time */
19 u32 vidmvs; /* usable value calculated from mvs */
20 u32 vstable; /* voltage stabilization time, units 20 us */
21 u32 plllock; /* pll lock time, units 1 us */
Dave Jones841e40b2005-07-28 09:40:04 -070022 u32 exttype; /* extended interface = 1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
24 /* keep track of the current fid / vid */
25 u32 currvid, currfid;
26
27 /* the powernow_table includes all frequency and vid/fid pairings:
28 * fid are the lower 8 bits of the index, vid are the upper 8 bits.
29 * frequency is in kHz */
30 struct cpufreq_frequency_table *powernow_table;
31
32#ifdef CONFIG_X86_POWERNOW_K8_ACPI
33 /* the acpi table needs to be kept. it's only available if ACPI was
34 * used to determine valid frequency/vid/fid states */
35 struct acpi_processor_performance acpi_data;
36#endif
37};
38
39
40/* processor's cpuid instruction support */
41#define CPUID_PROCESSOR_SIGNATURE 1 /* function 1 */
42#define CPUID_XFAM 0x0ff00000 /* extended family */
43#define CPUID_XFAM_K8 0
44#define CPUID_XMOD 0x000f0000 /* extended model */
Dave Jones841e40b2005-07-28 09:40:04 -070045#define CPUID_XMOD_REV_F 0x00040000
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#define CPUID_USE_XFAM_XMOD 0x00000f00
47#define CPUID_GET_MAX_CAPABILITIES 0x80000000
48#define CPUID_FREQ_VOLT_CAPABILITIES 0x80000007
49#define P_STATE_TRANSITION_CAPABLE 6
50
51/* Model Specific Registers for p-state transitions. MSRs are 64-bit. For */
52/* writes (wrmsr - opcode 0f 30), the register number is placed in ecx, and */
53/* the value to write is placed in edx:eax. For reads (rdmsr - opcode 0f 32), */
54/* the register number is placed in ecx, and the data is returned in edx:eax. */
55
56#define MSR_FIDVID_CTL 0xc0010041
57#define MSR_FIDVID_STATUS 0xc0010042
58
59/* Field definitions within the FID VID Low Control MSR : */
60#define MSR_C_LO_INIT_FID_VID 0x00010000
Dave Jones841e40b2005-07-28 09:40:04 -070061#define MSR_C_LO_NEW_VID 0x00003f00
62#define MSR_C_LO_NEW_FID 0x0000003f
Linus Torvalds1da177e2005-04-16 15:20:36 -070063#define MSR_C_LO_VID_SHIFT 8
64
65/* Field definitions within the FID VID High Control MSR : */
Dave Jones841e40b2005-07-28 09:40:04 -070066#define MSR_C_HI_STP_GNT_TO 0x000fffff
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
68/* Field definitions within the FID VID Low Status MSR : */
Dave Jones841e40b2005-07-28 09:40:04 -070069#define MSR_S_LO_CHANGE_PENDING 0x80000000 /* cleared when completed */
70#define MSR_S_LO_MAX_RAMP_VID 0x3f000000
Linus Torvalds1da177e2005-04-16 15:20:36 -070071#define MSR_S_LO_MAX_FID 0x003f0000
72#define MSR_S_LO_START_FID 0x00003f00
73#define MSR_S_LO_CURRENT_FID 0x0000003f
74
75/* Field definitions within the FID VID High Status MSR : */
Dave Jones841e40b2005-07-28 09:40:04 -070076#define MSR_S_HI_MIN_WORKING_VID 0x3f000000
77#define MSR_S_HI_MAX_WORKING_VID 0x003f0000
78#define MSR_S_HI_START_VID 0x00003f00
79#define MSR_S_HI_CURRENT_VID 0x0000003f
80#define MSR_C_HI_STP_GNT_BENIGN 0x00000001
Linus Torvalds1da177e2005-04-16 15:20:36 -070081
82/*
83 * There are restrictions frequencies have to follow:
84 * - only 1 entry in the low fid table ( <=1.4GHz )
85 * - lowest entry in the high fid table must be >= 2 * the entry in the
86 * low fid table
87 * - lowest entry in the high fid table must be a <= 200MHz + 2 * the entry
88 * in the low fid table
89 * - the parts can only step at 200 MHz intervals, so 1.9 GHz is never valid
90 * - lowest frequency must be >= interprocessor hypertransport link speed
91 * (only applies to MP systems obviously)
92 */
93
94/* fids (frequency identifiers) are arranged in 2 tables - lo and hi */
95#define LO_FID_TABLE_TOP 6 /* fid values marking the boundary */
96#define HI_FID_TABLE_BOTTOM 8 /* between the low and high tables */
97
98#define LO_VCOFREQ_TABLE_TOP 1400 /* corresponding vco frequency values */
99#define HI_VCOFREQ_TABLE_BOTTOM 1600
100
101#define MIN_FREQ_RESOLUTION 200 /* fids jump by 2 matching freq jumps by 200 */
102
103#define MAX_FID 0x2a /* Spec only gives FID values as far as 5 GHz */
Dave Jones841e40b2005-07-28 09:40:04 -0700104#define LEAST_VID 0x3e /* Lowest (numerically highest) useful vid value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105
106#define MIN_FREQ 800 /* Min and max freqs, per spec */
107#define MAX_FREQ 5000
108
109#define INVALID_FID_MASK 0xffffffc1 /* not a valid fid if these bits are set */
Dave Jones841e40b2005-07-28 09:40:04 -0700110#define INVALID_VID_MASK 0xffffffc0 /* not a valid vid if these bits are set */
111
112#define VID_OFF 0x3f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113
114#define STOP_GRANT_5NS 1 /* min poss memory access latency for voltage change */
115
116#define PLL_LOCK_CONVERSION (1000/5) /* ms to ns, then divide by clock period */
117
118#define MAXIMUM_VID_STEPS 1 /* Current cpus only allow a single step of 25mV */
119#define VST_UNITS_20US 20 /* Voltage Stabalization Time is in units of 20us */
120
121/*
122 * Most values of interest are enocoded in a single field of the _PSS
123 * entries: the "control" value.
124 */
125
126#define IRT_SHIFT 30
127#define RVO_SHIFT 28
128#define PLL_L_SHIFT 20
129#define MVS_SHIFT 18
130#define VST_SHIFT 11
131#define VID_SHIFT 6
132#define IRT_MASK 3
133#define RVO_MASK 3
134#define PLL_L_MASK 0x7f
135#define MVS_MASK 3
136#define VST_MASK 0x7f
137#define VID_MASK 0x1f
138#define FID_MASK 0x3f
139
140
141/*
142 * Version 1.4 of the PSB table. This table is constructed by BIOS and is
143 * to tell the OS's power management driver which VIDs and FIDs are
144 * supported by this particular processor.
145 * If the data in the PSB / PST is wrong, then this driver will program the
146 * wrong values into hardware, which is very likely to lead to a crash.
147 */
148
149#define PSB_ID_STRING "AMDK7PNOW!"
150#define PSB_ID_STRING_LEN 10
151
152#define PSB_VERSION_1_4 0x14
153
154struct psb_s {
155 u8 signature[10];
156 u8 tableversion;
157 u8 flags1;
158 u16 vstable;
159 u8 flags2;
160 u8 num_tables;
161 u32 cpuid;
162 u8 plllocktime;
163 u8 maxfid;
164 u8 maxvid;
165 u8 numps;
166};
167
168/* Pairs of fid/vid values are appended to the version 1.4 PSB table. */
169struct pst_s {
170 u8 fid;
171 u8 vid;
172};
173
174#define dprintk(msg...) cpufreq_debug_printk(CPUFREQ_DEBUG_DRIVER, "powernow-k8", msg)
175
176static int core_voltage_pre_transition(struct powernow_k8_data *data, u32 reqvid);
177static int core_voltage_post_transition(struct powernow_k8_data *data, u32 reqvid);
178static int core_frequency_transition(struct powernow_k8_data *data, u32 reqfid);
179
180static void powernow_k8_acpi_pst_values(struct powernow_k8_data *data, unsigned int index);
Dave Jones065b8072005-05-31 19:03:46 -0700181
182#ifndef for_each_cpu_mask
183#define for_each_cpu_mask(i,mask) for (i=0;i<1;i++)
184#endif
185
186#ifdef CONFIG_SMP
187static inline void define_siblings(int cpu, cpumask_t cpu_sharedcore_mask[])
188{
189}
190#else
191static inline void define_siblings(int cpu, cpumask_t cpu_sharedcore_mask[])
192{
193 cpu_set(0, cpu_sharedcore_mask[0]);
194}
195#endif