blob: 3413b10d833bc96a3d1a11a377a6af71c50428b0 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 */
6#ifndef _ASM_PCI_H
7#define _ASM_PCI_H
8
Linus Torvalds1da177e2005-04-16 15:20:36 -07009#include <linux/mm.h>
10
11#ifdef __KERNEL__
12
13/*
14 * This file essentially defines the interface between board
Ralf Baechle70342282013-01-22 12:59:30 +010015 * specific PCI code and MIPS common PCI code. Should potentially put
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 * into include/asm/pci.h file.
17 */
18
19#include <linux/ioport.h>
John Crispina48cf372012-05-04 10:50:13 +020020#include <linux/of.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021
22/*
Ralf Baechle70342282013-01-22 12:59:30 +010023 * Each pci channel is a top-level PCI bus seem by CPU. A machine with
Linus Torvalds1da177e2005-04-16 15:20:36 -070024 * multiple PCI channels may have multiple PCI host controllers or a
25 * single controller supporting multiple channels.
26 */
27struct pci_controller {
28 struct pci_controller *next;
29 struct pci_bus *bus;
John Crispina48cf372012-05-04 10:50:13 +020030 struct device_node *of_node;
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
32 struct pci_ops *pci_ops;
33 struct resource *mem_resource;
34 unsigned long mem_offset;
35 struct resource *io_resource;
36 unsigned long io_offset;
Ralf Baechle140c1722006-12-07 15:35:43 +010037 unsigned long io_map_base;
Joshua Kinarda2e50f52015-01-19 04:19:20 -050038 struct resource *busn_resource;
39 unsigned long busn_offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -070040
41 unsigned int index;
42 /* For compatibility with current (as of July 2003) pciutils
43 and XFree86. Eventually will be removed. */
44 unsigned int need_domain_info;
45
46 int iommu;
Andrew Isaacson8a1417d2005-10-19 23:59:11 -070047
48 /* Optional access methods for reading/writing the bus number
49 of the PCI controller */
50 int (*get_busno)(void);
51 void (*set_busno)(int busno);
Linus Torvalds1da177e2005-04-16 15:20:36 -070052};
53
54/*
55 * Used by boards to register their PCI busses before the actual scanning.
56 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070057extern void register_pci_controller(struct pci_controller *hose);
58
59/*
60 * board supplied pci irq fixup routine
61 */
Ralf Baechle19df0d12007-07-10 17:33:00 +010062extern int pcibios_map_irq(const struct pci_dev *dev, u8 slot, u8 pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
64
65/* Can be used to override the logic in pci_scan_bus for skipping
66 already-configured bus numbers - to be used for buggy BIOSes
67 or architectures with incomplete PCI setup by the loader */
68
69extern unsigned int pcibios_assign_all_busses(void);
70
Linus Torvalds1da177e2005-04-16 15:20:36 -070071extern unsigned long PCIBIOS_MIN_IO;
72extern unsigned long PCIBIOS_MIN_MEM;
73
74#define PCIBIOS_MIN_CARDBUS_IO 0x4000
75
76extern void pcibios_set_master(struct pci_dev *dev);
77
Ralf Baechle98873f52008-12-09 17:58:46 +000078#define HAVE_PCI_MMAP
79
80extern int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
81 enum pci_mmap_state mmap_state, int write_combine);
82
Wolfgang Grandegger4c2924b2010-12-13 21:48:10 +010083#define HAVE_ARCH_PCI_RESOURCE_TO_USER
84
85static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
86 const struct resource *rsrc, resource_size_t *start,
87 resource_size_t *end)
88{
Ralf Baechle15d45cc2014-11-22 00:22:09 +010089 phys_addr_t size = resource_size(rsrc);
Wolfgang Grandegger4c2924b2010-12-13 21:48:10 +010090
91 *start = fixup_bigphys_addr(rsrc->start, size);
92 *end = rsrc->start + size;
93}
94
Linus Torvalds1da177e2005-04-16 15:20:36 -070095/*
96 * Dynamic DMA mapping stuff.
97 * MIPS has everything mapped statically.
98 */
99
100#include <linux/types.h>
101#include <linux/slab.h>
Christoph Hellwig84be4562015-05-01 12:46:15 +0200102#include <linux/scatterlist.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103#include <linux/string.h>
104#include <asm/io.h>
Bjorn Helgaas29090602012-02-23 20:18:57 -0700105#include <asm-generic/pci-bridge.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106
107struct pci_dev;
108
109/*
Ralf Baechle70342282013-01-22 12:59:30 +0100110 * The PCI address space does equal the physical memory address space. The
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111 * networking and block device layers use this boolean for bounce buffer
112 * decisions. This is set if any hose does not have an IOMMU.
113 */
114extern unsigned int PCI_DMA_BUS_IS_PHYS;
115
Andrew Mortonbb4a61b2005-06-06 23:07:46 -0700116#ifdef CONFIG_PCI
David S. Millere24c2d92005-06-02 12:55:50 -0700117static inline void pci_dma_burst_advice(struct pci_dev *pdev,
118 enum pci_dma_burst_strategy *strat,
119 unsigned long *strategy_parameter)
120{
121 *strat = PCI_DMA_BURST_INFINITY;
122 *strategy_parameter = ~0UL;
123}
Andrew Mortonbb4a61b2005-06-06 23:07:46 -0700124#endif
David S. Millere24c2d92005-06-02 12:55:50 -0700125
Zubair Lutfullah Kakakhel6fb8a162014-12-12 12:45:39 +0000126#ifdef CONFIG_PCI_DOMAINS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127#define pci_domain_nr(bus) ((struct pci_controller *)(bus)->sysdata)->index
128
129static inline int pci_proc_domain(struct pci_bus *bus)
130{
131 struct pci_controller *hose = bus->sysdata;
132 return hose->need_domain_info;
133}
Zubair Lutfullah Kakakhel6fb8a162014-12-12 12:45:39 +0000134#endif /* CONFIG_PCI_DOMAINS */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136#endif /* __KERNEL__ */
137
138/* implement the pci_ DMA API in terms of the generic device dma_ one */
139#include <asm-generic/pci-dma-compat.h>
140
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141/* Do platform specific device initialization at pci_enable_device() time */
142extern int pcibios_plat_dev_init(struct pci_dev *dev);
143
Ralf Baechle5b1d2212006-12-09 16:12:18 +0000144/* Chances are this interrupt is wired PC-style ... */
145static inline int pci_get_legacy_ide_irq(struct pci_dev *dev, int channel)
146{
147 return channel ? 15 : 14;
148}
149
Atsushi Nemoto47a5c972008-07-24 00:25:14 +0900150extern char * (*pcibios_plat_setup)(char *str);
151
Gabor Juhos15b6dcb2013-02-02 13:36:48 +0000152#ifdef CONFIG_OF
John Crispina48cf372012-05-04 10:50:13 +0200153/* this function parses memory ranges from a device node */
Greg Kroah-Hartman28eb0e42012-12-21 14:04:39 -0800154extern void pci_load_of_ranges(struct pci_controller *hose,
155 struct device_node *node);
Gabor Juhos15b6dcb2013-02-02 13:36:48 +0000156#else
157static inline void pci_load_of_ranges(struct pci_controller *hose,
158 struct device_node *node) {}
159#endif
John Crispina48cf372012-05-04 10:50:13 +0200160
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161#endif /* _ASM_PCI_H */