blob: a2f443859358e37499afd1e69c9d6cc48523f8df [file] [log] [blame]
Felipe Balbi550a7372008-07-24 12:27:36 +03001/*
2 * Copyright (C) 2005-2007 by Texas Instruments
3 * Some code has been taken from tusb6010.c
4 * Copyrights for that are attributable to:
5 * Copyright (C) 2006 Nokia Corporation
Felipe Balbi550a7372008-07-24 12:27:36 +03006 * Tony Lindgren <tony@atomide.com>
7 *
8 * This file is part of the Inventra Controller Driver for Linux.
9 *
10 * The Inventra Controller Driver for Linux is free software; you
11 * can redistribute it and/or modify it under the terms of the GNU
12 * General Public License version 2 as published by the Free Software
13 * Foundation.
14 *
15 * The Inventra Controller Driver for Linux is distributed in
16 * the hope that it will be useful, but WITHOUT ANY WARRANTY;
17 * without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
19 * License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with The Inventra Controller Driver for Linux ; if not,
23 * write to the Free Software Foundation, Inc., 59 Temple Place,
24 * Suite 330, Boston, MA 02111-1307 USA
25 *
26 */
27#include <linux/module.h>
28#include <linux/kernel.h>
29#include <linux/sched.h>
30#include <linux/slab.h>
31#include <linux/init.h>
32#include <linux/list.h>
33#include <linux/clk.h>
34#include <linux/io.h>
35
36#include <asm/mach-types.h>
Felipe Balbi0590d582008-08-30 19:42:02 +030037#include <mach/hardware.h>
38#include <mach/mux.h>
Felipe Balbi550a7372008-07-24 12:27:36 +030039
40#include "musb_core.h"
41#include "omap2430.h"
42
43#ifdef CONFIG_ARCH_OMAP3430
44#define get_cpu_rev() 2
45#endif
46
47#define MUSB_TIMEOUT_A_WAIT_BCON 1100
48
49static struct timer_list musb_idle_timer;
50
51static void musb_do_idle(unsigned long _musb)
52{
53 struct musb *musb = (void *)_musb;
54 unsigned long flags;
Ajay Kumar Guptaeef767b2008-10-29 15:10:38 +020055#ifdef CONFIG_USB_MUSB_HDRC_HCD
Felipe Balbi550a7372008-07-24 12:27:36 +030056 u8 power;
Ajay Kumar Guptaeef767b2008-10-29 15:10:38 +020057#endif
Felipe Balbi550a7372008-07-24 12:27:36 +030058 u8 devctl;
59
Felipe Balbi550a7372008-07-24 12:27:36 +030060 spin_lock_irqsave(&musb->lock, flags);
61
David Brownell71783e02008-11-24 13:06:49 +020062 devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
63
David Brownell84e250f2009-03-31 12:30:04 -070064 switch (musb->xceiv->state) {
Felipe Balbi550a7372008-07-24 12:27:36 +030065 case OTG_STATE_A_WAIT_BCON:
66 devctl &= ~MUSB_DEVCTL_SESSION;
67 musb_writeb(musb->mregs, MUSB_DEVCTL, devctl);
68
69 devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
70 if (devctl & MUSB_DEVCTL_BDEVICE) {
David Brownell84e250f2009-03-31 12:30:04 -070071 musb->xceiv->state = OTG_STATE_B_IDLE;
Felipe Balbi550a7372008-07-24 12:27:36 +030072 MUSB_DEV_MODE(musb);
73 } else {
David Brownell84e250f2009-03-31 12:30:04 -070074 musb->xceiv->state = OTG_STATE_A_IDLE;
Felipe Balbi550a7372008-07-24 12:27:36 +030075 MUSB_HST_MODE(musb);
76 }
77 break;
78#ifdef CONFIG_USB_MUSB_HDRC_HCD
79 case OTG_STATE_A_SUSPEND:
80 /* finish RESUME signaling? */
81 if (musb->port1_status & MUSB_PORT_STAT_RESUME) {
82 power = musb_readb(musb->mregs, MUSB_POWER);
83 power &= ~MUSB_POWER_RESUME;
84 DBG(1, "root port resume stopped, power %02x\n", power);
85 musb_writeb(musb->mregs, MUSB_POWER, power);
86 musb->is_active = 1;
87 musb->port1_status &= ~(USB_PORT_STAT_SUSPEND
88 | MUSB_PORT_STAT_RESUME);
89 musb->port1_status |= USB_PORT_STAT_C_SUSPEND << 16;
90 usb_hcd_poll_rh_status(musb_to_hcd(musb));
91 /* NOTE: it might really be A_WAIT_BCON ... */
David Brownell84e250f2009-03-31 12:30:04 -070092 musb->xceiv->state = OTG_STATE_A_HOST;
Felipe Balbi550a7372008-07-24 12:27:36 +030093 }
94 break;
95#endif
96#ifdef CONFIG_USB_MUSB_HDRC_HCD
97 case OTG_STATE_A_HOST:
98 devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
99 if (devctl & MUSB_DEVCTL_BDEVICE)
David Brownell84e250f2009-03-31 12:30:04 -0700100 musb->xceiv->state = OTG_STATE_B_IDLE;
Felipe Balbi550a7372008-07-24 12:27:36 +0300101 else
David Brownell84e250f2009-03-31 12:30:04 -0700102 musb->xceiv->state = OTG_STATE_A_WAIT_BCON;
Felipe Balbi550a7372008-07-24 12:27:36 +0300103#endif
104 default:
105 break;
106 }
107 spin_unlock_irqrestore(&musb->lock, flags);
108}
109
110
111void musb_platform_try_idle(struct musb *musb, unsigned long timeout)
112{
113 unsigned long default_timeout = jiffies + msecs_to_jiffies(3);
114 static unsigned long last_timer;
115
116 if (timeout == 0)
117 timeout = default_timeout;
118
119 /* Never idle if active, or when VBUS timeout is not set as host */
120 if (musb->is_active || ((musb->a_wait_bcon == 0)
David Brownell84e250f2009-03-31 12:30:04 -0700121 && (musb->xceiv->state == OTG_STATE_A_WAIT_BCON))) {
Felipe Balbi550a7372008-07-24 12:27:36 +0300122 DBG(4, "%s active, deleting timer\n", otg_state_string(musb));
123 del_timer(&musb_idle_timer);
124 last_timer = jiffies;
125 return;
126 }
127
128 if (time_after(last_timer, timeout)) {
129 if (!timer_pending(&musb_idle_timer))
130 last_timer = timeout;
131 else {
132 DBG(4, "Longer idle timer already pending, ignoring\n");
133 return;
134 }
135 }
136 last_timer = timeout;
137
138 DBG(4, "%s inactive, for idle timer for %lu ms\n",
139 otg_state_string(musb),
140 (unsigned long)jiffies_to_msecs(timeout - jiffies));
141 mod_timer(&musb_idle_timer, timeout);
142}
143
144void musb_platform_enable(struct musb *musb)
145{
146}
147void musb_platform_disable(struct musb *musb)
148{
149}
150static void omap_vbus_power(struct musb *musb, int is_on, int sleeping)
151{
152}
153
154static void omap_set_vbus(struct musb *musb, int is_on)
155{
156 u8 devctl;
157 /* HDRC controls CPEN, but beware current surges during device
158 * connect. They can trigger transient overcurrent conditions
159 * that must be ignored.
160 */
161
162 devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
163
164 if (is_on) {
165 musb->is_active = 1;
David Brownell84e250f2009-03-31 12:30:04 -0700166 musb->xceiv->default_a = 1;
167 musb->xceiv->state = OTG_STATE_A_WAIT_VRISE;
Felipe Balbi550a7372008-07-24 12:27:36 +0300168 devctl |= MUSB_DEVCTL_SESSION;
169
170 MUSB_HST_MODE(musb);
171 } else {
172 musb->is_active = 0;
173
174 /* NOTE: we're skipping A_WAIT_VFALL -> A_IDLE and
175 * jumping right to B_IDLE...
176 */
177
David Brownell84e250f2009-03-31 12:30:04 -0700178 musb->xceiv->default_a = 0;
179 musb->xceiv->state = OTG_STATE_B_IDLE;
Felipe Balbi550a7372008-07-24 12:27:36 +0300180 devctl &= ~MUSB_DEVCTL_SESSION;
181
182 MUSB_DEV_MODE(musb);
183 }
184 musb_writeb(musb->mregs, MUSB_DEVCTL, devctl);
185
186 DBG(1, "VBUS %s, devctl %02x "
187 /* otg %3x conf %08x prcm %08x */ "\n",
188 otg_state_string(musb),
189 musb_readb(musb->mregs, MUSB_DEVCTL));
190}
Felipe Balbi550a7372008-07-24 12:27:36 +0300191
192static int musb_platform_resume(struct musb *musb);
193
David Brownell96a274d2008-11-24 13:06:47 +0200194int musb_platform_set_mode(struct musb *musb, u8 musb_mode)
Felipe Balbi550a7372008-07-24 12:27:36 +0300195{
196 u8 devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
197
198 devctl |= MUSB_DEVCTL_SESSION;
199 musb_writeb(musb->mregs, MUSB_DEVCTL, devctl);
200
David Brownell96a274d2008-11-24 13:06:47 +0200201 return 0;
Felipe Balbi550a7372008-07-24 12:27:36 +0300202}
203
204int __init musb_platform_init(struct musb *musb)
205{
206 u32 l;
207
208#if defined(CONFIG_ARCH_OMAP2430)
209 omap_cfg_reg(AE5_2430_USB0HS_STP);
210#endif
211
David Brownell84e250f2009-03-31 12:30:04 -0700212 /* We require some kind of external transceiver, hooked
213 * up through ULPI. TWL4030-family PMICs include one,
214 * which needs a driver, drivers aren't always needed.
215 */
216 musb->xceiv = otg_get_transceiver();
217 if (!musb->xceiv) {
218 pr_err("HS USB OTG: no transceiver configured\n");
219 return -ENODEV;
220 }
221
Felipe Balbi550a7372008-07-24 12:27:36 +0300222 musb_platform_resume(musb);
223
224 l = omap_readl(OTG_SYSCONFIG);
225 l &= ~ENABLEWAKEUP; /* disable wakeup */
226 l &= ~NOSTDBY; /* remove possible nostdby */
227 l |= SMARTSTDBY; /* enable smart standby */
228 l &= ~AUTOIDLE; /* disable auto idle */
229 l &= ~NOIDLE; /* remove possible noidle */
230 l |= SMARTIDLE; /* enable smart idle */
231 l |= AUTOIDLE; /* enable auto idle */
232 omap_writel(l, OTG_SYSCONFIG);
233
234 l = omap_readl(OTG_INTERFSEL);
235 l |= ULPI_12PIN;
236 omap_writel(l, OTG_INTERFSEL);
237
238 pr_debug("HS USB OTG: revision 0x%x, sysconfig 0x%02x, "
239 "sysstatus 0x%x, intrfsel 0x%x, simenable 0x%x\n",
240 omap_readl(OTG_REVISION), omap_readl(OTG_SYSCONFIG),
241 omap_readl(OTG_SYSSTATUS), omap_readl(OTG_INTERFSEL),
242 omap_readl(OTG_SIMENABLE));
243
244 omap_vbus_power(musb, musb->board_mode == MUSB_HOST, 1);
245
246 if (is_host_enabled(musb))
247 musb->board_set_vbus = omap_set_vbus;
Felipe Balbi550a7372008-07-24 12:27:36 +0300248 musb->a_wait_bcon = MUSB_TIMEOUT_A_WAIT_BCON;
249
250 setup_timer(&musb_idle_timer, musb_do_idle, (unsigned long) musb);
251
252 return 0;
253}
254
255int musb_platform_suspend(struct musb *musb)
256{
257 u32 l;
258
259 if (!musb->clock)
260 return 0;
261
262 /* in any role */
263 l = omap_readl(OTG_FORCESTDBY);
264 l |= ENABLEFORCE; /* enable MSTANDBY */
265 omap_writel(l, OTG_FORCESTDBY);
266
267 l = omap_readl(OTG_SYSCONFIG);
268 l |= ENABLEWAKEUP; /* enable wakeup */
269 omap_writel(l, OTG_SYSCONFIG);
270
David Brownell84e250f2009-03-31 12:30:04 -0700271 otg_set_suspend(musb->xceiv, 1);
Felipe Balbi550a7372008-07-24 12:27:36 +0300272
273 if (musb->set_clock)
274 musb->set_clock(musb->clock, 0);
275 else
276 clk_disable(musb->clock);
277
278 return 0;
279}
280
281static int musb_platform_resume(struct musb *musb)
282{
283 u32 l;
284
285 if (!musb->clock)
286 return 0;
287
David Brownell84e250f2009-03-31 12:30:04 -0700288 otg_set_suspend(musb->xceiv, 0);
Felipe Balbi550a7372008-07-24 12:27:36 +0300289
290 if (musb->set_clock)
291 musb->set_clock(musb->clock, 1);
292 else
293 clk_enable(musb->clock);
294
295 l = omap_readl(OTG_SYSCONFIG);
296 l &= ~ENABLEWAKEUP; /* disable wakeup */
297 omap_writel(l, OTG_SYSCONFIG);
298
299 l = omap_readl(OTG_FORCESTDBY);
300 l &= ~ENABLEFORCE; /* disable MSTANDBY */
301 omap_writel(l, OTG_FORCESTDBY);
302
303 return 0;
304}
305
306
307int musb_platform_exit(struct musb *musb)
308{
309
310 omap_vbus_power(musb, 0 /*off*/, 1);
311
312 musb_platform_suspend(musb);
313
314 clk_put(musb->clock);
315 musb->clock = 0;
316
317 return 0;
318}